1 // SPDX-License-Identifier: GPL-2.0
4 * Copyright (C) 2017 Pengutronix, Lucas Stach <kernel@pengutronix.de>
7 #include <dt-bindings/clock/imx8mq-clock.h>
8 #include <linux/clk-provider.h>
11 #include <linux/module.h>
12 #include <linux/of_address.h>
13 #include <linux/types.h>
14 #include <linux/slab.h>
15 #include <linux/platform_device.h>
19 static u32 share_count_sai1
;
20 static u32 share_count_sai2
;
21 static u32 share_count_sai3
;
22 static u32 share_count_sai4
;
23 static u32 share_count_sai5
;
24 static u32 share_count_sai6
;
25 static u32 share_count_dcss
;
26 static u32 share_count_nand
;
28 static const char * const pll_ref_sels
[] = { "osc_25m", "osc_27m", "dummy", "dummy", };
29 static const char * const arm_pll_bypass_sels
[] = {"arm_pll", "arm_pll_ref_sel", };
30 static const char * const gpu_pll_bypass_sels
[] = {"gpu_pll", "gpu_pll_ref_sel", };
31 static const char * const vpu_pll_bypass_sels
[] = {"vpu_pll", "vpu_pll_ref_sel", };
32 static const char * const audio_pll1_bypass_sels
[] = {"audio_pll1", "audio_pll1_ref_sel", };
33 static const char * const audio_pll2_bypass_sels
[] = {"audio_pll2", "audio_pll2_ref_sel", };
34 static const char * const video_pll1_bypass_sels
[] = {"video_pll1", "video_pll1_ref_sel", };
36 static const char * const sys3_pll_out_sels
[] = {"sys3_pll1_ref_sel", };
37 static const char * const dram_pll_out_sels
[] = {"dram_pll1_ref_sel", };
38 static const char * const video2_pll_out_sels
[] = {"video2_pll1_ref_sel", };
41 static const char * const imx8mq_a53_sels
[] = {"osc_25m", "arm_pll_out", "sys2_pll_500m", "sys2_pll_1000m",
42 "sys1_pll_800m", "sys1_pll_400m", "audio_pll1_out", "sys3_pll_out", };
44 static const char * const imx8mq_a53_core_sels
[] = {"arm_a53_div", "arm_pll_out", };
46 static const char * const imx8mq_arm_m4_sels
[] = {"osc_25m", "sys2_pll_200m", "sys2_pll_250m", "sys1_pll_266m",
47 "sys1_pll_800m", "audio_pll1_out", "video_pll1_out", "sys3_pll_out", };
49 static const char * const imx8mq_vpu_sels
[] = {"osc_25m", "arm_pll_out", "sys2_pll_500m", "sys2_pll_1000m",
50 "sys1_pll_800m", "sys1_pll_400m", "audio_pll1_out", "vpu_pll_out", };
52 static const char * const imx8mq_gpu_core_sels
[] = {"osc_25m", "gpu_pll_out", "sys1_pll_800m", "sys3_pll_out",
53 "sys2_pll_1000m", "audio_pll1_out", "video_pll1_out", "audio_pll2_out", };
55 static const char * const imx8mq_gpu_shader_sels
[] = {"osc_25m", "gpu_pll_out", "sys1_pll_800m", "sys3_pll_out",
56 "sys2_pll_1000m", "audio_pll1_out", "video_pll1_out", "audio_pll2_out", };
58 static const char * const imx8mq_main_axi_sels
[] = {"osc_25m", "sys2_pll_333m", "sys1_pll_800m", "sys2_pll_250m",
59 "sys2_pll_1000m", "audio_pll1_out", "video_pll1_out", "sys1_pll_100m",};
61 static const char * const imx8mq_enet_axi_sels
[] = {"osc_25m", "sys1_pll_266m", "sys1_pll_800m", "sys2_pll_250m",
62 "sys2_pll_200m", "audio_pll1_out", "video_pll1_out", "sys3_pll_out", };
64 static const char * const imx8mq_nand_usdhc_sels
[] = {"osc_25m", "sys1_pll_266m", "sys1_pll_800m", "sys2_pll_200m",
65 "sys1_pll_133m", "sys3_pll_out", "sys2_pll_250m", "audio_pll1_out", };
67 static const char * const imx8mq_vpu_bus_sels
[] = {"osc_25m", "sys1_pll_800m", "vpu_pll_out", "audio_pll2_out", "sys3_pll_out", "sys2_pll_1000m", "sys2_pll_200m", "sys1_pll_100m", };
69 static const char * const imx8mq_disp_axi_sels
[] = {"osc_25m", "sys2_pll_125m", "sys1_pll_800m", "sys3_pll_out", "sys1_pll_400m", "audio_pll2_out", "clk_ext1", "clk_ext4", };
71 static const char * const imx8mq_disp_apb_sels
[] = {"osc_25m", "sys2_pll_125m", "sys1_pll_800m", "sys3_pll_out",
72 "sys1_pll_40m", "audio_pll2_out", "clk_ext1", "clk_ext3", };
74 static const char * const imx8mq_disp_rtrm_sels
[] = {"osc_25m", "sys1_pll_800m", "sys2_pll_200m", "sys1_pll_400m",
75 "audio_pll1_out", "video_pll1_out", "clk_ext2", "clk_ext3", };
77 static const char * const imx8mq_usb_bus_sels
[] = {"osc_25m", "sys2_pll_500m", "sys1_pll_800m", "sys2_pll_100m",
78 "sys2_pll_200m", "clk_ext2", "clk_ext4", "audio_pll2_out", };
80 static const char * const imx8mq_gpu_axi_sels
[] = {"osc_25m", "sys1_pll_800m", "gpu_pll_out", "sys3_pll_out", "sys2_pll_1000m",
81 "audio_pll1_out", "video_pll1_out", "audio_pll2_out", };
83 static const char * const imx8mq_gpu_ahb_sels
[] = {"osc_25m", "sys1_pll_800m", "gpu_pll_out", "sys3_pll_out", "sys2_pll_1000m",
84 "audio_pll1_out", "video_pll1_out", "audio_pll2_out", };
86 static const char * const imx8mq_noc_sels
[] = {"osc_25m", "sys1_pll_800m", "sys3_pll_out", "sys2_pll_1000m", "sys2_pll_500m",
87 "audio_pll1_out", "video_pll1_out", "audio_pll2_out", };
89 static const char * const imx8mq_noc_apb_sels
[] = {"osc_25m", "sys1_pll_400m", "sys3_pll_out", "sys2_pll_333m", "sys2_pll_200m",
90 "sys1_pll_800m", "audio_pll1_out", "video_pll1_out", };
92 static const char * const imx8mq_ahb_sels
[] = {"osc_25m", "sys1_pll_133m", "sys1_pll_800m", "sys1_pll_400m",
93 "sys2_pll_125m", "sys3_pll_out", "audio_pll1_out", "video_pll1_out", };
95 static const char * const imx8mq_audio_ahb_sels
[] = {"osc_25m", "sys2_pll_500m", "sys1_pll_800m", "sys2_pll_1000m",
96 "sys2_pll_166m", "sys3_pll_out", "audio_pll1_out", "video_pll1_out", };
98 static const char * const imx8mq_dsi_ahb_sels
[] = {"osc_25m", "sys2_pll_100m", "sys1_pll_80m", "sys1_pll_800m",
99 "sys2_pll_1000m", "sys3_pll_out", "clk_ext3", "audio_pll2_out"};
101 static const char * const imx8mq_dram_alt_sels
[] = {"osc_25m", "sys1_pll_800m", "sys1_pll_100m", "sys2_pll_500m",
102 "sys2_pll_250m", "sys1_pll_400m", "audio_pll1_out", "sys1_pll_266m", };
104 static const char * const imx8mq_dram_apb_sels
[] = {"osc_25m", "sys2_pll_200m", "sys1_pll_40m", "sys1_pll_160m",
105 "sys1_pll_800m", "sys3_pll_out", "sys2_pll_250m", "audio_pll2_out", };
107 static const char * const imx8mq_vpu_g1_sels
[] = {"osc_25m", "vpu_pll_out", "sys1_pll_800m", "sys2_pll_1000m", "sys1_pll_100m", "sys2_pll_125m", "sys3_pll_out", "audio_pll1_out", };
109 static const char * const imx8mq_vpu_g2_sels
[] = {"osc_25m", "vpu_pll_out", "sys1_pll_800m", "sys2_pll_1000m", "sys1_pll_100m", "sys2_pll_125m", "sys3_pll_out", "audio_pll1_out", };
111 static const char * const imx8mq_disp_dtrc_sels
[] = {"osc_25m", "vpu_pll_out", "sys1_pll_800m", "sys2_pll_1000m", "sys1_pll_160m", "sys2_pll_100m", "sys3_pll_out", "audio_pll2_out", };
113 static const char * const imx8mq_disp_dc8000_sels
[] = {"osc_25m", "vpu_pll_out", "sys1_pll_800m", "sys2_pll_1000m", "sys1_pll_160m", "sys2_pll_100m", "sys3_pll_out", "audio_pll2_out", };
115 static const char * const imx8mq_pcie1_ctrl_sels
[] = {"osc_25m", "sys2_pll_250m", "sys2_pll_200m", "sys1_pll_266m",
116 "sys1_pll_800m", "sys2_pll_500m", "sys2_pll_250m", "sys3_pll_out", };
118 static const char * const imx8mq_pcie1_phy_sels
[] = {"osc_25m", "sys2_pll_100m", "sys2_pll_500m", "clk_ext1", "clk_ext2",
119 "clk_ext3", "clk_ext4", };
121 static const char * const imx8mq_pcie1_aux_sels
[] = {"osc_25m", "sys2_pll_200m", "sys2_pll_500m", "sys3_pll_out",
122 "sys2_pll_100m", "sys1_pll_80m", "sys1_pll_160m", "sys1_pll_200m", };
124 static const char * const imx8mq_dc_pixel_sels
[] = {"osc_25m", "video_pll1_out", "audio_pll2_out", "audio_pll1_out", "sys1_pll_800m", "sys2_pll_1000m", "sys3_pll_out", "clk_ext4", };
126 static const char * const imx8mq_lcdif_pixel_sels
[] = {"osc_25m", "video_pll1_out", "audio_pll2_out", "audio_pll1_out", "sys1_pll_800m", "sys2_pll_1000m", "sys3_pll_out", "clk_ext4", };
128 static const char * const imx8mq_sai1_sels
[] = {"osc_25m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", "sys1_pll_133m", "osc_27m", "clk_ext1", "clk_ext2", };
130 static const char * const imx8mq_sai2_sels
[] = {"osc_25m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", "sys1_pll_133m", "osc_27m", "clk_ext2", "clk_ext3", };
132 static const char * const imx8mq_sai3_sels
[] = {"osc_25m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", "sys1_pll_133m", "osc_27m", "clk_ext3", "clk_ext4", };
134 static const char * const imx8mq_sai4_sels
[] = {"osc_25m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", "sys1_pll_133m", "osc_27m", "clk_ext1", "clk_ext2", };
136 static const char * const imx8mq_sai5_sels
[] = {"osc_25m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", "sys1_pll_133m", "osc_27m", "clk_ext2", "clk_ext3", };
138 static const char * const imx8mq_sai6_sels
[] = {"osc_25m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", "sys1_pll_133m", "osc_27m", "clk_ext3", "clk_ext4", };
140 static const char * const imx8mq_spdif1_sels
[] = {"osc_25m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", "sys1_pll_133m", "osc_27m", "clk_ext2", "clk_ext3", };
142 static const char * const imx8mq_spdif2_sels
[] = {"osc_25m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out", "sys1_pll_133m", "osc_27m", "clk_ext3", "clk_ext4", };
144 static const char * const imx8mq_enet_ref_sels
[] = {"osc_25m", "sys2_pll_125m", "sys2_pll_500m", "sys2_pll_100m",
145 "sys1_pll_160m", "audio_pll1_out", "video_pll1_out", "clk_ext4", };
147 static const char * const imx8mq_enet_timer_sels
[] = {"osc_25m", "sys2_pll_100m", "audio_pll1_out", "clk_ext1", "clk_ext2",
148 "clk_ext3", "clk_ext4", "video_pll1_out", };
150 static const char * const imx8mq_enet_phy_sels
[] = {"osc_25m", "sys2_pll_50m", "sys2_pll_125m", "sys2_pll_500m",
151 "audio_pll1_out", "video_pll1_out", "audio_pll2_out", };
153 static const char * const imx8mq_nand_sels
[] = {"osc_25m", "sys2_pll_500m", "audio_pll1_out", "sys1_pll_400m",
154 "audio_pll2_out", "sys3_pll_out", "sys2_pll_250m", "video_pll1_out", };
156 static const char * const imx8mq_qspi_sels
[] = {"osc_25m", "sys1_pll_400m", "sys1_pll_800m", "sys2_pll_500m",
157 "audio_pll2_out", "sys1_pll_266m", "sys3_pll_out", "sys1_pll_100m", };
159 static const char * const imx8mq_usdhc1_sels
[] = {"osc_25m", "sys1_pll_400m", "sys1_pll_800m", "sys2_pll_500m",
160 "sys3_pll_out", "sys1_pll_266m", "audio_pll2_out", "sys1_pll_100m", };
162 static const char * const imx8mq_usdhc2_sels
[] = {"osc_25m", "sys1_pll_400m", "sys1_pll_800m", "sys2_pll_500m",
163 "sys3_pll_out", "sys1_pll_266m", "audio_pll2_out", "sys1_pll_100m", };
165 static const char * const imx8mq_i2c1_sels
[] = {"osc_25m", "sys1_pll_160m", "sys2_pll_50m", "sys3_pll_out", "audio_pll1_out",
166 "video_pll1_out", "audio_pll2_out", "sys1_pll_133m", };
168 static const char * const imx8mq_i2c2_sels
[] = {"osc_25m", "sys1_pll_160m", "sys2_pll_50m", "sys3_pll_out", "audio_pll1_out",
169 "video_pll1_out", "audio_pll2_out", "sys1_pll_133m", };
171 static const char * const imx8mq_i2c3_sels
[] = {"osc_25m", "sys1_pll_160m", "sys2_pll_50m", "sys3_pll_out", "audio_pll1_out",
172 "video_pll1_out", "audio_pll2_out", "sys1_pll_133m", };
174 static const char * const imx8mq_i2c4_sels
[] = {"osc_25m", "sys1_pll_160m", "sys2_pll_50m", "sys3_pll_out", "audio_pll1_out",
175 "video_pll1_out", "audio_pll2_out", "sys1_pll_133m", };
177 static const char * const imx8mq_uart1_sels
[] = {"osc_25m", "sys1_pll_80m", "sys2_pll_200m", "sys2_pll_100m",
178 "sys3_pll_out", "clk_ext2", "clk_ext4", "audio_pll2_out", };
180 static const char * const imx8mq_uart2_sels
[] = {"osc_25m", "sys1_pll_80m", "sys2_pll_200m", "sys2_pll_100m",
181 "sys3_pll_out", "clk_ext2", "clk_ext3", "audio_pll2_out", };
183 static const char * const imx8mq_uart3_sels
[] = {"osc_25m", "sys1_pll_80m", "sys2_pll_200m", "sys2_pll_100m",
184 "sys3_pll_out", "clk_ext2", "clk_ext4", "audio_pll2_out", };
186 static const char * const imx8mq_uart4_sels
[] = {"osc_25m", "sys1_pll_80m", "sys2_pll_200m", "sys2_pll_100m",
187 "sys3_pll_out", "clk_ext2", "clk_ext3", "audio_pll2_out", };
189 static const char * const imx8mq_usb_core_sels
[] = {"osc_25m", "sys1_pll_100m", "sys1_pll_40m", "sys2_pll_100m",
190 "sys2_pll_200m", "clk_ext2", "clk_ext3", "audio_pll2_out", };
192 static const char * const imx8mq_usb_phy_sels
[] = {"osc_25m", "sys1_pll_100m", "sys1_pll_40m", "sys2_pll_100m",
193 "sys2_pll_200m", "clk_ext2", "clk_ext3", "audio_pll2_out", };
195 static const char * const imx8mq_gic_sels
[] = {"osc_25m", "sys2_pll_200m", "sys1_pll_40m", "sys2_pll_100m",
196 "sys2_pll_200m", "clk_ext2", "clk_ext3", "audio_pll2_out" };
198 static const char * const imx8mq_ecspi1_sels
[] = {"osc_25m", "sys2_pll_200m", "sys1_pll_40m", "sys1_pll_160m",
199 "sys1_pll_800m", "sys3_pll_out", "sys2_pll_250m", "audio_pll2_out", };
201 static const char * const imx8mq_ecspi2_sels
[] = {"osc_25m", "sys2_pll_200m", "sys1_pll_40m", "sys1_pll_160m",
202 "sys1_pll_800m", "sys3_pll_out", "sys2_pll_250m", "audio_pll2_out", };
204 static const char * const imx8mq_pwm1_sels
[] = {"osc_25m", "sys2_pll_100m", "sys1_pll_160m", "sys1_pll_40m",
205 "sys3_pll_out", "clk_ext1", "sys1_pll_80m", "video_pll1_out", };
207 static const char * const imx8mq_pwm2_sels
[] = {"osc_25m", "sys2_pll_100m", "sys1_pll_160m", "sys1_pll_40m",
208 "sys3_pll_out", "clk_ext1", "sys1_pll_80m", "video_pll1_out", };
210 static const char * const imx8mq_pwm3_sels
[] = {"osc_25m", "sys2_pll_100m", "sys1_pll_160m", "sys1_pll_40m",
211 "sys3_pll_out", "clk_ext2", "sys1_pll_80m", "video_pll1_out", };
213 static const char * const imx8mq_pwm4_sels
[] = {"osc_25m", "sys2_pll_100m", "sys1_pll_160m", "sys1_pll_40m",
214 "sys3_pll_out", "clk_ext2", "sys1_pll_80m", "video_pll1_out", };
216 static const char * const imx8mq_gpt1_sels
[] = {"osc_25m", "sys2_pll_100m", "sys1_pll_400m", "sys1_pll_40m",
217 "sys1_pll_80m", "audio_pll1_out", "clk_ext1", };
219 static const char * const imx8mq_wdog_sels
[] = {"osc_25m", "sys1_pll_133m", "sys1_pll_160m", "vpu_pll_out",
220 "sys2_pll_125m", "sys3_pll_out", "sys1_pll_80m", "sys2_pll_166m", };
222 static const char * const imx8mq_wrclk_sels
[] = {"osc_25m", "sys1_pll_40m", "vpu_pll_out", "sys3_pll_out", "sys2_pll_200m",
223 "sys1_pll_266m", "sys2_pll_500m", "sys1_pll_100m", };
225 static const char * const imx8mq_dsi_core_sels
[] = {"osc_25m", "sys1_pll_266m", "sys2_pll_250m", "sys1_pll_800m",
226 "sys2_pll_1000m", "sys3_pll_out", "audio_pll2_out", "video_pll1_out", };
228 static const char * const imx8mq_dsi_phy_sels
[] = {"osc_25m", "sys2_pll_125m", "sys2_pll_100m", "sys1_pll_800m",
229 "sys2_pll_1000m", "clk_ext2", "audio_pll2_out", "video_pll1_out", };
231 static const char * const imx8mq_dsi_dbi_sels
[] = {"osc_25m", "sys1_pll_266m", "sys2_pll_100m", "sys1_pll_800m",
232 "sys2_pll_1000m", "sys3_pll_out", "audio_pll2_out", "video_pll1_out", };
234 static const char * const imx8mq_dsi_esc_sels
[] = {"osc_25m", "sys2_pll_100m", "sys1_pll_80m", "sys1_pll_800m",
235 "sys2_pll_1000m", "sys3_pll_out", "clk_ext3", "audio_pll2_out", };
237 static const char * const imx8mq_csi1_core_sels
[] = {"osc_25m", "sys1_pll_266m", "sys2_pll_250m", "sys1_pll_800m",
238 "sys2_pll_1000m", "sys3_pll_out", "audio_pll2_out", "video_pll1_out", };
240 static const char * const imx8mq_csi1_phy_sels
[] = {"osc_25m", "sys2_pll_125m", "sys2_pll_100m", "sys1_pll_800m",
241 "sys2_pll_1000m", "clk_ext2", "audio_pll2_out", "video_pll1_out", };
243 static const char * const imx8mq_csi1_esc_sels
[] = {"osc_25m", "sys2_pll_100m", "sys1_pll_80m", "sys1_pll_800m",
244 "sys2_pll_1000m", "sys3_pll_out", "clk_ext3", "audio_pll2_out", };
246 static const char * const imx8mq_csi2_core_sels
[] = {"osc_25m", "sys1_pll_266m", "sys2_pll_250m", "sys1_pll_800m",
247 "sys2_pll_1000m", "sys3_pll_out", "audio_pll2_out", "video_pll1_out", };
249 static const char * const imx8mq_csi2_phy_sels
[] = {"osc_25m", "sys2_pll_125m", "sys2_pll_100m", "sys1_pll_800m",
250 "sys2_pll_1000m", "clk_ext2", "audio_pll2_out", "video_pll1_out", };
252 static const char * const imx8mq_csi2_esc_sels
[] = {"osc_25m", "sys2_pll_100m", "sys1_pll_80m", "sys1_pll_800m",
253 "sys2_pll_1000m", "sys3_pll_out", "clk_ext3", "audio_pll2_out", };
255 static const char * const imx8mq_pcie2_ctrl_sels
[] = {"osc_25m", "sys2_pll_250m", "sys2_pll_200m", "sys1_pll_266m",
256 "sys1_pll_800m", "sys2_pll_500m", "sys2_pll_333m", "sys3_pll_out", };
258 static const char * const imx8mq_pcie2_phy_sels
[] = {"osc_25m", "sys2_pll_100m", "sys2_pll_500m", "clk_ext1",
259 "clk_ext2", "clk_ext3", "clk_ext4", "sys1_pll_400m", };
261 static const char * const imx8mq_pcie2_aux_sels
[] = {"osc_25m", "sys2_pll_200m", "sys2_pll_50m", "sys3_pll_out",
262 "sys2_pll_100m", "sys1_pll_80m", "sys1_pll_160m", "sys1_pll_200m", };
264 static const char * const imx8mq_ecspi3_sels
[] = {"osc_25m", "sys2_pll_200m", "sys1_pll_40m", "sys1_pll_160m",
265 "sys1_pll_800m", "sys3_pll_out", "sys2_pll_250m", "audio_pll2_out", };
266 static const char * const imx8mq_dram_core_sels
[] = {"dram_pll_out", "dram_alt_root", };
268 static const char * const imx8mq_clko1_sels
[] = {"osc_25m", "sys1_pll_800m", "osc_27m", "sys1_pll_200m",
269 "audio_pll2_out", "sys2_pll_500m", "vpu_pll_out", "sys1_pll_80m", };
270 static const char * const imx8mq_clko2_sels
[] = {"osc_25m", "sys2_pll_200m", "sys1_pll_400m", "sys2_pll_166m",
271 "sys3_pll_out", "audio_pll1_out", "video_pll1_out", "ckil", };
273 static struct clk_hw_onecell_data
*clk_hw_data
;
274 static struct clk_hw
**hws
;
276 static const int uart_clk_ids
[] = {
277 IMX8MQ_CLK_UART1_ROOT
,
278 IMX8MQ_CLK_UART2_ROOT
,
279 IMX8MQ_CLK_UART3_ROOT
,
280 IMX8MQ_CLK_UART4_ROOT
,
282 static struct clk
**uart_hws
[ARRAY_SIZE(uart_clk_ids
) + 1];
284 static int imx8mq_clocks_probe(struct platform_device
*pdev
)
286 struct device
*dev
= &pdev
->dev
;
287 struct device_node
*np
= dev
->of_node
;
291 clk_hw_data
= kzalloc(struct_size(clk_hw_data
, hws
,
292 IMX8MQ_CLK_END
), GFP_KERNEL
);
293 if (WARN_ON(!clk_hw_data
))
296 clk_hw_data
->num
= IMX8MQ_CLK_END
;
297 hws
= clk_hw_data
->hws
;
299 hws
[IMX8MQ_CLK_DUMMY
] = imx_clk_hw_fixed("dummy", 0);
300 hws
[IMX8MQ_CLK_32K
] = imx_obtain_fixed_clk_hw(np
, "ckil");
301 hws
[IMX8MQ_CLK_25M
] = imx_obtain_fixed_clk_hw(np
, "osc_25m");
302 hws
[IMX8MQ_CLK_27M
] = imx_obtain_fixed_clk_hw(np
, "osc_27m");
303 hws
[IMX8MQ_CLK_EXT1
] = imx_obtain_fixed_clk_hw(np
, "clk_ext1");
304 hws
[IMX8MQ_CLK_EXT2
] = imx_obtain_fixed_clk_hw(np
, "clk_ext2");
305 hws
[IMX8MQ_CLK_EXT3
] = imx_obtain_fixed_clk_hw(np
, "clk_ext3");
306 hws
[IMX8MQ_CLK_EXT4
] = imx_obtain_fixed_clk_hw(np
, "clk_ext4");
308 np
= of_find_compatible_node(NULL
, NULL
, "fsl,imx8mq-anatop");
309 base
= of_iomap(np
, 0);
314 hws
[IMX8MQ_ARM_PLL_REF_SEL
] = imx_clk_hw_mux("arm_pll_ref_sel", base
+ 0x28, 16, 2, pll_ref_sels
, ARRAY_SIZE(pll_ref_sels
));
315 hws
[IMX8MQ_GPU_PLL_REF_SEL
] = imx_clk_hw_mux("gpu_pll_ref_sel", base
+ 0x18, 16, 2, pll_ref_sels
, ARRAY_SIZE(pll_ref_sels
));
316 hws
[IMX8MQ_VPU_PLL_REF_SEL
] = imx_clk_hw_mux("vpu_pll_ref_sel", base
+ 0x20, 16, 2, pll_ref_sels
, ARRAY_SIZE(pll_ref_sels
));
317 hws
[IMX8MQ_AUDIO_PLL1_REF_SEL
] = imx_clk_hw_mux("audio_pll1_ref_sel", base
+ 0x0, 16, 2, pll_ref_sels
, ARRAY_SIZE(pll_ref_sels
));
318 hws
[IMX8MQ_AUDIO_PLL2_REF_SEL
] = imx_clk_hw_mux("audio_pll2_ref_sel", base
+ 0x8, 16, 2, pll_ref_sels
, ARRAY_SIZE(pll_ref_sels
));
319 hws
[IMX8MQ_VIDEO_PLL1_REF_SEL
] = imx_clk_hw_mux("video_pll1_ref_sel", base
+ 0x10, 16, 2, pll_ref_sels
, ARRAY_SIZE(pll_ref_sels
));
320 hws
[IMX8MQ_SYS3_PLL1_REF_SEL
] = imx_clk_hw_mux("sys3_pll1_ref_sel", base
+ 0x48, 0, 2, pll_ref_sels
, ARRAY_SIZE(pll_ref_sels
));
321 hws
[IMX8MQ_DRAM_PLL1_REF_SEL
] = imx_clk_hw_mux("dram_pll1_ref_sel", base
+ 0x60, 0, 2, pll_ref_sels
, ARRAY_SIZE(pll_ref_sels
));
322 hws
[IMX8MQ_VIDEO2_PLL1_REF_SEL
] = imx_clk_hw_mux("video2_pll1_ref_sel", base
+ 0x54, 0, 2, pll_ref_sels
, ARRAY_SIZE(pll_ref_sels
));
324 hws
[IMX8MQ_ARM_PLL_REF_DIV
] = imx_clk_hw_divider("arm_pll_ref_div", "arm_pll_ref_sel", base
+ 0x28, 5, 6);
325 hws
[IMX8MQ_GPU_PLL_REF_DIV
] = imx_clk_hw_divider("gpu_pll_ref_div", "gpu_pll_ref_sel", base
+ 0x18, 5, 6);
326 hws
[IMX8MQ_VPU_PLL_REF_DIV
] = imx_clk_hw_divider("vpu_pll_ref_div", "vpu_pll_ref_sel", base
+ 0x20, 5, 6);
327 hws
[IMX8MQ_AUDIO_PLL1_REF_DIV
] = imx_clk_hw_divider("audio_pll1_ref_div", "audio_pll1_ref_sel", base
+ 0x0, 5, 6);
328 hws
[IMX8MQ_AUDIO_PLL2_REF_DIV
] = imx_clk_hw_divider("audio_pll2_ref_div", "audio_pll2_ref_sel", base
+ 0x8, 5, 6);
329 hws
[IMX8MQ_VIDEO_PLL1_REF_DIV
] = imx_clk_hw_divider("video_pll1_ref_div", "video_pll1_ref_sel", base
+ 0x10, 5, 6);
331 hws
[IMX8MQ_ARM_PLL
] = imx_clk_hw_frac_pll("arm_pll", "arm_pll_ref_div", base
+ 0x28);
332 hws
[IMX8MQ_GPU_PLL
] = imx_clk_hw_frac_pll("gpu_pll", "gpu_pll_ref_div", base
+ 0x18);
333 hws
[IMX8MQ_VPU_PLL
] = imx_clk_hw_frac_pll("vpu_pll", "vpu_pll_ref_div", base
+ 0x20);
334 hws
[IMX8MQ_AUDIO_PLL1
] = imx_clk_hw_frac_pll("audio_pll1", "audio_pll1_ref_div", base
+ 0x0);
335 hws
[IMX8MQ_AUDIO_PLL2
] = imx_clk_hw_frac_pll("audio_pll2", "audio_pll2_ref_div", base
+ 0x8);
336 hws
[IMX8MQ_VIDEO_PLL1
] = imx_clk_hw_frac_pll("video_pll1", "video_pll1_ref_div", base
+ 0x10);
339 hws
[IMX8MQ_ARM_PLL_BYPASS
] = imx_clk_hw_mux_flags("arm_pll_bypass", base
+ 0x28, 14, 1, arm_pll_bypass_sels
, ARRAY_SIZE(arm_pll_bypass_sels
), CLK_SET_RATE_PARENT
);
340 hws
[IMX8MQ_GPU_PLL_BYPASS
] = imx_clk_hw_mux("gpu_pll_bypass", base
+ 0x18, 14, 1, gpu_pll_bypass_sels
, ARRAY_SIZE(gpu_pll_bypass_sels
));
341 hws
[IMX8MQ_VPU_PLL_BYPASS
] = imx_clk_hw_mux("vpu_pll_bypass", base
+ 0x20, 14, 1, vpu_pll_bypass_sels
, ARRAY_SIZE(vpu_pll_bypass_sels
));
342 hws
[IMX8MQ_AUDIO_PLL1_BYPASS
] = imx_clk_hw_mux("audio_pll1_bypass", base
+ 0x0, 14, 1, audio_pll1_bypass_sels
, ARRAY_SIZE(audio_pll1_bypass_sels
));
343 hws
[IMX8MQ_AUDIO_PLL2_BYPASS
] = imx_clk_hw_mux("audio_pll2_bypass", base
+ 0x8, 14, 1, audio_pll2_bypass_sels
, ARRAY_SIZE(audio_pll2_bypass_sels
));
344 hws
[IMX8MQ_VIDEO_PLL1_BYPASS
] = imx_clk_hw_mux("video_pll1_bypass", base
+ 0x10, 14, 1, video_pll1_bypass_sels
, ARRAY_SIZE(video_pll1_bypass_sels
));
347 hws
[IMX8MQ_ARM_PLL_OUT
] = imx_clk_hw_gate("arm_pll_out", "arm_pll_bypass", base
+ 0x28, 21);
348 hws
[IMX8MQ_GPU_PLL_OUT
] = imx_clk_hw_gate("gpu_pll_out", "gpu_pll_bypass", base
+ 0x18, 21);
349 hws
[IMX8MQ_VPU_PLL_OUT
] = imx_clk_hw_gate("vpu_pll_out", "vpu_pll_bypass", base
+ 0x20, 21);
350 hws
[IMX8MQ_AUDIO_PLL1_OUT
] = imx_clk_hw_gate("audio_pll1_out", "audio_pll1_bypass", base
+ 0x0, 21);
351 hws
[IMX8MQ_AUDIO_PLL2_OUT
] = imx_clk_hw_gate("audio_pll2_out", "audio_pll2_bypass", base
+ 0x8, 21);
352 hws
[IMX8MQ_VIDEO_PLL1_OUT
] = imx_clk_hw_gate("video_pll1_out", "video_pll1_bypass", base
+ 0x10, 21);
354 hws
[IMX8MQ_SYS1_PLL_OUT
] = imx_clk_hw_fixed("sys1_pll_out", 800000000);
355 hws
[IMX8MQ_SYS2_PLL_OUT
] = imx_clk_hw_fixed("sys2_pll_out", 1000000000);
356 hws
[IMX8MQ_SYS3_PLL_OUT
] = imx_clk_hw_sscg_pll("sys3_pll_out", sys3_pll_out_sels
, ARRAY_SIZE(sys3_pll_out_sels
), 0, 0, 0, base
+ 0x48, CLK_IS_CRITICAL
);
357 hws
[IMX8MQ_DRAM_PLL_OUT
] = imx_clk_hw_sscg_pll("dram_pll_out", dram_pll_out_sels
, ARRAY_SIZE(dram_pll_out_sels
), 0, 0, 0, base
+ 0x60, CLK_IS_CRITICAL
| CLK_GET_RATE_NOCACHE
);
358 hws
[IMX8MQ_VIDEO2_PLL_OUT
] = imx_clk_hw_sscg_pll("video2_pll_out", video2_pll_out_sels
, ARRAY_SIZE(video2_pll_out_sels
), 0, 0, 0, base
+ 0x54, 0);
360 /* SYS PLL1 fixed output */
361 hws
[IMX8MQ_SYS1_PLL_40M_CG
] = imx_clk_hw_gate("sys1_pll_40m_cg", "sys1_pll_out", base
+ 0x30, 9);
362 hws
[IMX8MQ_SYS1_PLL_80M_CG
] = imx_clk_hw_gate("sys1_pll_80m_cg", "sys1_pll_out", base
+ 0x30, 11);
363 hws
[IMX8MQ_SYS1_PLL_100M_CG
] = imx_clk_hw_gate("sys1_pll_100m_cg", "sys1_pll_out", base
+ 0x30, 13);
364 hws
[IMX8MQ_SYS1_PLL_133M_CG
] = imx_clk_hw_gate("sys1_pll_133m_cg", "sys1_pll_out", base
+ 0x30, 15);
365 hws
[IMX8MQ_SYS1_PLL_160M_CG
] = imx_clk_hw_gate("sys1_pll_160m_cg", "sys1_pll_out", base
+ 0x30, 17);
366 hws
[IMX8MQ_SYS1_PLL_200M_CG
] = imx_clk_hw_gate("sys1_pll_200m_cg", "sys1_pll_out", base
+ 0x30, 19);
367 hws
[IMX8MQ_SYS1_PLL_266M_CG
] = imx_clk_hw_gate("sys1_pll_266m_cg", "sys1_pll_out", base
+ 0x30, 21);
368 hws
[IMX8MQ_SYS1_PLL_400M_CG
] = imx_clk_hw_gate("sys1_pll_400m_cg", "sys1_pll_out", base
+ 0x30, 23);
369 hws
[IMX8MQ_SYS1_PLL_800M_CG
] = imx_clk_hw_gate("sys1_pll_800m_cg", "sys1_pll_out", base
+ 0x30, 25);
371 hws
[IMX8MQ_SYS1_PLL_40M
] = imx_clk_hw_fixed_factor("sys1_pll_40m", "sys1_pll_40m_cg", 1, 20);
372 hws
[IMX8MQ_SYS1_PLL_80M
] = imx_clk_hw_fixed_factor("sys1_pll_80m", "sys1_pll_80m_cg", 1, 10);
373 hws
[IMX8MQ_SYS1_PLL_100M
] = imx_clk_hw_fixed_factor("sys1_pll_100m", "sys1_pll_100m_cg", 1, 8);
374 hws
[IMX8MQ_SYS1_PLL_133M
] = imx_clk_hw_fixed_factor("sys1_pll_133m", "sys1_pll_133m_cg", 1, 6);
375 hws
[IMX8MQ_SYS1_PLL_160M
] = imx_clk_hw_fixed_factor("sys1_pll_160m", "sys1_pll_160m_cg", 1, 5);
376 hws
[IMX8MQ_SYS1_PLL_200M
] = imx_clk_hw_fixed_factor("sys1_pll_200m", "sys1_pll_200m_cg", 1, 4);
377 hws
[IMX8MQ_SYS1_PLL_266M
] = imx_clk_hw_fixed_factor("sys1_pll_266m", "sys1_pll_266m_cg", 1, 3);
378 hws
[IMX8MQ_SYS1_PLL_400M
] = imx_clk_hw_fixed_factor("sys1_pll_400m", "sys1_pll_400m_cg", 1, 2);
379 hws
[IMX8MQ_SYS1_PLL_800M
] = imx_clk_hw_fixed_factor("sys1_pll_800m", "sys1_pll_800m_cg", 1, 1);
381 /* SYS PLL2 fixed output */
382 hws
[IMX8MQ_SYS2_PLL_50M_CG
] = imx_clk_hw_gate("sys2_pll_50m_cg", "sys2_pll_out", base
+ 0x3c, 9);
383 hws
[IMX8MQ_SYS2_PLL_100M_CG
] = imx_clk_hw_gate("sys2_pll_100m_cg", "sys2_pll_out", base
+ 0x3c, 11);
384 hws
[IMX8MQ_SYS2_PLL_125M_CG
] = imx_clk_hw_gate("sys2_pll_125m_cg", "sys2_pll_out", base
+ 0x3c, 13);
385 hws
[IMX8MQ_SYS2_PLL_166M_CG
] = imx_clk_hw_gate("sys2_pll_166m_cg", "sys2_pll_out", base
+ 0x3c, 15);
386 hws
[IMX8MQ_SYS2_PLL_200M_CG
] = imx_clk_hw_gate("sys2_pll_200m_cg", "sys2_pll_out", base
+ 0x3c, 17);
387 hws
[IMX8MQ_SYS2_PLL_250M_CG
] = imx_clk_hw_gate("sys2_pll_250m_cg", "sys2_pll_out", base
+ 0x3c, 19);
388 hws
[IMX8MQ_SYS2_PLL_333M_CG
] = imx_clk_hw_gate("sys2_pll_333m_cg", "sys2_pll_out", base
+ 0x3c, 21);
389 hws
[IMX8MQ_SYS2_PLL_500M_CG
] = imx_clk_hw_gate("sys2_pll_500m_cg", "sys2_pll_out", base
+ 0x3c, 23);
390 hws
[IMX8MQ_SYS2_PLL_1000M_CG
] = imx_clk_hw_gate("sys2_pll_1000m_cg", "sys2_pll_out", base
+ 0x3c, 25);
392 hws
[IMX8MQ_SYS2_PLL_50M
] = imx_clk_hw_fixed_factor("sys2_pll_50m", "sys2_pll_50m_cg", 1, 20);
393 hws
[IMX8MQ_SYS2_PLL_100M
] = imx_clk_hw_fixed_factor("sys2_pll_100m", "sys2_pll_100m_cg", 1, 10);
394 hws
[IMX8MQ_SYS2_PLL_125M
] = imx_clk_hw_fixed_factor("sys2_pll_125m", "sys2_pll_125m_cg", 1, 8);
395 hws
[IMX8MQ_SYS2_PLL_166M
] = imx_clk_hw_fixed_factor("sys2_pll_166m", "sys2_pll_166m_cg", 1, 6);
396 hws
[IMX8MQ_SYS2_PLL_200M
] = imx_clk_hw_fixed_factor("sys2_pll_200m", "sys2_pll_200m_cg", 1, 5);
397 hws
[IMX8MQ_SYS2_PLL_250M
] = imx_clk_hw_fixed_factor("sys2_pll_250m", "sys2_pll_250m_cg", 1, 4);
398 hws
[IMX8MQ_SYS2_PLL_333M
] = imx_clk_hw_fixed_factor("sys2_pll_333m", "sys2_pll_333m_cg", 1, 3);
399 hws
[IMX8MQ_SYS2_PLL_500M
] = imx_clk_hw_fixed_factor("sys2_pll_500m", "sys2_pll_500m_cg", 1, 2);
400 hws
[IMX8MQ_SYS2_PLL_1000M
] = imx_clk_hw_fixed_factor("sys2_pll_1000m", "sys2_pll_1000m_cg", 1, 1);
403 base
= devm_platform_ioremap_resource(pdev
, 0);
404 if (WARN_ON(IS_ERR(base
)))
405 return PTR_ERR(base
);
408 hws
[IMX8MQ_CLK_A53_DIV
] = imx8m_clk_hw_composite_core("arm_a53_div", imx8mq_a53_sels
, base
+ 0x8000);
409 hws
[IMX8MQ_CLK_A53_CG
] = hws
[IMX8MQ_CLK_A53_DIV
];
410 hws
[IMX8MQ_CLK_A53_SRC
] = hws
[IMX8MQ_CLK_A53_DIV
];
412 hws
[IMX8MQ_CLK_M4_CORE
] = imx8m_clk_hw_composite_core("arm_m4_core", imx8mq_arm_m4_sels
, base
+ 0x8080);
413 hws
[IMX8MQ_CLK_VPU_CORE
] = imx8m_clk_hw_composite_core("vpu_core", imx8mq_vpu_sels
, base
+ 0x8100);
414 hws
[IMX8MQ_CLK_GPU_CORE
] = imx8m_clk_hw_composite_core("gpu_core", imx8mq_gpu_core_sels
, base
+ 0x8180);
415 hws
[IMX8MQ_CLK_GPU_SHADER
] = imx8m_clk_hw_composite("gpu_shader", imx8mq_gpu_shader_sels
, base
+ 0x8200);
416 /* For backwards compatibility */
417 hws
[IMX8MQ_CLK_M4_SRC
] = hws
[IMX8MQ_CLK_M4_CORE
];
418 hws
[IMX8MQ_CLK_M4_CG
] = hws
[IMX8MQ_CLK_M4_CORE
];
419 hws
[IMX8MQ_CLK_M4_DIV
] = hws
[IMX8MQ_CLK_M4_CORE
];
420 hws
[IMX8MQ_CLK_VPU_SRC
] = hws
[IMX8MQ_CLK_VPU_CORE
];
421 hws
[IMX8MQ_CLK_VPU_CG
] = hws
[IMX8MQ_CLK_VPU_CORE
];
422 hws
[IMX8MQ_CLK_VPU_DIV
] = hws
[IMX8MQ_CLK_VPU_CORE
];
423 hws
[IMX8MQ_CLK_GPU_CORE_SRC
] = hws
[IMX8MQ_CLK_GPU_CORE
];
424 hws
[IMX8MQ_CLK_GPU_CORE_CG
] = hws
[IMX8MQ_CLK_GPU_CORE
];
425 hws
[IMX8MQ_CLK_GPU_CORE_DIV
] = hws
[IMX8MQ_CLK_GPU_CORE
];
426 hws
[IMX8MQ_CLK_GPU_SHADER_SRC
] = hws
[IMX8MQ_CLK_GPU_SHADER
];
427 hws
[IMX8MQ_CLK_GPU_SHADER_CG
] = hws
[IMX8MQ_CLK_GPU_SHADER
];
428 hws
[IMX8MQ_CLK_GPU_SHADER_DIV
] = hws
[IMX8MQ_CLK_GPU_SHADER
];
431 hws
[IMX8MQ_CLK_A53_CORE
] = imx_clk_hw_mux2("arm_a53_core", base
+ 0x9880, 24, 1, imx8mq_a53_core_sels
, ARRAY_SIZE(imx8mq_a53_core_sels
));
434 hws
[IMX8MQ_CLK_MAIN_AXI
] = imx8m_clk_hw_composite_bus_critical("main_axi", imx8mq_main_axi_sels
, base
+ 0x8800);
435 hws
[IMX8MQ_CLK_ENET_AXI
] = imx8m_clk_hw_composite_bus("enet_axi", imx8mq_enet_axi_sels
, base
+ 0x8880);
436 hws
[IMX8MQ_CLK_NAND_USDHC_BUS
] = imx8m_clk_hw_composite_bus("nand_usdhc_bus", imx8mq_nand_usdhc_sels
, base
+ 0x8900);
437 hws
[IMX8MQ_CLK_VPU_BUS
] = imx8m_clk_hw_composite_bus("vpu_bus", imx8mq_vpu_bus_sels
, base
+ 0x8980);
438 hws
[IMX8MQ_CLK_DISP_AXI
] = imx8m_clk_hw_composite_bus("disp_axi", imx8mq_disp_axi_sels
, base
+ 0x8a00);
439 hws
[IMX8MQ_CLK_DISP_APB
] = imx8m_clk_hw_composite_bus("disp_apb", imx8mq_disp_apb_sels
, base
+ 0x8a80);
440 hws
[IMX8MQ_CLK_DISP_RTRM
] = imx8m_clk_hw_composite_bus("disp_rtrm", imx8mq_disp_rtrm_sels
, base
+ 0x8b00);
441 hws
[IMX8MQ_CLK_USB_BUS
] = imx8m_clk_hw_composite_bus("usb_bus", imx8mq_usb_bus_sels
, base
+ 0x8b80);
442 hws
[IMX8MQ_CLK_GPU_AXI
] = imx8m_clk_hw_composite_bus("gpu_axi", imx8mq_gpu_axi_sels
, base
+ 0x8c00);
443 hws
[IMX8MQ_CLK_GPU_AHB
] = imx8m_clk_hw_composite_bus("gpu_ahb", imx8mq_gpu_ahb_sels
, base
+ 0x8c80);
444 hws
[IMX8MQ_CLK_NOC
] = imx8m_clk_hw_composite_bus_critical("noc", imx8mq_noc_sels
, base
+ 0x8d00);
445 hws
[IMX8MQ_CLK_NOC_APB
] = imx8m_clk_hw_composite_bus_critical("noc_apb", imx8mq_noc_apb_sels
, base
+ 0x8d80);
448 /* AHB clock is used by the AHB bus therefore marked as critical */
449 hws
[IMX8MQ_CLK_AHB
] = imx8m_clk_hw_composite_bus_critical("ahb", imx8mq_ahb_sels
, base
+ 0x9000);
450 hws
[IMX8MQ_CLK_AUDIO_AHB
] = imx8m_clk_hw_composite_bus("audio_ahb", imx8mq_audio_ahb_sels
, base
+ 0x9100);
453 hws
[IMX8MQ_CLK_IPG_ROOT
] = imx_clk_hw_divider2("ipg_root", "ahb", base
+ 0x9080, 0, 1);
454 hws
[IMX8MQ_CLK_IPG_AUDIO_ROOT
] = imx_clk_hw_divider2("ipg_audio_root", "audio_ahb", base
+ 0x9180, 0, 1);
457 * DRAM clocks are manipulated from TF-A outside clock framework.
458 * Mark with GET_RATE_NOCACHE to always read div value from hardware
460 hws
[IMX8MQ_CLK_DRAM_CORE
] = imx_clk_hw_mux2_flags("dram_core_clk", base
+ 0x9800, 24, 1, imx8mq_dram_core_sels
, ARRAY_SIZE(imx8mq_dram_core_sels
), CLK_IS_CRITICAL
);
461 hws
[IMX8MQ_CLK_DRAM_ALT
] = __imx8m_clk_hw_composite("dram_alt", imx8mq_dram_alt_sels
, base
+ 0xa000, CLK_GET_RATE_NOCACHE
);
462 hws
[IMX8MQ_CLK_DRAM_APB
] = __imx8m_clk_hw_composite("dram_apb", imx8mq_dram_apb_sels
, base
+ 0xa080, CLK_IS_CRITICAL
| CLK_GET_RATE_NOCACHE
);
465 hws
[IMX8MQ_CLK_VPU_G1
] = imx8m_clk_hw_composite("vpu_g1", imx8mq_vpu_g1_sels
, base
+ 0xa100);
466 hws
[IMX8MQ_CLK_VPU_G2
] = imx8m_clk_hw_composite("vpu_g2", imx8mq_vpu_g2_sels
, base
+ 0xa180);
467 hws
[IMX8MQ_CLK_DISP_DTRC
] = imx8m_clk_hw_composite("disp_dtrc", imx8mq_disp_dtrc_sels
, base
+ 0xa200);
468 hws
[IMX8MQ_CLK_DISP_DC8000
] = imx8m_clk_hw_composite("disp_dc8000", imx8mq_disp_dc8000_sels
, base
+ 0xa280);
469 hws
[IMX8MQ_CLK_PCIE1_CTRL
] = imx8m_clk_hw_composite("pcie1_ctrl", imx8mq_pcie1_ctrl_sels
, base
+ 0xa300);
470 hws
[IMX8MQ_CLK_PCIE1_PHY
] = imx8m_clk_hw_composite("pcie1_phy", imx8mq_pcie1_phy_sels
, base
+ 0xa380);
471 hws
[IMX8MQ_CLK_PCIE1_AUX
] = imx8m_clk_hw_composite("pcie1_aux", imx8mq_pcie1_aux_sels
, base
+ 0xa400);
472 hws
[IMX8MQ_CLK_DC_PIXEL
] = imx8m_clk_hw_composite("dc_pixel", imx8mq_dc_pixel_sels
, base
+ 0xa480);
473 hws
[IMX8MQ_CLK_LCDIF_PIXEL
] = imx8m_clk_hw_composite("lcdif_pixel", imx8mq_lcdif_pixel_sels
, base
+ 0xa500);
474 hws
[IMX8MQ_CLK_SAI1
] = imx8m_clk_hw_composite("sai1", imx8mq_sai1_sels
, base
+ 0xa580);
475 hws
[IMX8MQ_CLK_SAI2
] = imx8m_clk_hw_composite("sai2", imx8mq_sai2_sels
, base
+ 0xa600);
476 hws
[IMX8MQ_CLK_SAI3
] = imx8m_clk_hw_composite("sai3", imx8mq_sai3_sels
, base
+ 0xa680);
477 hws
[IMX8MQ_CLK_SAI4
] = imx8m_clk_hw_composite("sai4", imx8mq_sai4_sels
, base
+ 0xa700);
478 hws
[IMX8MQ_CLK_SAI5
] = imx8m_clk_hw_composite("sai5", imx8mq_sai5_sels
, base
+ 0xa780);
479 hws
[IMX8MQ_CLK_SAI6
] = imx8m_clk_hw_composite("sai6", imx8mq_sai6_sels
, base
+ 0xa800);
480 hws
[IMX8MQ_CLK_SPDIF1
] = imx8m_clk_hw_composite("spdif1", imx8mq_spdif1_sels
, base
+ 0xa880);
481 hws
[IMX8MQ_CLK_SPDIF2
] = imx8m_clk_hw_composite("spdif2", imx8mq_spdif2_sels
, base
+ 0xa900);
482 hws
[IMX8MQ_CLK_ENET_REF
] = imx8m_clk_hw_composite("enet_ref", imx8mq_enet_ref_sels
, base
+ 0xa980);
483 hws
[IMX8MQ_CLK_ENET_TIMER
] = imx8m_clk_hw_composite("enet_timer", imx8mq_enet_timer_sels
, base
+ 0xaa00);
484 hws
[IMX8MQ_CLK_ENET_PHY_REF
] = imx8m_clk_hw_composite("enet_phy", imx8mq_enet_phy_sels
, base
+ 0xaa80);
485 hws
[IMX8MQ_CLK_NAND
] = imx8m_clk_hw_composite("nand", imx8mq_nand_sels
, base
+ 0xab00);
486 hws
[IMX8MQ_CLK_QSPI
] = imx8m_clk_hw_composite("qspi", imx8mq_qspi_sels
, base
+ 0xab80);
487 hws
[IMX8MQ_CLK_USDHC1
] = imx8m_clk_hw_composite("usdhc1", imx8mq_usdhc1_sels
, base
+ 0xac00);
488 hws
[IMX8MQ_CLK_USDHC2
] = imx8m_clk_hw_composite("usdhc2", imx8mq_usdhc2_sels
, base
+ 0xac80);
489 hws
[IMX8MQ_CLK_I2C1
] = imx8m_clk_hw_composite("i2c1", imx8mq_i2c1_sels
, base
+ 0xad00);
490 hws
[IMX8MQ_CLK_I2C2
] = imx8m_clk_hw_composite("i2c2", imx8mq_i2c2_sels
, base
+ 0xad80);
491 hws
[IMX8MQ_CLK_I2C3
] = imx8m_clk_hw_composite("i2c3", imx8mq_i2c3_sels
, base
+ 0xae00);
492 hws
[IMX8MQ_CLK_I2C4
] = imx8m_clk_hw_composite("i2c4", imx8mq_i2c4_sels
, base
+ 0xae80);
493 hws
[IMX8MQ_CLK_UART1
] = imx8m_clk_hw_composite("uart1", imx8mq_uart1_sels
, base
+ 0xaf00);
494 hws
[IMX8MQ_CLK_UART2
] = imx8m_clk_hw_composite("uart2", imx8mq_uart2_sels
, base
+ 0xaf80);
495 hws
[IMX8MQ_CLK_UART3
] = imx8m_clk_hw_composite("uart3", imx8mq_uart3_sels
, base
+ 0xb000);
496 hws
[IMX8MQ_CLK_UART4
] = imx8m_clk_hw_composite("uart4", imx8mq_uart4_sels
, base
+ 0xb080);
497 hws
[IMX8MQ_CLK_USB_CORE_REF
] = imx8m_clk_hw_composite("usb_core_ref", imx8mq_usb_core_sels
, base
+ 0xb100);
498 hws
[IMX8MQ_CLK_USB_PHY_REF
] = imx8m_clk_hw_composite("usb_phy_ref", imx8mq_usb_phy_sels
, base
+ 0xb180);
499 hws
[IMX8MQ_CLK_GIC
] = imx8m_clk_hw_composite_critical("gic", imx8mq_gic_sels
, base
+ 0xb200);
500 hws
[IMX8MQ_CLK_ECSPI1
] = imx8m_clk_hw_composite("ecspi1", imx8mq_ecspi1_sels
, base
+ 0xb280);
501 hws
[IMX8MQ_CLK_ECSPI2
] = imx8m_clk_hw_composite("ecspi2", imx8mq_ecspi2_sels
, base
+ 0xb300);
502 hws
[IMX8MQ_CLK_PWM1
] = imx8m_clk_hw_composite("pwm1", imx8mq_pwm1_sels
, base
+ 0xb380);
503 hws
[IMX8MQ_CLK_PWM2
] = imx8m_clk_hw_composite("pwm2", imx8mq_pwm2_sels
, base
+ 0xb400);
504 hws
[IMX8MQ_CLK_PWM3
] = imx8m_clk_hw_composite("pwm3", imx8mq_pwm3_sels
, base
+ 0xb480);
505 hws
[IMX8MQ_CLK_PWM4
] = imx8m_clk_hw_composite("pwm4", imx8mq_pwm4_sels
, base
+ 0xb500);
506 hws
[IMX8MQ_CLK_GPT1
] = imx8m_clk_hw_composite("gpt1", imx8mq_gpt1_sels
, base
+ 0xb580);
507 hws
[IMX8MQ_CLK_WDOG
] = imx8m_clk_hw_composite("wdog", imx8mq_wdog_sels
, base
+ 0xb900);
508 hws
[IMX8MQ_CLK_WRCLK
] = imx8m_clk_hw_composite("wrclk", imx8mq_wrclk_sels
, base
+ 0xb980);
509 hws
[IMX8MQ_CLK_CLKO1
] = imx8m_clk_hw_composite("clko1", imx8mq_clko1_sels
, base
+ 0xba00);
510 hws
[IMX8MQ_CLK_CLKO2
] = imx8m_clk_hw_composite("clko2", imx8mq_clko2_sels
, base
+ 0xba80);
511 hws
[IMX8MQ_CLK_DSI_CORE
] = imx8m_clk_hw_composite("dsi_core", imx8mq_dsi_core_sels
, base
+ 0xbb00);
512 hws
[IMX8MQ_CLK_DSI_PHY_REF
] = imx8m_clk_hw_composite("dsi_phy_ref", imx8mq_dsi_phy_sels
, base
+ 0xbb80);
513 hws
[IMX8MQ_CLK_DSI_DBI
] = imx8m_clk_hw_composite("dsi_dbi", imx8mq_dsi_dbi_sels
, base
+ 0xbc00);
514 hws
[IMX8MQ_CLK_DSI_ESC
] = imx8m_clk_hw_composite("dsi_esc", imx8mq_dsi_esc_sels
, base
+ 0xbc80);
515 hws
[IMX8MQ_CLK_DSI_AHB
] = imx8m_clk_hw_composite("dsi_ahb", imx8mq_dsi_ahb_sels
, base
+ 0x9200);
516 hws
[IMX8MQ_CLK_DSI_IPG_DIV
] = imx_clk_hw_divider2("dsi_ipg_div", "dsi_ahb", base
+ 0x9280, 0, 6);
517 hws
[IMX8MQ_CLK_CSI1_CORE
] = imx8m_clk_hw_composite("csi1_core", imx8mq_csi1_core_sels
, base
+ 0xbd00);
518 hws
[IMX8MQ_CLK_CSI1_PHY_REF
] = imx8m_clk_hw_composite("csi1_phy_ref", imx8mq_csi1_phy_sels
, base
+ 0xbd80);
519 hws
[IMX8MQ_CLK_CSI1_ESC
] = imx8m_clk_hw_composite("csi1_esc", imx8mq_csi1_esc_sels
, base
+ 0xbe00);
520 hws
[IMX8MQ_CLK_CSI2_CORE
] = imx8m_clk_hw_composite("csi2_core", imx8mq_csi2_core_sels
, base
+ 0xbe80);
521 hws
[IMX8MQ_CLK_CSI2_PHY_REF
] = imx8m_clk_hw_composite("csi2_phy_ref", imx8mq_csi2_phy_sels
, base
+ 0xbf00);
522 hws
[IMX8MQ_CLK_CSI2_ESC
] = imx8m_clk_hw_composite("csi2_esc", imx8mq_csi2_esc_sels
, base
+ 0xbf80);
523 hws
[IMX8MQ_CLK_PCIE2_CTRL
] = imx8m_clk_hw_composite("pcie2_ctrl", imx8mq_pcie2_ctrl_sels
, base
+ 0xc000);
524 hws
[IMX8MQ_CLK_PCIE2_PHY
] = imx8m_clk_hw_composite("pcie2_phy", imx8mq_pcie2_phy_sels
, base
+ 0xc080);
525 hws
[IMX8MQ_CLK_PCIE2_AUX
] = imx8m_clk_hw_composite("pcie2_aux", imx8mq_pcie2_aux_sels
, base
+ 0xc100);
526 hws
[IMX8MQ_CLK_ECSPI3
] = imx8m_clk_hw_composite("ecspi3", imx8mq_ecspi3_sels
, base
+ 0xc180);
528 hws
[IMX8MQ_CLK_ECSPI1_ROOT
] = imx_clk_hw_gate4("ecspi1_root_clk", "ecspi1", base
+ 0x4070, 0);
529 hws
[IMX8MQ_CLK_ECSPI2_ROOT
] = imx_clk_hw_gate4("ecspi2_root_clk", "ecspi2", base
+ 0x4080, 0);
530 hws
[IMX8MQ_CLK_ECSPI3_ROOT
] = imx_clk_hw_gate4("ecspi3_root_clk", "ecspi3", base
+ 0x4090, 0);
531 hws
[IMX8MQ_CLK_ENET1_ROOT
] = imx_clk_hw_gate4("enet1_root_clk", "enet_axi", base
+ 0x40a0, 0);
532 hws
[IMX8MQ_CLK_GPIO1_ROOT
] = imx_clk_hw_gate4("gpio1_root_clk", "ipg_root", base
+ 0x40b0, 0);
533 hws
[IMX8MQ_CLK_GPIO2_ROOT
] = imx_clk_hw_gate4("gpio2_root_clk", "ipg_root", base
+ 0x40c0, 0);
534 hws
[IMX8MQ_CLK_GPIO3_ROOT
] = imx_clk_hw_gate4("gpio3_root_clk", "ipg_root", base
+ 0x40d0, 0);
535 hws
[IMX8MQ_CLK_GPIO4_ROOT
] = imx_clk_hw_gate4("gpio4_root_clk", "ipg_root", base
+ 0x40e0, 0);
536 hws
[IMX8MQ_CLK_GPIO5_ROOT
] = imx_clk_hw_gate4("gpio5_root_clk", "ipg_root", base
+ 0x40f0, 0);
537 hws
[IMX8MQ_CLK_GPT1_ROOT
] = imx_clk_hw_gate4("gpt1_root_clk", "gpt1", base
+ 0x4100, 0);
538 hws
[IMX8MQ_CLK_I2C1_ROOT
] = imx_clk_hw_gate4("i2c1_root_clk", "i2c1", base
+ 0x4170, 0);
539 hws
[IMX8MQ_CLK_I2C2_ROOT
] = imx_clk_hw_gate4("i2c2_root_clk", "i2c2", base
+ 0x4180, 0);
540 hws
[IMX8MQ_CLK_I2C3_ROOT
] = imx_clk_hw_gate4("i2c3_root_clk", "i2c3", base
+ 0x4190, 0);
541 hws
[IMX8MQ_CLK_I2C4_ROOT
] = imx_clk_hw_gate4("i2c4_root_clk", "i2c4", base
+ 0x41a0, 0);
542 hws
[IMX8MQ_CLK_MU_ROOT
] = imx_clk_hw_gate4("mu_root_clk", "ipg_root", base
+ 0x4210, 0);
543 hws
[IMX8MQ_CLK_OCOTP_ROOT
] = imx_clk_hw_gate4("ocotp_root_clk", "ipg_root", base
+ 0x4220, 0);
544 hws
[IMX8MQ_CLK_PCIE1_ROOT
] = imx_clk_hw_gate4("pcie1_root_clk", "pcie1_ctrl", base
+ 0x4250, 0);
545 hws
[IMX8MQ_CLK_PCIE2_ROOT
] = imx_clk_hw_gate4("pcie2_root_clk", "pcie2_ctrl", base
+ 0x4640, 0);
546 hws
[IMX8MQ_CLK_PWM1_ROOT
] = imx_clk_hw_gate4("pwm1_root_clk", "pwm1", base
+ 0x4280, 0);
547 hws
[IMX8MQ_CLK_PWM2_ROOT
] = imx_clk_hw_gate4("pwm2_root_clk", "pwm2", base
+ 0x4290, 0);
548 hws
[IMX8MQ_CLK_PWM3_ROOT
] = imx_clk_hw_gate4("pwm3_root_clk", "pwm3", base
+ 0x42a0, 0);
549 hws
[IMX8MQ_CLK_PWM4_ROOT
] = imx_clk_hw_gate4("pwm4_root_clk", "pwm4", base
+ 0x42b0, 0);
550 hws
[IMX8MQ_CLK_QSPI_ROOT
] = imx_clk_hw_gate4("qspi_root_clk", "qspi", base
+ 0x42f0, 0);
551 hws
[IMX8MQ_CLK_RAWNAND_ROOT
] = imx_clk_hw_gate2_shared2("nand_root_clk", "nand", base
+ 0x4300, 0, &share_count_nand
);
552 hws
[IMX8MQ_CLK_NAND_USDHC_BUS_RAWNAND_CLK
] = imx_clk_hw_gate2_shared2("nand_usdhc_rawnand_clk", "nand_usdhc_bus", base
+ 0x4300, 0, &share_count_nand
);
553 hws
[IMX8MQ_CLK_SAI1_ROOT
] = imx_clk_hw_gate2_shared2("sai1_root_clk", "sai1", base
+ 0x4330, 0, &share_count_sai1
);
554 hws
[IMX8MQ_CLK_SAI1_IPG
] = imx_clk_hw_gate2_shared2("sai1_ipg_clk", "ipg_audio_root", base
+ 0x4330, 0, &share_count_sai1
);
555 hws
[IMX8MQ_CLK_SAI2_ROOT
] = imx_clk_hw_gate2_shared2("sai2_root_clk", "sai2", base
+ 0x4340, 0, &share_count_sai2
);
556 hws
[IMX8MQ_CLK_SAI2_IPG
] = imx_clk_hw_gate2_shared2("sai2_ipg_clk", "ipg_root", base
+ 0x4340, 0, &share_count_sai2
);
557 hws
[IMX8MQ_CLK_SAI3_ROOT
] = imx_clk_hw_gate2_shared2("sai3_root_clk", "sai3", base
+ 0x4350, 0, &share_count_sai3
);
558 hws
[IMX8MQ_CLK_SAI3_IPG
] = imx_clk_hw_gate2_shared2("sai3_ipg_clk", "ipg_root", base
+ 0x4350, 0, &share_count_sai3
);
559 hws
[IMX8MQ_CLK_SAI4_ROOT
] = imx_clk_hw_gate2_shared2("sai4_root_clk", "sai4", base
+ 0x4360, 0, &share_count_sai4
);
560 hws
[IMX8MQ_CLK_SAI4_IPG
] = imx_clk_hw_gate2_shared2("sai4_ipg_clk", "ipg_audio_root", base
+ 0x4360, 0, &share_count_sai4
);
561 hws
[IMX8MQ_CLK_SAI5_ROOT
] = imx_clk_hw_gate2_shared2("sai5_root_clk", "sai5", base
+ 0x4370, 0, &share_count_sai5
);
562 hws
[IMX8MQ_CLK_SAI5_IPG
] = imx_clk_hw_gate2_shared2("sai5_ipg_clk", "ipg_audio_root", base
+ 0x4370, 0, &share_count_sai5
);
563 hws
[IMX8MQ_CLK_SAI6_ROOT
] = imx_clk_hw_gate2_shared2("sai6_root_clk", "sai6", base
+ 0x4380, 0, &share_count_sai6
);
564 hws
[IMX8MQ_CLK_SAI6_IPG
] = imx_clk_hw_gate2_shared2("sai6_ipg_clk", "ipg_audio_root", base
+ 0x4380, 0, &share_count_sai6
);
565 hws
[IMX8MQ_CLK_SNVS_ROOT
] = imx_clk_hw_gate4("snvs_root_clk", "ipg_root", base
+ 0x4470, 0);
566 hws
[IMX8MQ_CLK_UART1_ROOT
] = imx_clk_hw_gate4("uart1_root_clk", "uart1", base
+ 0x4490, 0);
567 hws
[IMX8MQ_CLK_UART2_ROOT
] = imx_clk_hw_gate4("uart2_root_clk", "uart2", base
+ 0x44a0, 0);
568 hws
[IMX8MQ_CLK_UART3_ROOT
] = imx_clk_hw_gate4("uart3_root_clk", "uart3", base
+ 0x44b0, 0);
569 hws
[IMX8MQ_CLK_UART4_ROOT
] = imx_clk_hw_gate4("uart4_root_clk", "uart4", base
+ 0x44c0, 0);
570 hws
[IMX8MQ_CLK_USB1_CTRL_ROOT
] = imx_clk_hw_gate4("usb1_ctrl_root_clk", "usb_bus", base
+ 0x44d0, 0);
571 hws
[IMX8MQ_CLK_USB2_CTRL_ROOT
] = imx_clk_hw_gate4("usb2_ctrl_root_clk", "usb_bus", base
+ 0x44e0, 0);
572 hws
[IMX8MQ_CLK_USB1_PHY_ROOT
] = imx_clk_hw_gate4("usb1_phy_root_clk", "usb_phy_ref", base
+ 0x44f0, 0);
573 hws
[IMX8MQ_CLK_USB2_PHY_ROOT
] = imx_clk_hw_gate4("usb2_phy_root_clk", "usb_phy_ref", base
+ 0x4500, 0);
574 hws
[IMX8MQ_CLK_USDHC1_ROOT
] = imx_clk_hw_gate4("usdhc1_root_clk", "usdhc1", base
+ 0x4510, 0);
575 hws
[IMX8MQ_CLK_USDHC2_ROOT
] = imx_clk_hw_gate4("usdhc2_root_clk", "usdhc2", base
+ 0x4520, 0);
576 hws
[IMX8MQ_CLK_WDOG1_ROOT
] = imx_clk_hw_gate4("wdog1_root_clk", "wdog", base
+ 0x4530, 0);
577 hws
[IMX8MQ_CLK_WDOG2_ROOT
] = imx_clk_hw_gate4("wdog2_root_clk", "wdog", base
+ 0x4540, 0);
578 hws
[IMX8MQ_CLK_WDOG3_ROOT
] = imx_clk_hw_gate4("wdog3_root_clk", "wdog", base
+ 0x4550, 0);
579 hws
[IMX8MQ_CLK_VPU_G1_ROOT
] = imx_clk_hw_gate2_flags("vpu_g1_root_clk", "vpu_g1", base
+ 0x4560, 0, CLK_SET_RATE_PARENT
| CLK_OPS_PARENT_ENABLE
);
580 hws
[IMX8MQ_CLK_GPU_ROOT
] = imx_clk_hw_gate4("gpu_root_clk", "gpu_core", base
+ 0x4570, 0);
581 hws
[IMX8MQ_CLK_VPU_G2_ROOT
] = imx_clk_hw_gate2_flags("vpu_g2_root_clk", "vpu_g2", base
+ 0x45a0, 0, CLK_SET_RATE_PARENT
| CLK_OPS_PARENT_ENABLE
);
582 hws
[IMX8MQ_CLK_DISP_ROOT
] = imx_clk_hw_gate2_shared2("disp_root_clk", "disp_dc8000", base
+ 0x45d0, 0, &share_count_dcss
);
583 hws
[IMX8MQ_CLK_DISP_AXI_ROOT
] = imx_clk_hw_gate2_shared2("disp_axi_root_clk", "disp_axi", base
+ 0x45d0, 0, &share_count_dcss
);
584 hws
[IMX8MQ_CLK_DISP_APB_ROOT
] = imx_clk_hw_gate2_shared2("disp_apb_root_clk", "disp_apb", base
+ 0x45d0, 0, &share_count_dcss
);
585 hws
[IMX8MQ_CLK_DISP_RTRM_ROOT
] = imx_clk_hw_gate2_shared2("disp_rtrm_root_clk", "disp_rtrm", base
+ 0x45d0, 0, &share_count_dcss
);
586 hws
[IMX8MQ_CLK_TMU_ROOT
] = imx_clk_hw_gate4("tmu_root_clk", "ipg_root", base
+ 0x4620, 0);
587 hws
[IMX8MQ_CLK_VPU_DEC_ROOT
] = imx_clk_hw_gate2_flags("vpu_dec_root_clk", "vpu_bus", base
+ 0x4630, 0, CLK_SET_RATE_PARENT
| CLK_OPS_PARENT_ENABLE
);
588 hws
[IMX8MQ_CLK_CSI1_ROOT
] = imx_clk_hw_gate4("csi1_root_clk", "csi1_core", base
+ 0x4650, 0);
589 hws
[IMX8MQ_CLK_CSI2_ROOT
] = imx_clk_hw_gate4("csi2_root_clk", "csi2_core", base
+ 0x4660, 0);
590 hws
[IMX8MQ_CLK_SDMA1_ROOT
] = imx_clk_hw_gate4("sdma1_clk", "ipg_root", base
+ 0x43a0, 0);
591 hws
[IMX8MQ_CLK_SDMA2_ROOT
] = imx_clk_hw_gate4("sdma2_clk", "ipg_audio_root", base
+ 0x43b0, 0);
593 hws
[IMX8MQ_GPT_3M_CLK
] = imx_clk_hw_fixed_factor("gpt_3m", "osc_25m", 1, 8);
594 hws
[IMX8MQ_CLK_DRAM_ALT_ROOT
] = imx_clk_hw_fixed_factor("dram_alt_root", "dram_alt", 1, 4);
596 hws
[IMX8MQ_CLK_ARM
] = imx_clk_hw_cpu("arm", "arm_a53_core",
597 hws
[IMX8MQ_CLK_A53_CORE
]->clk
,
598 hws
[IMX8MQ_CLK_A53_CORE
]->clk
,
599 hws
[IMX8MQ_ARM_PLL_OUT
]->clk
,
600 hws
[IMX8MQ_CLK_A53_DIV
]->clk
);
602 imx_check_clk_hws(hws
, IMX8MQ_CLK_END
);
604 err
= of_clk_add_hw_provider(np
, of_clk_hw_onecell_get
, clk_hw_data
);
606 dev_err(dev
, "failed to register hws for i.MX8MQ\n");
610 for (i
= 0; i
< ARRAY_SIZE(uart_clk_ids
); i
++) {
611 int index
= uart_clk_ids
[i
];
613 uart_hws
[i
] = &hws
[index
]->clk
;
616 imx_register_uart_clocks(uart_hws
);
621 imx_unregister_hw_clocks(hws
, IMX8MQ_CLK_END
);
626 static const struct of_device_id imx8mq_clk_of_match
[] = {
627 { .compatible
= "fsl,imx8mq-ccm" },
630 MODULE_DEVICE_TABLE(of
, imx8mq_clk_of_match
);
633 static struct platform_driver imx8mq_clk_driver
= {
634 .probe
= imx8mq_clocks_probe
,
636 .name
= "imx8mq-ccm",
638 * Disable bind attributes: clocks are not removed and
639 * reloading the driver will crash or break devices.
641 .suppress_bind_attrs
= true,
642 .of_match_table
= imx8mq_clk_of_match
,
645 module_platform_driver(imx8mq_clk_driver
);
647 MODULE_AUTHOR("Abel Vesa <abel.vesa@nxp.com>");
648 MODULE_DESCRIPTION("NXP i.MX8MQ clock driver");
649 MODULE_LICENSE("GPL v2");