1 // SPDX-License-Identifier: GPL-2.0+
3 * Intel ICH6-10, Series 5 and 6, Atom C2000 (Avoton/Rangeley) GPIO driver
5 * Copyright (C) 2010 Extreme Engineering Solutions.
9 #include <linux/bitops.h>
10 #include <linux/gpio/driver.h>
11 #include <linux/ioport.h>
12 #include <linux/mfd/lpc_ich.h>
13 #include <linux/module.h>
14 #include <linux/pci.h>
15 #include <linux/platform_device.h>
17 #define DRV_NAME "gpio_ich"
20 * GPIO register offsets in GPIO I/O space.
21 * Each chunk of 32 GPIOs is manipulated via its own USE_SELx, IO_SELx, and
22 * LVLx registers. Logic in the read/write functions takes a register and
23 * an absolute bit number and determines the proper register offset and bit
24 * number in that register. For example, to read the value of GPIO bit 50
25 * the code would access offset ichx_regs[2(=GPIO_LVL)][1(=50/32)],
35 static const u8 ichx_regs
[4][3] = {
36 {0x00, 0x30, 0x40}, /* USE_SEL[1-3] offsets */
37 {0x04, 0x34, 0x44}, /* IO_SEL[1-3] offsets */
38 {0x0c, 0x38, 0x48}, /* LVL[1-3] offsets */
39 {0x18, 0x18, 0x18}, /* BLINK offset */
42 static const u8 ichx_reglen
[3] = {
46 static const u8 avoton_regs
[4][3] = {
52 static const u8 avoton_reglen
[3] = {
56 #define ICHX_WRITE(val, reg, base_res) outl(val, (reg) + (base_res)->start)
57 #define ICHX_READ(reg, base_res) inl((reg) + (base_res)->start)
60 /* Max GPIO pins the chipset can have */
63 /* chipset registers */
67 /* GPO_BLINK is available on this chipset */
70 /* Whether the chipset has GPIO in GPE0_STS in the PM IO region */
73 /* USE_SEL is bogus on some chipsets, eg 3100 */
74 u32 use_sel_ignore
[3];
76 /* Some chipsets have quirks, let these use their own request/get */
77 int (*request
)(struct gpio_chip
*chip
, unsigned int offset
);
78 int (*get
)(struct gpio_chip
*chip
, unsigned int offset
);
81 * Some chipsets don't let reading output values on GPIO_LVL register
82 * this option allows driver caching written output values
84 bool use_outlvl_cache
;
90 struct gpio_chip chip
;
91 struct resource
*gpio_base
; /* GPIO IO base */
92 struct resource
*pm_base
; /* Power Management IO base */
93 struct ichx_desc
*desc
; /* Pointer to chipset-specific description */
94 u32 orig_gpio_ctrl
; /* Orig CTRL value, used to restore on exit */
95 u8 use_gpio
; /* Which GPIO groups are usable */
96 int outlvl_cache
[3]; /* cached output values */
99 static int modparam_gpiobase
= -1; /* dynamic */
100 module_param_named(gpiobase
, modparam_gpiobase
, int, 0444);
101 MODULE_PARM_DESC(gpiobase
, "The GPIO number base. -1 means dynamic, which is the default.");
103 static int ichx_write_bit(int reg
, unsigned int nr
, int val
, int verify
)
107 int reg_nr
= nr
/ 32;
110 spin_lock_irqsave(&ichx_priv
.lock
, flags
);
112 if (reg
== GPIO_LVL
&& ichx_priv
.desc
->use_outlvl_cache
)
113 data
= ichx_priv
.outlvl_cache
[reg_nr
];
115 data
= ICHX_READ(ichx_priv
.desc
->regs
[reg
][reg_nr
],
116 ichx_priv
.gpio_base
);
122 ICHX_WRITE(data
, ichx_priv
.desc
->regs
[reg
][reg_nr
],
123 ichx_priv
.gpio_base
);
124 if (reg
== GPIO_LVL
&& ichx_priv
.desc
->use_outlvl_cache
)
125 ichx_priv
.outlvl_cache
[reg_nr
] = data
;
127 tmp
= ICHX_READ(ichx_priv
.desc
->regs
[reg
][reg_nr
],
128 ichx_priv
.gpio_base
);
130 spin_unlock_irqrestore(&ichx_priv
.lock
, flags
);
132 return (verify
&& data
!= tmp
) ? -EPERM
: 0;
135 static int ichx_read_bit(int reg
, unsigned int nr
)
139 int reg_nr
= nr
/ 32;
142 spin_lock_irqsave(&ichx_priv
.lock
, flags
);
144 data
= ICHX_READ(ichx_priv
.desc
->regs
[reg
][reg_nr
],
145 ichx_priv
.gpio_base
);
147 if (reg
== GPIO_LVL
&& ichx_priv
.desc
->use_outlvl_cache
)
148 data
= ichx_priv
.outlvl_cache
[reg_nr
] | data
;
150 spin_unlock_irqrestore(&ichx_priv
.lock
, flags
);
152 return !!(data
& BIT(bit
));
155 static bool ichx_gpio_check_available(struct gpio_chip
*gpio
, unsigned int nr
)
157 return !!(ichx_priv
.use_gpio
& BIT(nr
/ 32));
160 static int ichx_gpio_get_direction(struct gpio_chip
*gpio
, unsigned int nr
)
162 if (ichx_read_bit(GPIO_IO_SEL
, nr
))
163 return GPIO_LINE_DIRECTION_IN
;
165 return GPIO_LINE_DIRECTION_OUT
;
168 static int ichx_gpio_direction_input(struct gpio_chip
*gpio
, unsigned int nr
)
171 * Try setting pin as an input and verify it worked since many pins
174 return ichx_write_bit(GPIO_IO_SEL
, nr
, 1, 1);
177 static int ichx_gpio_direction_output(struct gpio_chip
*gpio
, unsigned int nr
,
180 /* Disable blink hardware which is available for GPIOs from 0 to 31. */
181 if (nr
< 32 && ichx_priv
.desc
->have_blink
)
182 ichx_write_bit(GPO_BLINK
, nr
, 0, 0);
184 /* Set GPIO output value. */
185 ichx_write_bit(GPIO_LVL
, nr
, val
, 0);
188 * Try setting pin as an output and verify it worked since many pins
191 return ichx_write_bit(GPIO_IO_SEL
, nr
, 0, 1);
194 static int ichx_gpio_get(struct gpio_chip
*chip
, unsigned int nr
)
196 return ichx_read_bit(GPIO_LVL
, nr
);
199 static int ich6_gpio_get(struct gpio_chip
*chip
, unsigned int nr
)
205 * GPI 0 - 15 need to be read from the power management registers on
206 * a ICH6/3100 bridge.
209 if (!ichx_priv
.pm_base
)
212 spin_lock_irqsave(&ichx_priv
.lock
, flags
);
214 /* GPI 0 - 15 are latched, write 1 to clear*/
215 ICHX_WRITE(BIT(16 + nr
), 0, ichx_priv
.pm_base
);
216 data
= ICHX_READ(0, ichx_priv
.pm_base
);
218 spin_unlock_irqrestore(&ichx_priv
.lock
, flags
);
220 return !!((data
>> 16) & BIT(nr
));
222 return ichx_gpio_get(chip
, nr
);
226 static int ichx_gpio_request(struct gpio_chip
*chip
, unsigned int nr
)
228 if (!ichx_gpio_check_available(chip
, nr
))
232 * Note we assume the BIOS properly set a bridge's USE value. Some
233 * chips (eg Intel 3100) have bogus USE values though, so first see if
234 * the chipset's USE value can be trusted for this specific bit.
235 * If it can't be trusted, assume that the pin can be used as a GPIO.
237 if (ichx_priv
.desc
->use_sel_ignore
[nr
/ 32] & BIT(nr
& 0x1f))
240 return ichx_read_bit(GPIO_USE_SEL
, nr
) ? 0 : -ENODEV
;
243 static int ich6_gpio_request(struct gpio_chip
*chip
, unsigned int nr
)
246 * Fixups for bits 16 and 17 are necessary on the Intel ICH6/3100
247 * bridge as they are controlled by USE register bits 0 and 1. See
248 * "Table 704 GPIO_USE_SEL1 register" in the i3100 datasheet for
251 if (nr
== 16 || nr
== 17)
254 return ichx_gpio_request(chip
, nr
);
257 static void ichx_gpio_set(struct gpio_chip
*chip
, unsigned int nr
, int val
)
259 ichx_write_bit(GPIO_LVL
, nr
, val
, 0);
262 static void ichx_gpiolib_setup(struct gpio_chip
*chip
)
264 chip
->owner
= THIS_MODULE
;
265 chip
->label
= DRV_NAME
;
266 chip
->parent
= ichx_priv
.dev
;
268 /* Allow chip-specific overrides of request()/get() */
269 chip
->request
= ichx_priv
.desc
->request
?
270 ichx_priv
.desc
->request
: ichx_gpio_request
;
271 chip
->get
= ichx_priv
.desc
->get
?
272 ichx_priv
.desc
->get
: ichx_gpio_get
;
274 chip
->set
= ichx_gpio_set
;
275 chip
->get_direction
= ichx_gpio_get_direction
;
276 chip
->direction_input
= ichx_gpio_direction_input
;
277 chip
->direction_output
= ichx_gpio_direction_output
;
278 chip
->base
= modparam_gpiobase
;
279 chip
->ngpio
= ichx_priv
.desc
->ngpio
;
280 chip
->can_sleep
= false;
281 chip
->dbg_show
= NULL
;
284 /* ICH6-based, 631xesb-based */
285 static struct ichx_desc ich6_desc
= {
286 /* Bridges using the ICH6 controller need fixups for GPIO 0 - 17 */
287 .request
= ich6_gpio_request
,
288 .get
= ich6_gpio_get
,
290 /* GPIO 0-15 are read in the GPE0_STS PM register */
296 .reglen
= ichx_reglen
,
300 static struct ichx_desc i3100_desc
= {
302 * Bits 16,17, 20 of USE_SEL and bit 16 of USE_SEL2 always read 0 on
303 * the Intel 3100. See "Table 712. GPIO Summary Table" of 3100
304 * Datasheet for more info.
306 .use_sel_ignore
= {0x00130000, 0x00010000, 0x0},
308 /* The 3100 needs fixups for GPIO 0 - 17 */
309 .request
= ich6_gpio_request
,
310 .get
= ich6_gpio_get
,
312 /* GPIO 0-15 are read in the GPE0_STS PM register */
317 .reglen
= ichx_reglen
,
320 /* ICH7 and ICH8-based */
321 static struct ichx_desc ich7_desc
= {
325 .reglen
= ichx_reglen
,
329 static struct ichx_desc ich9_desc
= {
333 .reglen
= ichx_reglen
,
336 /* ICH10-based - Consumer/corporate versions have different amount of GPIO */
337 static struct ichx_desc ich10_cons_desc
= {
341 .reglen
= ichx_reglen
,
343 static struct ichx_desc ich10_corp_desc
= {
347 .reglen
= ichx_reglen
,
350 /* Intel 5 series, 6 series, 3400 series, and C200 series */
351 static struct ichx_desc intel5_desc
= {
354 .reglen
= ichx_reglen
,
358 static struct ichx_desc avoton_desc
= {
359 /* Avoton has only 59 GPIOs, but we assume the first set of register
360 * (Core) has 32 instead of 31 to keep gpio-ich compliance
364 .reglen
= avoton_reglen
,
365 .use_outlvl_cache
= true,
368 static int ichx_gpio_request_regions(struct device
*dev
,
369 struct resource
*res_base
, const char *name
, u8 use_gpio
)
373 if (!res_base
|| !res_base
->start
|| !res_base
->end
)
376 for (i
= 0; i
< ARRAY_SIZE(ichx_priv
.desc
->regs
[0]); i
++) {
377 if (!(use_gpio
& BIT(i
)))
379 if (!devm_request_region(dev
,
380 res_base
->start
+ ichx_priv
.desc
->regs
[0][i
],
381 ichx_priv
.desc
->reglen
[i
], name
))
387 static int ichx_gpio_probe(struct platform_device
*pdev
)
389 struct device
*dev
= &pdev
->dev
;
390 struct lpc_ich_info
*ich_info
= dev_get_platdata(dev
);
391 struct resource
*res_base
, *res_pm
;
397 switch (ich_info
->gpio_version
) {
399 ichx_priv
.desc
= &i3100_desc
;
402 ichx_priv
.desc
= &intel5_desc
;
405 ichx_priv
.desc
= &ich6_desc
;
408 ichx_priv
.desc
= &ich7_desc
;
411 ichx_priv
.desc
= &ich9_desc
;
413 case ICH_V10CORP_GPIO
:
414 ichx_priv
.desc
= &ich10_corp_desc
;
416 case ICH_V10CONS_GPIO
:
417 ichx_priv
.desc
= &ich10_cons_desc
;
420 ichx_priv
.desc
= &avoton_desc
;
427 spin_lock_init(&ichx_priv
.lock
);
429 res_base
= platform_get_resource(pdev
, IORESOURCE_IO
, ICH_RES_GPIO
);
430 err
= ichx_gpio_request_regions(dev
, res_base
, pdev
->name
,
435 ichx_priv
.gpio_base
= res_base
;
436 ichx_priv
.use_gpio
= ich_info
->use_gpio
;
439 * If necessary, determine the I/O address of ACPI/power management
440 * registers which are needed to read the GPE0 register for GPI pins
441 * 0 - 15 on some chipsets.
443 if (!ichx_priv
.desc
->uses_gpe0
)
446 res_pm
= platform_get_resource(pdev
, IORESOURCE_IO
, ICH_RES_GPE0
);
448 dev_warn(dev
, "ACPI BAR is unavailable, GPI 0 - 15 unavailable\n");
452 if (!devm_request_region(dev
, res_pm
->start
, resource_size(res_pm
),
454 dev_warn(dev
, "ACPI BAR is busy, GPI 0 - 15 unavailable\n");
458 ichx_priv
.pm_base
= res_pm
;
461 ichx_gpiolib_setup(&ichx_priv
.chip
);
462 err
= gpiochip_add_data(&ichx_priv
.chip
, NULL
);
464 dev_err(dev
, "Failed to register GPIOs\n");
468 dev_info(dev
, "GPIO from %d to %d\n", ichx_priv
.chip
.base
,
469 ichx_priv
.chip
.base
+ ichx_priv
.chip
.ngpio
- 1);
474 static int ichx_gpio_remove(struct platform_device
*pdev
)
476 gpiochip_remove(&ichx_priv
.chip
);
481 static struct platform_driver ichx_gpio_driver
= {
485 .probe
= ichx_gpio_probe
,
486 .remove
= ichx_gpio_remove
,
489 module_platform_driver(ichx_gpio_driver
);
491 MODULE_AUTHOR("Peter Tyser <ptyser@xes-inc.com>");
492 MODULE_DESCRIPTION("GPIO interface for Intel ICH series");
493 MODULE_LICENSE("GPL");
494 MODULE_ALIAS("platform:"DRV_NAME
);