2 * Copyright 2012-15 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
26 #include <linux/slab.h>
28 #include "dm_services.h"
29 #include "dcn10_opp.h"
30 #include "reg_helper.h"
36 #define FN(reg_name, field_name) \
37 oppn10->opp_shift->field_name, oppn10->opp_mask->field_name
43 /************* FORMATTER ************/
47 * 1) set truncation depth: 0 for 18 bpp or 1 for 24 bpp
48 * 2) enable truncation
49 * 3) HW remove 12bit FMT support for DCE11 power saving reason.
51 static void opp1_set_truncation(
52 struct dcn10_opp
*oppn10
,
53 const struct bit_depth_reduction_params
*params
)
55 REG_UPDATE_3(FMT_BIT_DEPTH_CONTROL
,
56 FMT_TRUNCATE_EN
, params
->flags
.TRUNCATE_ENABLED
,
57 FMT_TRUNCATE_DEPTH
, params
->flags
.TRUNCATE_DEPTH
,
58 FMT_TRUNCATE_MODE
, params
->flags
.TRUNCATE_MODE
);
61 static void opp1_set_spatial_dither(
62 struct dcn10_opp
*oppn10
,
63 const struct bit_depth_reduction_params
*params
)
65 /*Disable spatial (random) dithering*/
66 REG_UPDATE_7(FMT_BIT_DEPTH_CONTROL
,
67 FMT_SPATIAL_DITHER_EN
, 0,
68 FMT_SPATIAL_DITHER_MODE
, 0,
69 FMT_SPATIAL_DITHER_DEPTH
, 0,
70 FMT_TEMPORAL_DITHER_EN
, 0,
71 FMT_HIGHPASS_RANDOM_ENABLE
, 0,
72 FMT_FRAME_RANDOM_ENABLE
, 0,
73 FMT_RGB_RANDOM_ENABLE
, 0);
76 /* only use FRAME_COUNTER_MAX if frameRandom == 1*/
77 if (params
->flags
.FRAME_RANDOM
== 1) {
78 if (params
->flags
.SPATIAL_DITHER_DEPTH
== 0 || params
->flags
.SPATIAL_DITHER_DEPTH
== 1) {
79 REG_UPDATE_2(FMT_CONTROL
,
80 FMT_SPATIAL_DITHER_FRAME_COUNTER_MAX
, 15,
81 FMT_SPATIAL_DITHER_FRAME_COUNTER_BIT_SWAP
, 2);
82 } else if (params
->flags
.SPATIAL_DITHER_DEPTH
== 2) {
83 REG_UPDATE_2(FMT_CONTROL
,
84 FMT_SPATIAL_DITHER_FRAME_COUNTER_MAX
, 3,
85 FMT_SPATIAL_DITHER_FRAME_COUNTER_BIT_SWAP
, 1);
90 REG_UPDATE_2(FMT_CONTROL
,
91 FMT_SPATIAL_DITHER_FRAME_COUNTER_MAX
, 0,
92 FMT_SPATIAL_DITHER_FRAME_COUNTER_BIT_SWAP
, 0);
95 /*Set seed for random values for
96 * spatial dithering for R,G,B channels*/
98 REG_SET(FMT_DITHER_RAND_R_SEED
, 0,
99 FMT_RAND_R_SEED
, params
->r_seed_value
);
101 REG_SET(FMT_DITHER_RAND_G_SEED
, 0,
102 FMT_RAND_G_SEED
, params
->g_seed_value
);
104 REG_SET(FMT_DITHER_RAND_B_SEED
, 0,
105 FMT_RAND_B_SEED
, params
->b_seed_value
);
107 /* FMT_OFFSET_R_Cr 31:16 0x0 Setting the zero
108 * offset for the R/Cr channel, lower 4LSB
109 * is forced to zeros. Typically set to 0
110 * RGB and 0x80000 YCbCr.
112 /* FMT_OFFSET_G_Y 31:16 0x0 Setting the zero
113 * offset for the G/Y channel, lower 4LSB is
114 * forced to zeros. Typically set to 0 RGB
117 /* FMT_OFFSET_B_Cb 31:16 0x0 Setting the zero
118 * offset for the B/Cb channel, lower 4LSB is
119 * forced to zeros. Typically set to 0 RGB and
123 REG_UPDATE_6(FMT_BIT_DEPTH_CONTROL
,
124 /*Enable spatial dithering*/
125 FMT_SPATIAL_DITHER_EN
, params
->flags
.SPATIAL_DITHER_ENABLED
,
126 /* Set spatial dithering mode
127 * (default is Seed patterrn AAAA...)
129 FMT_SPATIAL_DITHER_MODE
, params
->flags
.SPATIAL_DITHER_MODE
,
130 /*Set spatial dithering bit depth*/
131 FMT_SPATIAL_DITHER_DEPTH
, params
->flags
.SPATIAL_DITHER_DEPTH
,
132 /*Disable High pass filter*/
133 FMT_HIGHPASS_RANDOM_ENABLE
, params
->flags
.HIGHPASS_RANDOM
,
134 /*Reset only at startup*/
135 FMT_FRAME_RANDOM_ENABLE
, params
->flags
.FRAME_RANDOM
,
136 /*Set RGB data dithered with x^28+x^3+1*/
137 FMT_RGB_RANDOM_ENABLE
, params
->flags
.RGB_RANDOM
);
140 void opp1_program_bit_depth_reduction(
141 struct output_pixel_processor
*opp
,
142 const struct bit_depth_reduction_params
*params
)
144 struct dcn10_opp
*oppn10
= TO_DCN10_OPP(opp
);
146 opp1_set_truncation(oppn10
, params
);
147 opp1_set_spatial_dither(oppn10
, params
);
149 * set_temporal_dither(oppn10, params);
157 * 0: RGB 4:4:4 or YCbCr 4:4:4 or YOnly
160 static void opp1_set_pixel_encoding(
161 struct dcn10_opp
*oppn10
,
162 const struct clamping_and_pixel_encoding_params
*params
)
164 switch (params
->pixel_encoding
) {
166 case PIXEL_ENCODING_RGB
:
167 case PIXEL_ENCODING_YCBCR444
:
168 REG_UPDATE(FMT_CONTROL
, FMT_PIXEL_ENCODING
, 0);
170 case PIXEL_ENCODING_YCBCR422
:
171 REG_UPDATE_3(FMT_CONTROL
,
172 FMT_PIXEL_ENCODING
, 1,
173 FMT_SUBSAMPLING_MODE
, 2,
174 FMT_CBCR_BIT_REDUCTION_BYPASS
, 0);
176 case PIXEL_ENCODING_YCBCR420
:
177 REG_UPDATE(FMT_CONTROL
, FMT_PIXEL_ENCODING
, 2);
186 * 1) Set clamping format based on bpc - 0 for 6bpc (No clamping)
191 * 2) Enable clamp if Limited range requested
193 static void opp1_set_clamping(
194 struct dcn10_opp
*oppn10
,
195 const struct clamping_and_pixel_encoding_params
*params
)
197 REG_UPDATE_2(FMT_CLAMP_CNTL
,
198 FMT_CLAMP_DATA_EN
, 0,
199 FMT_CLAMP_COLOR_FORMAT
, 0);
201 switch (params
->clamping_level
) {
202 case CLAMPING_FULL_RANGE
:
203 REG_UPDATE_2(FMT_CLAMP_CNTL
,
204 FMT_CLAMP_DATA_EN
, 1,
205 FMT_CLAMP_COLOR_FORMAT
, 0);
207 case CLAMPING_LIMITED_RANGE_8BPC
:
208 REG_UPDATE_2(FMT_CLAMP_CNTL
,
209 FMT_CLAMP_DATA_EN
, 1,
210 FMT_CLAMP_COLOR_FORMAT
, 1);
212 case CLAMPING_LIMITED_RANGE_10BPC
:
213 REG_UPDATE_2(FMT_CLAMP_CNTL
,
214 FMT_CLAMP_DATA_EN
, 1,
215 FMT_CLAMP_COLOR_FORMAT
, 2);
218 case CLAMPING_LIMITED_RANGE_12BPC
:
219 REG_UPDATE_2(FMT_CLAMP_CNTL
,
220 FMT_CLAMP_DATA_EN
, 1,
221 FMT_CLAMP_COLOR_FORMAT
, 3);
223 case CLAMPING_LIMITED_RANGE_PROGRAMMABLE
:
231 void opp1_set_dyn_expansion(
232 struct output_pixel_processor
*opp
,
233 enum dc_color_space color_sp
,
234 enum dc_color_depth color_dpth
,
235 enum signal_type signal
)
237 struct dcn10_opp
*oppn10
= TO_DCN10_OPP(opp
);
239 REG_UPDATE_2(FMT_DYNAMIC_EXP_CNTL
,
240 FMT_DYNAMIC_EXP_EN
, 0,
241 FMT_DYNAMIC_EXP_MODE
, 0);
243 if (opp
->dyn_expansion
== DYN_EXPANSION_DISABLE
)
246 /*00 - 10-bit -> 12-bit dynamic expansion*/
247 /*01 - 8-bit -> 12-bit dynamic expansion*/
248 if (signal
== SIGNAL_TYPE_HDMI_TYPE_A
||
249 signal
== SIGNAL_TYPE_DISPLAY_PORT
||
250 signal
== SIGNAL_TYPE_DISPLAY_PORT_MST
||
251 signal
== SIGNAL_TYPE_VIRTUAL
) {
252 switch (color_dpth
) {
253 case COLOR_DEPTH_888
:
254 REG_UPDATE_2(FMT_DYNAMIC_EXP_CNTL
,
255 FMT_DYNAMIC_EXP_EN
, 1,
256 FMT_DYNAMIC_EXP_MODE
, 1);
258 case COLOR_DEPTH_101010
:
259 REG_UPDATE_2(FMT_DYNAMIC_EXP_CNTL
,
260 FMT_DYNAMIC_EXP_EN
, 1,
261 FMT_DYNAMIC_EXP_MODE
, 0);
263 case COLOR_DEPTH_121212
:
264 REG_UPDATE_2(FMT_DYNAMIC_EXP_CNTL
,
265 FMT_DYNAMIC_EXP_EN
, 1,/*otherwise last two bits are zero*/
266 FMT_DYNAMIC_EXP_MODE
, 0);
274 static void opp1_program_clamping_and_pixel_encoding(
275 struct output_pixel_processor
*opp
,
276 const struct clamping_and_pixel_encoding_params
*params
)
278 struct dcn10_opp
*oppn10
= TO_DCN10_OPP(opp
);
280 opp1_set_clamping(oppn10
, params
);
281 opp1_set_pixel_encoding(oppn10
, params
);
284 void opp1_program_fmt(
285 struct output_pixel_processor
*opp
,
286 struct bit_depth_reduction_params
*fmt_bit_depth
,
287 struct clamping_and_pixel_encoding_params
*clamping
)
289 struct dcn10_opp
*oppn10
= TO_DCN10_OPP(opp
);
291 if (clamping
->pixel_encoding
== PIXEL_ENCODING_YCBCR420
)
292 REG_UPDATE(FMT_MAP420_MEMORY_CONTROL
, FMT_MAP420MEM_PWR_FORCE
, 0);
294 /* dithering is affected by <CrtcSourceSelect>, hence should be
295 * programmed afterwards */
296 opp1_program_bit_depth_reduction(
300 opp1_program_clamping_and_pixel_encoding(
307 void opp1_program_stereo(
308 struct output_pixel_processor
*opp
,
310 const struct dc_crtc_timing
*timing
)
312 struct dcn10_opp
*oppn10
= TO_DCN10_OPP(opp
);
314 uint32_t active_width
= timing
->h_addressable
- timing
->h_border_right
- timing
->h_border_right
;
315 uint32_t space1_size
= timing
->v_total
- timing
->v_addressable
;
316 /* TODO: confirm computation of space2_size */
317 uint32_t space2_size
= timing
->v_total
- timing
->v_addressable
;
325 /* TODO: for which cases should FMT_STEREOSYNC_OVERRIDE be set? */
326 REG_UPDATE(FMT_CONTROL
, FMT_STEREOSYNC_OVERRIDE
, 0);
328 REG_UPDATE(OPPBUF_CONTROL
, OPPBUF_ACTIVE_WIDTH
, active_width
);
330 /* Program OPPBUF_3D_VACT_SPACE1_SIZE and OPPBUF_VACT_SPACE2_SIZE registers
331 * In 3D progressive frames, Vactive space happens only in between the 2 frames,
332 * so only need to program OPPBUF_3D_VACT_SPACE1_SIZE
333 * In 3D alternative frames, left and right frames, top and bottom field.
335 if (timing
->timing_3d_format
== TIMING_3D_FORMAT_FRAME_ALTERNATE
)
336 REG_UPDATE(OPPBUF_3D_PARAMETERS_0
, OPPBUF_3D_VACT_SPACE2_SIZE
, space2_size
);
338 REG_UPDATE(OPPBUF_3D_PARAMETERS_0
, OPPBUF_3D_VACT_SPACE1_SIZE
, space1_size
);
340 /* TODO: Is programming of OPPBUF_DUMMY_DATA_R/G/B needed? */
342 REG_UPDATE(OPPBUF_3D_PARAMETERS_0,
343 OPPBUF_DUMMY_DATA_R, data_r);
344 REG_UPDATE(OPPBUF_3D_PARAMETERS_1,
345 OPPBUF_DUMMY_DATA_G, data_g);
346 REG_UPDATE(OPPBUF_3D_PARAMETERS_1,
347 OPPBUF_DUMMY_DATA_B, _data_b);
351 void opp1_program_oppbuf(
352 struct output_pixel_processor
*opp
,
353 struct oppbuf_params
*oppbuf
)
355 struct dcn10_opp
*oppn10
= TO_DCN10_OPP(opp
);
357 /* Program the oppbuf active width to be the frame width from mpc */
358 REG_UPDATE(OPPBUF_CONTROL
, OPPBUF_ACTIVE_WIDTH
, oppbuf
->active_width
);
360 /* Specifies the number of segments in multi-segment mode (DP-MSO operation)
361 * description "In 1/2/4 segment mode, specifies the horizontal active width in pixels of the display panel.
362 * In 4 segment split left/right mode, specifies the horizontal 1/2 active width in pixels of the display panel.
363 * Used to determine segment boundaries in multi-segment mode. Used to determine the width of the vertical active space in 3D frame packed modes.
364 * OPPBUF_ACTIVE_WIDTH must be integer divisible by the total number of segments."
366 REG_UPDATE(OPPBUF_CONTROL
, OPPBUF_DISPLAY_SEGMENTATION
, oppbuf
->mso_segmentation
);
368 /* description "Specifies the number of overlap pixels (1-8 overlapping pixels supported), used in multi-segment mode (DP-MSO operation)" */
369 REG_UPDATE(OPPBUF_CONTROL
, OPPBUF_OVERLAP_PIXEL_NUM
, oppbuf
->mso_overlap_pixel_num
);
371 /* description "Specifies the number of times a pixel is replicated (0-15 pixel replications supported).
372 * A value of 0 disables replication. The total number of times a pixel is output is OPPBUF_PIXEL_REPETITION + 1."
374 REG_UPDATE(OPPBUF_CONTROL
, OPPBUF_PIXEL_REPETITION
, oppbuf
->pixel_repetition
);
376 /* Controls the number of padded pixels at the end of a segment */
377 if (REG(OPPBUF_CONTROL1
))
378 REG_UPDATE(OPPBUF_CONTROL1
, OPPBUF_NUM_SEGMENT_PADDED_PIXELS
, oppbuf
->num_segment_padded_pixels
);
381 void opp1_pipe_clock_control(struct output_pixel_processor
*opp
, bool enable
)
383 struct dcn10_opp
*oppn10
= TO_DCN10_OPP(opp
);
384 uint32_t regval
= enable
? 1 : 0;
386 REG_UPDATE(OPP_PIPE_CONTROL
, OPP_PIPE_CLOCK_EN
, regval
);
389 /*****************************************/
390 /* Constructor, Destructor */
391 /*****************************************/
393 void opp1_destroy(struct output_pixel_processor
**opp
)
395 kfree(TO_DCN10_OPP(*opp
));
399 static const struct opp_funcs dcn10_opp_funcs
= {
400 .opp_set_dyn_expansion
= opp1_set_dyn_expansion
,
401 .opp_program_fmt
= opp1_program_fmt
,
402 .opp_program_bit_depth_reduction
= opp1_program_bit_depth_reduction
,
403 .opp_program_stereo
= opp1_program_stereo
,
404 .opp_pipe_clock_control
= opp1_pipe_clock_control
,
405 .opp_set_disp_pattern_generator
= NULL
,
406 .opp_program_dpg_dimensions
= NULL
,
407 .dpg_is_blanked
= NULL
,
408 .opp_destroy
= opp1_destroy
411 void dcn10_opp_construct(struct dcn10_opp
*oppn10
,
412 struct dc_context
*ctx
,
414 const struct dcn10_opp_registers
*regs
,
415 const struct dcn10_opp_shift
*opp_shift
,
416 const struct dcn10_opp_mask
*opp_mask
)
419 oppn10
->base
.ctx
= ctx
;
420 oppn10
->base
.inst
= inst
;
421 oppn10
->base
.funcs
= &dcn10_opp_funcs
;
424 oppn10
->opp_shift
= opp_shift
;
425 oppn10
->opp_mask
= opp_mask
;