2 * Copyright 2012-15 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
26 #ifndef __DC_STREAM_ENCODER_DCN10_H__
27 #define __DC_STREAM_ENCODER_DCN10_H__
29 #include "stream_encoder.h"
31 #define DCN10STRENC_FROM_STRENC(stream_encoder)\
32 container_of(stream_encoder, struct dcn10_stream_encoder, base)
34 #define SE_COMMON_DCN_REG_LIST(id) \
35 SRI(AFMT_CNTL, DIG, id), \
36 SRI(AFMT_GENERIC_0, DIG, id), \
37 SRI(AFMT_GENERIC_1, DIG, id), \
38 SRI(AFMT_GENERIC_2, DIG, id), \
39 SRI(AFMT_GENERIC_3, DIG, id), \
40 SRI(AFMT_GENERIC_4, DIG, id), \
41 SRI(AFMT_GENERIC_5, DIG, id), \
42 SRI(AFMT_GENERIC_6, DIG, id), \
43 SRI(AFMT_GENERIC_7, DIG, id), \
44 SRI(AFMT_GENERIC_HDR, DIG, id), \
45 SRI(AFMT_INFOFRAME_CONTROL0, DIG, id), \
46 SRI(AFMT_VBI_PACKET_CONTROL, DIG, id), \
47 SRI(AFMT_VBI_PACKET_CONTROL1, DIG, id), \
48 SRI(AFMT_AUDIO_PACKET_CONTROL, DIG, id), \
49 SRI(AFMT_AUDIO_PACKET_CONTROL2, DIG, id), \
50 SRI(AFMT_AUDIO_SRC_CONTROL, DIG, id), \
51 SRI(AFMT_60958_0, DIG, id), \
52 SRI(AFMT_60958_1, DIG, id), \
53 SRI(AFMT_60958_2, DIG, id), \
54 SRI(DIG_FE_CNTL, DIG, id), \
55 SRI(HDMI_CONTROL, DIG, id), \
56 SRI(HDMI_DB_CONTROL, DIG, id), \
57 SRI(HDMI_GC, DIG, id), \
58 SRI(HDMI_GENERIC_PACKET_CONTROL0, DIG, id), \
59 SRI(HDMI_GENERIC_PACKET_CONTROL1, DIG, id), \
60 SRI(HDMI_GENERIC_PACKET_CONTROL2, DIG, id), \
61 SRI(HDMI_GENERIC_PACKET_CONTROL3, DIG, id), \
62 SRI(HDMI_INFOFRAME_CONTROL0, DIG, id), \
63 SRI(HDMI_INFOFRAME_CONTROL1, DIG, id), \
64 SRI(HDMI_VBI_PACKET_CONTROL, DIG, id), \
65 SRI(HDMI_AUDIO_PACKET_CONTROL, DIG, id),\
66 SRI(HDMI_ACR_PACKET_CONTROL, DIG, id),\
67 SRI(HDMI_ACR_32_0, DIG, id),\
68 SRI(HDMI_ACR_32_1, DIG, id),\
69 SRI(HDMI_ACR_44_0, DIG, id),\
70 SRI(HDMI_ACR_44_1, DIG, id),\
71 SRI(HDMI_ACR_48_0, DIG, id),\
72 SRI(HDMI_ACR_48_1, DIG, id),\
73 SRI(DP_DB_CNTL, DP, id), \
74 SRI(DP_MSA_MISC, DP, id), \
75 SRI(DP_MSA_COLORIMETRY, DP, id), \
76 SRI(DP_MSA_TIMING_PARAM1, DP, id), \
77 SRI(DP_MSA_TIMING_PARAM2, DP, id), \
78 SRI(DP_MSA_TIMING_PARAM3, DP, id), \
79 SRI(DP_MSA_TIMING_PARAM4, DP, id), \
80 SRI(DP_MSE_RATE_CNTL, DP, id), \
81 SRI(DP_MSE_RATE_UPDATE, DP, id), \
82 SRI(DP_PIXEL_FORMAT, DP, id), \
83 SRI(DP_SEC_CNTL, DP, id), \
84 SRI(DP_SEC_CNTL1, DP, id), \
85 SRI(DP_SEC_CNTL2, DP, id), \
86 SRI(DP_SEC_CNTL5, DP, id), \
87 SRI(DP_SEC_CNTL6, DP, id), \
88 SRI(DP_STEER_FIFO, DP, id), \
89 SRI(DP_VID_M, DP, id), \
90 SRI(DP_VID_N, DP, id), \
91 SRI(DP_VID_STREAM_CNTL, DP, id), \
92 SRI(DP_VID_TIMING, DP, id), \
93 SRI(DP_SEC_AUD_N, DP, id), \
94 SRI(DP_SEC_TIMESTAMP, DP, id), \
95 SRI(DIG_CLOCK_PATTERN, DIG, id)
97 #define SE_DCN_REG_LIST(id)\
98 SE_COMMON_DCN_REG_LIST(id)
101 struct dcn10_stream_enc_registers
{
103 uint32_t AFMT_AVI_INFO0
;
104 uint32_t AFMT_AVI_INFO1
;
105 uint32_t AFMT_AVI_INFO2
;
106 uint32_t AFMT_AVI_INFO3
;
107 uint32_t AFMT_GENERIC_0
;
108 uint32_t AFMT_GENERIC_1
;
109 uint32_t AFMT_GENERIC_2
;
110 uint32_t AFMT_GENERIC_3
;
111 uint32_t AFMT_GENERIC_4
;
112 uint32_t AFMT_GENERIC_5
;
113 uint32_t AFMT_GENERIC_6
;
114 uint32_t AFMT_GENERIC_7
;
115 uint32_t AFMT_GENERIC_HDR
;
116 uint32_t AFMT_INFOFRAME_CONTROL0
;
117 uint32_t AFMT_VBI_PACKET_CONTROL
;
118 uint32_t AFMT_VBI_PACKET_CONTROL1
;
119 uint32_t AFMT_AUDIO_PACKET_CONTROL
;
120 uint32_t AFMT_AUDIO_PACKET_CONTROL2
;
121 uint32_t AFMT_AUDIO_SRC_CONTROL
;
122 uint32_t AFMT_60958_0
;
123 uint32_t AFMT_60958_1
;
124 uint32_t AFMT_60958_2
;
125 uint32_t DIG_FE_CNTL
;
126 uint32_t DIG_FE_CNTL2
;
127 uint32_t DP_MSE_RATE_CNTL
;
128 uint32_t DP_MSE_RATE_UPDATE
;
129 uint32_t DP_PIXEL_FORMAT
;
130 uint32_t DP_SEC_CNTL
;
131 uint32_t DP_SEC_CNTL1
;
132 uint32_t DP_SEC_CNTL2
;
133 uint32_t DP_SEC_CNTL5
;
134 uint32_t DP_SEC_CNTL6
;
135 uint32_t DP_STEER_FIFO
;
138 uint32_t DP_VID_STREAM_CNTL
;
139 uint32_t DP_VID_TIMING
;
140 uint32_t DP_SEC_AUD_N
;
141 uint32_t DP_SEC_TIMESTAMP
;
142 uint32_t HDMI_CONTROL
;
144 uint32_t HDMI_GENERIC_PACKET_CONTROL0
;
145 uint32_t HDMI_GENERIC_PACKET_CONTROL1
;
146 uint32_t HDMI_GENERIC_PACKET_CONTROL2
;
147 uint32_t HDMI_GENERIC_PACKET_CONTROL3
;
148 uint32_t HDMI_GENERIC_PACKET_CONTROL4
;
149 uint32_t HDMI_GENERIC_PACKET_CONTROL5
;
150 uint32_t HDMI_INFOFRAME_CONTROL0
;
151 uint32_t HDMI_INFOFRAME_CONTROL1
;
152 uint32_t HDMI_VBI_PACKET_CONTROL
;
153 uint32_t HDMI_AUDIO_PACKET_CONTROL
;
154 uint32_t HDMI_ACR_PACKET_CONTROL
;
155 uint32_t HDMI_ACR_32_0
;
156 uint32_t HDMI_ACR_32_1
;
157 uint32_t HDMI_ACR_44_0
;
158 uint32_t HDMI_ACR_44_1
;
159 uint32_t HDMI_ACR_48_0
;
160 uint32_t HDMI_ACR_48_1
;
162 uint32_t DP_MSA_MISC
;
163 uint32_t DP_MSA_VBID_MISC
;
164 uint32_t DP_MSA_COLORIMETRY
;
165 uint32_t DP_MSA_TIMING_PARAM1
;
166 uint32_t DP_MSA_TIMING_PARAM2
;
167 uint32_t DP_MSA_TIMING_PARAM3
;
168 uint32_t DP_MSA_TIMING_PARAM4
;
169 uint32_t HDMI_DB_CONTROL
;
170 uint32_t DP_DSC_CNTL
;
171 uint32_t DP_DSC_BYTES_PER_PIXEL
;
172 uint32_t DME_CONTROL
;
173 uint32_t DP_SEC_METADATA_TRANSMISSION
;
174 uint32_t HDMI_METADATA_PACKET_CONTROL
;
175 uint32_t DP_SEC_FRAMING4
;
176 uint32_t DP_GSP11_CNTL
;
177 uint32_t HDMI_GENERIC_PACKET_CONTROL6
;
178 uint32_t HDMI_GENERIC_PACKET_CONTROL7
;
179 uint32_t HDMI_GENERIC_PACKET_CONTROL8
;
180 uint32_t HDMI_GENERIC_PACKET_CONTROL9
;
181 uint32_t HDMI_GENERIC_PACKET_CONTROL10
;
182 uint32_t DIG_CLOCK_PATTERN
;
186 #define SE_SF(reg_name, field_name, post_fix)\
187 .field_name = reg_name ## __ ## field_name ## post_fix
189 #define SE_COMMON_MASK_SH_LIST_SOC_BASE(mask_sh)\
190 SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL, AFMT_GENERIC_INDEX, mask_sh),\
191 SE_SF(DIG0_AFMT_GENERIC_HDR, AFMT_GENERIC_HB0, mask_sh),\
192 SE_SF(DIG0_AFMT_GENERIC_HDR, AFMT_GENERIC_HB1, mask_sh),\
193 SE_SF(DIG0_AFMT_GENERIC_HDR, AFMT_GENERIC_HB2, mask_sh),\
194 SE_SF(DIG0_AFMT_GENERIC_HDR, AFMT_GENERIC_HB3, mask_sh),\
195 SE_SF(DP0_DP_PIXEL_FORMAT, DP_PIXEL_ENCODING, mask_sh),\
196 SE_SF(DP0_DP_PIXEL_FORMAT, DP_COMPONENT_DEPTH, mask_sh),\
197 SE_SF(DIG0_HDMI_CONTROL, HDMI_PACKET_GEN_VERSION, mask_sh),\
198 SE_SF(DIG0_HDMI_CONTROL, HDMI_KEEPOUT_MODE, mask_sh),\
199 SE_SF(DIG0_HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, mask_sh),\
200 SE_SF(DIG0_HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, mask_sh),\
201 SE_SF(DIG0_HDMI_CONTROL, HDMI_DATA_SCRAMBLE_EN, mask_sh),\
202 SE_SF(DIG0_HDMI_CONTROL, HDMI_NO_EXTRA_NULL_PACKET_FILLED, mask_sh),\
203 SE_SF(DIG0_HDMI_VBI_PACKET_CONTROL, HDMI_GC_CONT, mask_sh),\
204 SE_SF(DIG0_HDMI_VBI_PACKET_CONTROL, HDMI_GC_SEND, mask_sh),\
205 SE_SF(DIG0_HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, mask_sh),\
206 SE_SF(DIG0_HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, mask_sh),\
207 SE_SF(DIG0_AFMT_INFOFRAME_CONTROL0, AFMT_AUDIO_INFO_UPDATE, mask_sh),\
208 SE_SF(DIG0_HDMI_INFOFRAME_CONTROL1, HDMI_AUDIO_INFO_LINE, mask_sh),\
209 SE_SF(DIG0_HDMI_GC, HDMI_GC_AVMUTE, mask_sh),\
210 SE_SF(DP0_DP_MSE_RATE_CNTL, DP_MSE_RATE_X, mask_sh),\
211 SE_SF(DP0_DP_MSE_RATE_CNTL, DP_MSE_RATE_Y, mask_sh),\
212 SE_SF(DP0_DP_MSE_RATE_UPDATE, DP_MSE_RATE_UPDATE_PENDING, mask_sh),\
213 SE_SF(DP0_DP_SEC_CNTL, DP_SEC_GSP0_ENABLE, mask_sh),\
214 SE_SF(DP0_DP_SEC_CNTL, DP_SEC_STREAM_ENABLE, mask_sh),\
215 SE_SF(DP0_DP_SEC_CNTL, DP_SEC_GSP1_ENABLE, mask_sh),\
216 SE_SF(DP0_DP_SEC_CNTL, DP_SEC_GSP2_ENABLE, mask_sh),\
217 SE_SF(DP0_DP_SEC_CNTL, DP_SEC_GSP3_ENABLE, mask_sh),\
218 SE_SF(DP0_DP_SEC_CNTL, DP_SEC_MPG_ENABLE, mask_sh),\
219 SE_SF(DP0_DP_SEC_CNTL2, DP_SEC_GSP4_SEND, mask_sh),\
220 SE_SF(DP0_DP_SEC_CNTL2, DP_SEC_GSP4_SEND_PENDING, mask_sh),\
221 SE_SF(DP0_DP_SEC_CNTL4, DP_SEC_GSP4_LINE_NUM, mask_sh),\
222 SE_SF(DP0_DP_SEC_CNTL2, DP_SEC_GSP4_SEND_ANY_LINE, mask_sh),\
223 SE_SF(DP0_DP_VID_STREAM_CNTL, DP_VID_STREAM_DIS_DEFER, mask_sh),\
224 SE_SF(DP0_DP_VID_STREAM_CNTL, DP_VID_STREAM_ENABLE, mask_sh),\
225 SE_SF(DP0_DP_VID_STREAM_CNTL, DP_VID_STREAM_STATUS, mask_sh),\
226 SE_SF(DP0_DP_STEER_FIFO, DP_STEER_FIFO_RESET, mask_sh),\
227 SE_SF(DP0_DP_VID_TIMING, DP_VID_M_N_GEN_EN, mask_sh),\
228 SE_SF(DP0_DP_VID_N, DP_VID_N, mask_sh),\
229 SE_SF(DP0_DP_VID_M, DP_VID_M, mask_sh),\
230 SE_SF(DIG0_DIG_FE_CNTL, DIG_START, mask_sh),\
231 SE_SF(DIG0_AFMT_AUDIO_SRC_CONTROL, AFMT_AUDIO_SRC_SELECT, mask_sh),\
232 SE_SF(DIG0_AFMT_AUDIO_PACKET_CONTROL2, AFMT_AUDIO_CHANNEL_ENABLE, mask_sh),\
233 SE_SF(DIG0_HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_PACKETS_PER_LINE, mask_sh),\
234 SE_SF(DIG0_HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_DELAY_EN, mask_sh),\
235 SE_SF(DIG0_AFMT_AUDIO_PACKET_CONTROL, AFMT_60958_CS_UPDATE, mask_sh),\
236 SE_SF(DIG0_AFMT_AUDIO_PACKET_CONTROL2, AFMT_AUDIO_LAYOUT_OVRD, mask_sh),\
237 SE_SF(DIG0_AFMT_AUDIO_PACKET_CONTROL2, AFMT_60958_OSF_OVRD, mask_sh),\
238 SE_SF(DIG0_HDMI_ACR_PACKET_CONTROL, HDMI_ACR_AUTO_SEND, mask_sh),\
239 SE_SF(DIG0_HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, mask_sh),\
240 SE_SF(DIG0_HDMI_ACR_PACKET_CONTROL, HDMI_ACR_AUDIO_PRIORITY, mask_sh),\
241 SE_SF(DIG0_HDMI_ACR_32_0, HDMI_ACR_CTS_32, mask_sh),\
242 SE_SF(DIG0_HDMI_ACR_32_1, HDMI_ACR_N_32, mask_sh),\
243 SE_SF(DIG0_HDMI_ACR_44_0, HDMI_ACR_CTS_44, mask_sh),\
244 SE_SF(DIG0_HDMI_ACR_44_1, HDMI_ACR_N_44, mask_sh),\
245 SE_SF(DIG0_HDMI_ACR_48_0, HDMI_ACR_CTS_48, mask_sh),\
246 SE_SF(DIG0_HDMI_ACR_48_1, HDMI_ACR_N_48, mask_sh),\
247 SE_SF(DIG0_AFMT_60958_0, AFMT_60958_CS_CHANNEL_NUMBER_L, mask_sh),\
248 SE_SF(DIG0_AFMT_60958_0, AFMT_60958_CS_CLOCK_ACCURACY, mask_sh),\
249 SE_SF(DIG0_AFMT_60958_1, AFMT_60958_CS_CHANNEL_NUMBER_R, mask_sh),\
250 SE_SF(DIG0_AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_2, mask_sh),\
251 SE_SF(DIG0_AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_3, mask_sh),\
252 SE_SF(DIG0_AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_4, mask_sh),\
253 SE_SF(DIG0_AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_5, mask_sh),\
254 SE_SF(DIG0_AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_6, mask_sh),\
255 SE_SF(DIG0_AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_7, mask_sh),\
256 SE_SF(DP0_DP_SEC_AUD_N, DP_SEC_AUD_N, mask_sh),\
257 SE_SF(DP0_DP_SEC_TIMESTAMP, DP_SEC_TIMESTAMP_MODE, mask_sh),\
258 SE_SF(DP0_DP_SEC_CNTL, DP_SEC_ASP_ENABLE, mask_sh),\
259 SE_SF(DP0_DP_SEC_CNTL, DP_SEC_ATP_ENABLE, mask_sh),\
260 SE_SF(DP0_DP_SEC_CNTL, DP_SEC_AIP_ENABLE, mask_sh),\
261 SE_SF(DP0_DP_SEC_CNTL, DP_SEC_ACM_ENABLE, mask_sh),\
262 SE_SF(DIG0_AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, mask_sh),\
263 SE_SF(DIG0_AFMT_CNTL, AFMT_AUDIO_CLOCK_EN, mask_sh),\
264 SE_SF(DIG0_HDMI_CONTROL, HDMI_CLOCK_CHANNEL_RATE, mask_sh),\
265 SE_SF(DIG0_DIG_FE_CNTL, TMDS_PIXEL_ENCODING, mask_sh),\
266 SE_SF(DIG0_DIG_FE_CNTL, TMDS_COLOR_FORMAT, mask_sh),\
267 SE_SF(DIG0_DIG_FE_CNTL, DIG_STEREOSYNC_SELECT, mask_sh),\
268 SE_SF(DIG0_DIG_FE_CNTL, DIG_STEREOSYNC_GATE_EN, mask_sh),\
269 SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL, AFMT_GENERIC_LOCK_STATUS, mask_sh),\
270 SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL, AFMT_GENERIC_CONFLICT, mask_sh),\
271 SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL, AFMT_GENERIC_CONFLICT_CLR, mask_sh),\
272 SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC0_FRAME_UPDATE_PENDING, mask_sh),\
273 SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC1_FRAME_UPDATE_PENDING, mask_sh),\
274 SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC2_FRAME_UPDATE_PENDING, mask_sh),\
275 SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC3_FRAME_UPDATE_PENDING, mask_sh),\
276 SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC4_FRAME_UPDATE_PENDING, mask_sh),\
277 SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC4_IMMEDIATE_UPDATE_PENDING, mask_sh),\
278 SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC5_FRAME_UPDATE_PENDING, mask_sh),\
279 SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC6_FRAME_UPDATE_PENDING, mask_sh),\
280 SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC7_FRAME_UPDATE_PENDING, mask_sh),\
281 SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC0_FRAME_UPDATE, mask_sh),\
282 SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC1_FRAME_UPDATE, mask_sh),\
283 SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC2_FRAME_UPDATE, mask_sh),\
284 SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC3_FRAME_UPDATE, mask_sh),\
285 SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC4_FRAME_UPDATE, mask_sh),\
286 SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC0_IMMEDIATE_UPDATE, mask_sh),\
287 SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC1_IMMEDIATE_UPDATE, mask_sh),\
288 SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC2_IMMEDIATE_UPDATE, mask_sh),\
289 SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC3_IMMEDIATE_UPDATE, mask_sh),\
290 SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC4_IMMEDIATE_UPDATE, mask_sh),\
291 SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC5_IMMEDIATE_UPDATE, mask_sh),\
292 SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC6_IMMEDIATE_UPDATE, mask_sh),\
293 SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC7_IMMEDIATE_UPDATE, mask_sh),\
294 SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC5_FRAME_UPDATE, mask_sh),\
295 SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC6_FRAME_UPDATE, mask_sh),\
296 SE_SF(DIG0_AFMT_VBI_PACKET_CONTROL1, AFMT_GENERIC7_FRAME_UPDATE, mask_sh),\
297 SE_SF(DP0_DP_SEC_CNTL, DP_SEC_GSP4_ENABLE, mask_sh),\
298 SE_SF(DP0_DP_SEC_CNTL, DP_SEC_GSP5_ENABLE, mask_sh),\
299 SE_SF(DP0_DP_SEC_CNTL, DP_SEC_GSP6_ENABLE, mask_sh),\
300 SE_SF(DP0_DP_SEC_CNTL, DP_SEC_GSP7_ENABLE, mask_sh),\
301 SE_SF(DP0_DP_SEC_CNTL2, DP_SEC_GSP7_PPS, mask_sh),\
302 SE_SF(DP0_DP_SEC_CNTL2, DP_SEC_GSP7_SEND, mask_sh),\
303 SE_SF(DP0_DP_SEC_CNTL6, DP_SEC_GSP7_LINE_NUM, mask_sh),\
304 SE_SF(DP0_DP_DB_CNTL, DP_DB_DISABLE, mask_sh),\
305 SE_SF(DP0_DP_MSA_COLORIMETRY, DP_MSA_MISC0, mask_sh),\
306 SE_SF(DP0_DP_MSA_TIMING_PARAM1, DP_MSA_HTOTAL, mask_sh),\
307 SE_SF(DP0_DP_MSA_TIMING_PARAM1, DP_MSA_VTOTAL, mask_sh),\
308 SE_SF(DP0_DP_MSA_TIMING_PARAM2, DP_MSA_HSTART, mask_sh),\
309 SE_SF(DP0_DP_MSA_TIMING_PARAM2, DP_MSA_VSTART, mask_sh),\
310 SE_SF(DP0_DP_MSA_TIMING_PARAM3, DP_MSA_HSYNCWIDTH, mask_sh),\
311 SE_SF(DP0_DP_MSA_TIMING_PARAM3, DP_MSA_HSYNCPOLARITY, mask_sh),\
312 SE_SF(DP0_DP_MSA_TIMING_PARAM3, DP_MSA_VSYNCWIDTH, mask_sh),\
313 SE_SF(DP0_DP_MSA_TIMING_PARAM3, DP_MSA_VSYNCPOLARITY, mask_sh),\
314 SE_SF(DP0_DP_MSA_TIMING_PARAM4, DP_MSA_HWIDTH, mask_sh),\
315 SE_SF(DP0_DP_MSA_TIMING_PARAM4, DP_MSA_VHEIGHT, mask_sh),\
316 SE_SF(DIG0_HDMI_DB_CONTROL, HDMI_DB_DISABLE, mask_sh),\
317 SE_SF(DP0_DP_VID_TIMING, DP_VID_N_MUL, mask_sh),\
318 SE_SF(DIG0_DIG_FE_CNTL, DIG_SOURCE_SELECT, mask_sh),\
319 SE_SF(DIG0_DIG_CLOCK_PATTERN, DIG_CLOCK_PATTERN, mask_sh)
321 #define SE_COMMON_MASK_SH_LIST_SOC(mask_sh)\
322 SE_COMMON_MASK_SH_LIST_SOC_BASE(mask_sh)
324 #define SE_COMMON_MASK_SH_LIST_DCN10(mask_sh)\
325 SE_COMMON_MASK_SH_LIST_SOC(mask_sh),\
326 SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC0_CONT, mask_sh),\
327 SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC0_SEND, mask_sh),\
328 SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC0_LINE, mask_sh),\
329 SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC1_CONT, mask_sh),\
330 SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC1_SEND, mask_sh),\
331 SE_SF(DIG0_HDMI_GENERIC_PACKET_CONTROL0, HDMI_GENERIC1_LINE, mask_sh)
334 #define SE_REG_FIELD_LIST_DCN1_0(type) \
335 type AFMT_GENERIC_INDEX;\
336 type AFMT_GENERIC_HB0;\
337 type AFMT_GENERIC_HB1;\
338 type AFMT_GENERIC_HB2;\
339 type AFMT_GENERIC_HB3;\
340 type AFMT_GENERIC_LOCK_STATUS;\
341 type AFMT_GENERIC_CONFLICT;\
342 type AFMT_GENERIC_CONFLICT_CLR;\
343 type AFMT_GENERIC0_FRAME_UPDATE_PENDING;\
344 type AFMT_GENERIC1_FRAME_UPDATE_PENDING;\
345 type AFMT_GENERIC2_FRAME_UPDATE_PENDING;\
346 type AFMT_GENERIC3_FRAME_UPDATE_PENDING;\
347 type AFMT_GENERIC4_FRAME_UPDATE_PENDING;\
348 type AFMT_GENERIC4_IMMEDIATE_UPDATE_PENDING;\
349 type AFMT_GENERIC5_FRAME_UPDATE_PENDING;\
350 type AFMT_GENERIC6_FRAME_UPDATE_PENDING;\
351 type AFMT_GENERIC7_FRAME_UPDATE_PENDING;\
352 type AFMT_GENERIC0_FRAME_UPDATE;\
353 type AFMT_GENERIC1_FRAME_UPDATE;\
354 type AFMT_GENERIC2_FRAME_UPDATE;\
355 type AFMT_GENERIC3_FRAME_UPDATE;\
356 type AFMT_GENERIC4_FRAME_UPDATE;\
357 type AFMT_GENERIC0_IMMEDIATE_UPDATE;\
358 type AFMT_GENERIC1_IMMEDIATE_UPDATE;\
359 type AFMT_GENERIC2_IMMEDIATE_UPDATE;\
360 type AFMT_GENERIC3_IMMEDIATE_UPDATE;\
361 type AFMT_GENERIC4_IMMEDIATE_UPDATE;\
362 type AFMT_GENERIC5_IMMEDIATE_UPDATE;\
363 type AFMT_GENERIC6_IMMEDIATE_UPDATE;\
364 type AFMT_GENERIC7_IMMEDIATE_UPDATE;\
365 type AFMT_GENERIC5_FRAME_UPDATE;\
366 type AFMT_GENERIC6_FRAME_UPDATE;\
367 type AFMT_GENERIC7_FRAME_UPDATE;\
368 type HDMI_GENERIC0_CONT;\
369 type HDMI_GENERIC0_SEND;\
370 type HDMI_GENERIC0_LINE;\
371 type HDMI_GENERIC1_CONT;\
372 type HDMI_GENERIC1_SEND;\
373 type HDMI_GENERIC1_LINE;\
374 type HDMI_GENERIC2_CONT;\
375 type HDMI_GENERIC2_SEND;\
376 type HDMI_GENERIC2_LINE;\
377 type HDMI_GENERIC3_CONT;\
378 type HDMI_GENERIC3_SEND;\
379 type HDMI_GENERIC3_LINE;\
380 type HDMI_GENERIC4_CONT;\
381 type HDMI_GENERIC4_SEND;\
382 type HDMI_GENERIC4_LINE;\
383 type HDMI_GENERIC5_CONT;\
384 type HDMI_GENERIC5_SEND;\
385 type HDMI_GENERIC5_LINE;\
386 type HDMI_GENERIC6_CONT;\
387 type HDMI_GENERIC6_SEND;\
388 type HDMI_GENERIC6_LINE;\
389 type HDMI_GENERIC7_CONT;\
390 type HDMI_GENERIC7_SEND;\
391 type HDMI_GENERIC7_LINE;\
392 type DP_PIXEL_ENCODING;\
393 type DP_COMPONENT_DEPTH;\
394 type HDMI_PACKET_GEN_VERSION;\
395 type HDMI_KEEPOUT_MODE;\
396 type HDMI_DEEP_COLOR_ENABLE;\
397 type HDMI_CLOCK_CHANNEL_RATE;\
398 type HDMI_DEEP_COLOR_DEPTH;\
401 type HDMI_NULL_SEND;\
402 type HDMI_DATA_SCRAMBLE_EN;\
403 type HDMI_NO_EXTRA_NULL_PACKET_FILLED;\
404 type HDMI_AUDIO_INFO_SEND;\
405 type AFMT_AUDIO_INFO_UPDATE;\
406 type HDMI_AUDIO_INFO_LINE;\
407 type HDMI_GC_AVMUTE;\
410 type DP_MSE_RATE_UPDATE_PENDING;\
411 type DP_SEC_GSP0_ENABLE;\
412 type DP_SEC_STREAM_ENABLE;\
413 type DP_SEC_GSP1_ENABLE;\
414 type DP_SEC_GSP2_ENABLE;\
415 type DP_SEC_GSP3_ENABLE;\
416 type DP_SEC_GSP4_ENABLE;\
417 type DP_SEC_GSP5_ENABLE;\
418 type DP_SEC_GSP5_LINE_NUM;\
419 type DP_SEC_GSP5_LINE_REFERENCE;\
420 type DP_SEC_GSP6_ENABLE;\
421 type DP_SEC_GSP7_ENABLE;\
422 type DP_SEC_GSP7_PPS;\
423 type DP_SEC_GSP7_SEND;\
424 type DP_SEC_GSP4_SEND;\
425 type DP_SEC_GSP4_SEND_PENDING;\
426 type DP_SEC_GSP4_LINE_NUM;\
427 type DP_SEC_GSP4_SEND_ANY_LINE;\
428 type DP_SEC_MPG_ENABLE;\
429 type DP_VID_STREAM_DIS_DEFER;\
430 type DP_VID_STREAM_ENABLE;\
431 type DP_VID_STREAM_STATUS;\
432 type DP_STEER_FIFO_RESET;\
433 type DP_VID_M_N_GEN_EN;\
437 type AFMT_AUDIO_SRC_SELECT;\
438 type AFMT_AUDIO_CHANNEL_ENABLE;\
439 type HDMI_AUDIO_PACKETS_PER_LINE;\
440 type HDMI_AUDIO_DELAY_EN;\
441 type AFMT_60958_CS_UPDATE;\
442 type AFMT_AUDIO_LAYOUT_OVRD;\
443 type AFMT_60958_OSF_OVRD;\
444 type HDMI_ACR_AUTO_SEND;\
445 type HDMI_ACR_SOURCE;\
446 type HDMI_ACR_AUDIO_PRIORITY;\
447 type HDMI_ACR_CTS_32;\
449 type HDMI_ACR_CTS_44;\
451 type HDMI_ACR_CTS_48;\
453 type AFMT_60958_CS_CHANNEL_NUMBER_L;\
454 type AFMT_60958_CS_CLOCK_ACCURACY;\
455 type AFMT_60958_CS_CHANNEL_NUMBER_R;\
456 type AFMT_60958_CS_CHANNEL_NUMBER_2;\
457 type AFMT_60958_CS_CHANNEL_NUMBER_3;\
458 type AFMT_60958_CS_CHANNEL_NUMBER_4;\
459 type AFMT_60958_CS_CHANNEL_NUMBER_5;\
460 type AFMT_60958_CS_CHANNEL_NUMBER_6;\
461 type AFMT_60958_CS_CHANNEL_NUMBER_7;\
463 type DP_SEC_TIMESTAMP_MODE;\
464 type DP_SEC_ASP_ENABLE;\
465 type DP_SEC_ATP_ENABLE;\
466 type DP_SEC_AIP_ENABLE;\
467 type DP_SEC_ACM_ENABLE;\
468 type DP_SEC_GSP7_LINE_NUM;\
469 type AFMT_AUDIO_SAMPLE_SEND;\
470 type AFMT_AUDIO_CLOCK_EN;\
471 type TMDS_PIXEL_ENCODING;\
472 type TMDS_COLOR_FORMAT;\
473 type DIG_STEREOSYNC_SELECT;\
474 type DIG_STEREOSYNC_GATE_EN;\
481 type DP_MSA_HSYNCWIDTH;\
482 type DP_MSA_HSYNCPOLARITY;\
483 type DP_MSA_VSYNCWIDTH;\
484 type DP_MSA_VSYNCPOLARITY;\
486 type DP_MSA_VHEIGHT;\
487 type HDMI_DB_DISABLE;\
489 type DP_VID_M_DOUBLE_VALUE_EN;\
490 type DIG_SOURCE_SELECT;\
491 type DIG_CLOCK_PATTERN
493 #define SE_REG_FIELD_LIST_DCN2_0(type) \
495 type DP_DSC_SLICE_WIDTH;\
496 type DP_DSC_BYTES_PER_PIXEL;\
497 type DP_VBID6_LINE_REFERENCE;\
498 type DP_VBID6_LINE_NUM;\
499 type METADATA_ENGINE_EN;\
500 type METADATA_HUBP_REQUESTOR_ID;\
501 type METADATA_STREAM_TYPE;\
502 type DP_SEC_METADATA_PACKET_ENABLE;\
503 type DP_SEC_METADATA_PACKET_LINE_REFERENCE;\
504 type DP_SEC_METADATA_PACKET_LINE;\
505 type HDMI_METADATA_PACKET_ENABLE;\
506 type HDMI_METADATA_PACKET_LINE_REFERENCE;\
507 type HDMI_METADATA_PACKET_LINE;\
508 type DOLBY_VISION_EN;\
509 type DP_PIXEL_COMBINE;\
510 type DP_SST_SDP_SPLITTING
512 #define SE_REG_FIELD_LIST_DCN3_0(type) \
513 type HDMI_GENERIC8_CONT;\
514 type HDMI_GENERIC8_SEND;\
515 type HDMI_GENERIC8_LINE;\
516 type HDMI_GENERIC9_CONT;\
517 type HDMI_GENERIC9_SEND;\
518 type HDMI_GENERIC9_LINE;\
519 type HDMI_GENERIC10_CONT;\
520 type HDMI_GENERIC10_SEND;\
521 type HDMI_GENERIC10_LINE;\
522 type HDMI_GENERIC11_CONT;\
523 type HDMI_GENERIC11_SEND;\
524 type HDMI_GENERIC11_LINE;\
525 type HDMI_GENERIC12_CONT;\
526 type HDMI_GENERIC12_SEND;\
527 type HDMI_GENERIC12_LINE;\
528 type HDMI_GENERIC13_CONT;\
529 type HDMI_GENERIC13_SEND;\
530 type HDMI_GENERIC13_LINE;\
531 type HDMI_GENERIC14_CONT;\
532 type HDMI_GENERIC14_SEND;\
533 type HDMI_GENERIC14_LINE;\
534 type DP_SEC_GSP11_PPS;\
535 type DP_SEC_GSP11_ENABLE;\
536 type DP_SEC_GSP11_LINE_NUM
538 struct dcn10_stream_encoder_shift
{
539 SE_REG_FIELD_LIST_DCN1_0(uint8_t);
540 SE_REG_FIELD_LIST_DCN2_0(uint8_t);
541 SE_REG_FIELD_LIST_DCN3_0(uint8_t);
544 struct dcn10_stream_encoder_mask
{
545 SE_REG_FIELD_LIST_DCN1_0(uint32_t);
546 SE_REG_FIELD_LIST_DCN2_0(uint32_t);
547 SE_REG_FIELD_LIST_DCN3_0(uint32_t);
550 struct dcn10_stream_encoder
{
551 struct stream_encoder base
;
552 const struct dcn10_stream_enc_registers
*regs
;
553 const struct dcn10_stream_encoder_shift
*se_shift
;
554 const struct dcn10_stream_encoder_mask
*se_mask
;
557 void dcn10_stream_encoder_construct(
558 struct dcn10_stream_encoder
*enc1
,
559 struct dc_context
*ctx
,
561 enum engine_id eng_id
,
562 const struct dcn10_stream_enc_registers
*regs
,
563 const struct dcn10_stream_encoder_shift
*se_shift
,
564 const struct dcn10_stream_encoder_mask
*se_mask
);
566 void enc1_update_generic_info_packet(
567 struct dcn10_stream_encoder
*enc1
,
568 uint32_t packet_index
,
569 const struct dc_info_packet
*info_packet
);
571 void enc1_stream_encoder_dp_set_stream_attribute(
572 struct stream_encoder
*enc
,
573 struct dc_crtc_timing
*crtc_timing
,
574 enum dc_color_space output_color_space
,
575 bool use_vsc_sdp_for_colorimetry
,
576 uint32_t enable_sdp_splitting
);
578 void enc1_stream_encoder_hdmi_set_stream_attribute(
579 struct stream_encoder
*enc
,
580 struct dc_crtc_timing
*crtc_timing
,
581 int actual_pix_clk_khz
,
584 void enc1_stream_encoder_dvi_set_stream_attribute(
585 struct stream_encoder
*enc
,
586 struct dc_crtc_timing
*crtc_timing
,
589 void enc1_stream_encoder_set_throttled_vcp_size(
590 struct stream_encoder
*enc
,
591 struct fixed31_32 avg_time_slots_per_mtp
);
593 void enc1_stream_encoder_update_dp_info_packets(
594 struct stream_encoder
*enc
,
595 const struct encoder_info_frame
*info_frame
);
597 void enc1_stream_encoder_send_immediate_sdp_message(
598 struct stream_encoder
*enc
,
599 const uint8_t *custom_sdp_message
,
600 unsigned int sdp_message_size
);
602 void enc1_stream_encoder_stop_dp_info_packets(
603 struct stream_encoder
*enc
);
605 void enc1_stream_encoder_dp_blank(
606 struct stream_encoder
*enc
);
608 void enc1_stream_encoder_dp_unblank(
609 struct stream_encoder
*enc
,
610 const struct encoder_unblank_param
*param
);
612 void enc1_setup_stereo_sync(
613 struct stream_encoder
*enc
,
614 int tg_inst
, bool enable
);
616 void enc1_stream_encoder_set_avmute(
617 struct stream_encoder
*enc
,
620 void enc1_se_audio_mute_control(
621 struct stream_encoder
*enc
,
624 void enc1_se_dp_audio_setup(
625 struct stream_encoder
*enc
,
626 unsigned int az_inst
,
627 struct audio_info
*info
);
629 void enc1_se_dp_audio_enable(
630 struct stream_encoder
*enc
);
632 void enc1_se_dp_audio_disable(
633 struct stream_encoder
*enc
);
635 void enc1_se_hdmi_audio_setup(
636 struct stream_encoder
*enc
,
637 unsigned int az_inst
,
638 struct audio_info
*info
,
639 struct audio_crtc_info
*audio_crtc_info
);
641 void enc1_se_hdmi_audio_disable(
642 struct stream_encoder
*enc
);
644 void enc1_dig_connect_to_otg(
645 struct stream_encoder
*enc
,
648 unsigned int enc1_dig_source_otg(
649 struct stream_encoder
*enc
);
651 void enc1_stream_encoder_set_stream_attribute_helper(
652 struct dcn10_stream_encoder
*enc1
,
653 struct dc_crtc_timing
*crtc_timing
);
655 void enc1_se_enable_audio_clock(
656 struct stream_encoder
*enc
,
659 void enc1_se_enable_dp_audio(
660 struct stream_encoder
*enc
);
662 void get_audio_clock_info(
663 enum dc_color_depth color_depth
,
664 uint32_t crtc_pixel_clock_100Hz
,
665 uint32_t actual_pixel_clock_100Hz
,
666 struct audio_clock_info
*audio_clock_info
);
668 void enc1_reset_hdmi_stream_attribute(
669 struct stream_encoder
*enc
);
671 bool enc1_stream_encoder_dp_get_pixel_format(
672 struct stream_encoder
*enc
,
673 enum dc_pixel_encoding
*encoding
,
674 enum dc_color_depth
*depth
);
676 #endif /* __DC_STREAM_ENCODER_DCN10_H__ */