WIP FPC-III support
[linux/fpc-iii.git] / drivers / gpu / drm / amd / display / dc / dcn21 / dcn21_init.c
blob074e2713257f179dbc8cc642665e3d50765db686
1 /*
2 * Copyright 2016 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
22 * Authors: AMD
26 #include "dce110/dce110_hw_sequencer.h"
27 #include "dcn10/dcn10_hw_sequencer.h"
28 #include "dcn20/dcn20_hwseq.h"
29 #include "dcn21_hwseq.h"
31 static const struct hw_sequencer_funcs dcn21_funcs = {
32 .program_gamut_remap = dcn10_program_gamut_remap,
33 .init_hw = dcn10_init_hw,
34 .power_down_on_boot = dcn10_power_down_on_boot,
35 .apply_ctx_to_hw = dce110_apply_ctx_to_hw,
36 .apply_ctx_for_surface = NULL,
37 .program_front_end_for_ctx = dcn20_program_front_end_for_ctx,
38 .wait_for_pending_cleared = dcn10_wait_for_pending_cleared,
39 .post_unlock_program_front_end = dcn20_post_unlock_program_front_end,
40 .update_plane_addr = dcn20_update_plane_addr,
41 .update_dchub = dcn10_update_dchub,
42 .update_pending_status = dcn10_update_pending_status,
43 .program_output_csc = dcn20_program_output_csc,
44 .enable_accelerated_mode = dce110_enable_accelerated_mode,
45 .enable_timing_synchronization = dcn10_enable_timing_synchronization,
46 .enable_per_frame_crtc_position_reset = dcn10_enable_per_frame_crtc_position_reset,
47 .update_info_frame = dce110_update_info_frame,
48 .send_immediate_sdp_message = dcn10_send_immediate_sdp_message,
49 .enable_stream = dcn20_enable_stream,
50 .disable_stream = dce110_disable_stream,
51 .unblank_stream = dcn20_unblank_stream,
52 .blank_stream = dce110_blank_stream,
53 .enable_audio_stream = dce110_enable_audio_stream,
54 .disable_audio_stream = dce110_disable_audio_stream,
55 .disable_plane = dcn20_disable_plane,
56 .pipe_control_lock = dcn20_pipe_control_lock,
57 .interdependent_update_lock = dcn10_lock_all_pipes,
58 .cursor_lock = dcn10_cursor_lock,
59 .prepare_bandwidth = dcn20_prepare_bandwidth,
60 .optimize_bandwidth = dcn20_optimize_bandwidth,
61 .update_bandwidth = dcn20_update_bandwidth,
62 .set_drr = dcn10_set_drr,
63 .get_position = dcn10_get_position,
64 .set_static_screen_control = dcn10_set_static_screen_control,
65 .setup_stereo = dcn10_setup_stereo,
66 .set_avmute = dce110_set_avmute,
67 .log_hw_state = dcn10_log_hw_state,
68 .get_hw_state = dcn10_get_hw_state,
69 .clear_status_bits = dcn10_clear_status_bits,
70 .wait_for_mpcc_disconnect = dcn10_wait_for_mpcc_disconnect,
71 .edp_backlight_control = dce110_edp_backlight_control,
72 .edp_power_control = dce110_edp_power_control,
73 .edp_wait_for_hpd_ready = dce110_edp_wait_for_hpd_ready,
74 .set_cursor_position = dcn10_set_cursor_position,
75 .set_cursor_attribute = dcn10_set_cursor_attribute,
76 .set_cursor_sdr_white_level = dcn10_set_cursor_sdr_white_level,
77 .setup_periodic_interrupt = dcn10_setup_periodic_interrupt,
78 .set_clock = dcn10_set_clock,
79 .get_clock = dcn10_get_clock,
80 .program_triplebuffer = dcn20_program_triple_buffer,
81 .enable_writeback = dcn20_enable_writeback,
82 .disable_writeback = dcn20_disable_writeback,
83 .dmdata_status_done = dcn20_dmdata_status_done,
84 .program_dmdata_engine = dcn20_program_dmdata_engine,
85 .set_dmdata_attributes = dcn20_set_dmdata_attributes,
86 .init_sys_ctx = dcn21_init_sys_ctx,
87 .init_vm_ctx = dcn20_init_vm_ctx,
88 .set_flip_control_gsl = dcn20_set_flip_control_gsl,
89 .optimize_pwr_state = dcn21_optimize_pwr_state,
90 .exit_optimized_pwr_state = dcn21_exit_optimized_pwr_state,
91 .get_vupdate_offset_from_vsync = dcn10_get_vupdate_offset_from_vsync,
92 .calc_vupdate_position = dcn10_calc_vupdate_position,
93 .power_down = dce110_power_down,
94 .set_backlight_level = dcn21_set_backlight_level,
95 .set_abm_immediate_disable = dcn21_set_abm_immediate_disable,
96 .set_pipe = dcn21_set_pipe,
97 #ifndef TRIM_FSFT
98 .optimize_timing_for_fsft = dcn20_optimize_timing_for_fsft,
99 #endif
100 .is_abm_supported = dcn21_is_abm_supported,
101 .set_disp_pattern_generator = dcn20_set_disp_pattern_generator,
104 static const struct hwseq_private_funcs dcn21_private_funcs = {
105 .init_pipes = dcn10_init_pipes,
106 .update_plane_addr = dcn20_update_plane_addr,
107 .plane_atomic_disconnect = dcn10_plane_atomic_disconnect,
108 .update_mpcc = dcn20_update_mpcc,
109 .set_input_transfer_func = dcn20_set_input_transfer_func,
110 .set_output_transfer_func = dcn20_set_output_transfer_func,
111 .power_down = dce110_power_down,
112 .enable_display_power_gating = dcn10_dummy_display_power_gating,
113 .blank_pixel_data = dcn20_blank_pixel_data,
114 .reset_hw_ctx_wrap = dcn20_reset_hw_ctx_wrap,
115 .enable_stream_timing = dcn20_enable_stream_timing,
116 .edp_backlight_control = dce110_edp_backlight_control,
117 .disable_stream_gating = dcn20_disable_stream_gating,
118 .enable_stream_gating = dcn20_enable_stream_gating,
119 .setup_vupdate_interrupt = dcn20_setup_vupdate_interrupt,
120 .did_underflow_occur = dcn10_did_underflow_occur,
121 .init_blank = dcn20_init_blank,
122 .disable_vga = dcn20_disable_vga,
123 .bios_golden_init = dcn10_bios_golden_init,
124 .plane_atomic_disable = dcn20_plane_atomic_disable,
125 .plane_atomic_power_down = dcn10_plane_atomic_power_down,
126 .enable_power_gating_plane = dcn20_enable_power_gating_plane,
127 .dpp_pg_control = dcn20_dpp_pg_control,
128 .hubp_pg_control = dcn20_hubp_pg_control,
129 .update_odm = dcn20_update_odm,
130 .dsc_pg_control = dcn20_dsc_pg_control,
131 .get_surface_visual_confirm_color = dcn10_get_surface_visual_confirm_color,
132 .get_hdr_visual_confirm_color = dcn10_get_hdr_visual_confirm_color,
133 .set_hdr_multiplier = dcn10_set_hdr_multiplier,
134 .verify_allow_pstate_change_high = dcn10_verify_allow_pstate_change_high,
135 .s0i3_golden_init_wa = dcn21_s0i3_golden_init_wa,
136 .wait_for_blank_complete = dcn20_wait_for_blank_complete,
137 .dccg_init = dcn20_dccg_init,
138 .set_blend_lut = dcn20_set_blend_lut,
139 .set_shaper_3dlut = dcn20_set_shaper_3dlut,
140 .PLAT_58856_wa = dcn21_PLAT_58856_wa,
143 void dcn21_hw_sequencer_construct(struct dc *dc)
145 dc->hwss = dcn21_funcs;
146 dc->hwseq->funcs = dcn21_private_funcs;
148 if (IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) {
149 dc->hwss.init_hw = dcn20_fpga_init_hw;
150 dc->hwseq->funcs.init_pipes = NULL;