1 // SPDX-License-Identifier: GPL-2.0-only
3 * Copyright (C) 2015 Samsung Electronics Co.Ltd
5 * Hyungwon Hwang <human.hwang@samsung.com>
9 #include <linux/component.h>
10 #include <linux/delay.h>
11 #include <linux/mfd/syscon.h>
12 #include <linux/module.h>
13 #include <linux/mutex.h>
15 #include <linux/of_address.h>
16 #include <linux/of_graph.h>
17 #include <linux/platform_device.h>
18 #include <linux/pm_runtime.h>
19 #include <linux/regmap.h>
21 #include <video/of_videomode.h>
22 #include <video/videomode.h>
24 #include <drm/drm_bridge.h>
25 #include <drm/drm_encoder.h>
26 #include <drm/drm_print.h>
28 #include "exynos_drm_drv.h"
30 /* Sysreg registers for MIC */
31 #define DSD_CFG_MUX 0x1004
32 #define MIC0_RGB_MUX (1 << 0)
33 #define MIC0_I80_MUX (1 << 1)
34 #define MIC0_ON_MUX (1 << 5)
38 #define MIC_IP_VER 0x0004
39 #define MIC_V_TIMING_0 0x0008
40 #define MIC_V_TIMING_1 0x000C
41 #define MIC_IMG_SIZE 0x0010
42 #define MIC_INPUT_TIMING_0 0x0014
43 #define MIC_INPUT_TIMING_1 0x0018
44 #define MIC_2D_OUTPUT_TIMING_0 0x001C
45 #define MIC_2D_OUTPUT_TIMING_1 0x0020
46 #define MIC_2D_OUTPUT_TIMING_2 0x0024
47 #define MIC_3D_OUTPUT_TIMING_0 0x0028
48 #define MIC_3D_OUTPUT_TIMING_1 0x002C
49 #define MIC_3D_OUTPUT_TIMING_2 0x0030
50 #define MIC_CORE_PARA_0 0x0034
51 #define MIC_CORE_PARA_1 0x0038
52 #define MIC_CTC_CTRL 0x0040
53 #define MIC_RD_DATA 0x0044
55 #define MIC_UPD_REG (1 << 31)
56 #define MIC_ON_REG (1 << 30)
57 #define MIC_TD_ON_REG (1 << 29)
58 #define MIC_BS_CHG_OUT (1 << 16)
59 #define MIC_VIDEO_TYPE(x) (((x) & 0xf) << 12)
60 #define MIC_PSR_EN (1 << 5)
61 #define MIC_SW_RST (1 << 4)
62 #define MIC_ALL_RST (1 << 3)
63 #define MIC_CORE_VER_CONTROL (1 << 2)
64 #define MIC_MODE_SEL_COMMAND_MODE (1 << 1)
65 #define MIC_MODE_SEL_MASK (1 << 1)
66 #define MIC_CORE_EN (1 << 0)
68 #define MIC_V_PULSE_WIDTH(x) (((x) & 0x3fff) << 16)
69 #define MIC_V_PERIOD_LINE(x) ((x) & 0x3fff)
71 #define MIC_VBP_SIZE(x) (((x) & 0x3fff) << 16)
72 #define MIC_VFP_SIZE(x) ((x) & 0x3fff)
74 #define MIC_IMG_V_SIZE(x) (((x) & 0x3fff) << 16)
75 #define MIC_IMG_H_SIZE(x) ((x) & 0x3fff)
77 #define MIC_H_PULSE_WIDTH_IN(x) (((x) & 0x3fff) << 16)
78 #define MIC_H_PERIOD_PIXEL_IN(x) ((x) & 0x3fff)
80 #define MIC_HBP_SIZE_IN(x) (((x) & 0x3fff) << 16)
81 #define MIC_HFP_SIZE_IN(x) ((x) & 0x3fff)
83 #define MIC_H_PULSE_WIDTH_2D(x) (((x) & 0x3fff) << 16)
84 #define MIC_H_PERIOD_PIXEL_2D(x) ((x) & 0x3fff)
86 #define MIC_HBP_SIZE_2D(x) (((x) & 0x3fff) << 16)
87 #define MIC_HFP_SIZE_2D(x) ((x) & 0x3fff)
89 #define MIC_BS_SIZE_2D(x) ((x) & 0x3fff)
91 static const char *const clk_names
[] = { "pclk_mic0", "sclk_rgb_vclk_to_mic0" };
92 #define NUM_CLKS ARRAY_SIZE(clk_names)
93 static DEFINE_MUTEX(mic_mutex
);
98 struct regmap
*sysreg
;
99 struct clk
*clks
[NUM_CLKS
];
103 struct drm_encoder
*encoder
;
104 struct drm_bridge bridge
;
109 static void mic_set_path(struct exynos_mic
*mic
, bool enable
)
114 ret
= regmap_read(mic
->sysreg
, DSD_CFG_MUX
, &val
);
116 DRM_DEV_ERROR(mic
->dev
,
117 "mic: Failed to read system register\n");
129 val
&= ~(MIC0_RGB_MUX
| MIC0_I80_MUX
| MIC0_ON_MUX
);
131 ret
= regmap_write(mic
->sysreg
, DSD_CFG_MUX
, val
);
133 DRM_DEV_ERROR(mic
->dev
,
134 "mic: Failed to read system register\n");
137 static int mic_sw_reset(struct exynos_mic
*mic
)
139 unsigned int retry
= 100;
142 writel(MIC_SW_RST
, mic
->reg
+ MIC_OP
);
144 while (retry
-- > 0) {
145 ret
= readl(mic
->reg
+ MIC_OP
);
146 if (!(ret
& MIC_SW_RST
))
155 static void mic_set_porch_timing(struct exynos_mic
*mic
)
157 struct videomode vm
= mic
->vm
;
160 reg
= MIC_V_PULSE_WIDTH(vm
.vsync_len
) +
161 MIC_V_PERIOD_LINE(vm
.vsync_len
+ vm
.vactive
+
162 vm
.vback_porch
+ vm
.vfront_porch
);
163 writel(reg
, mic
->reg
+ MIC_V_TIMING_0
);
165 reg
= MIC_VBP_SIZE(vm
.vback_porch
) +
166 MIC_VFP_SIZE(vm
.vfront_porch
);
167 writel(reg
, mic
->reg
+ MIC_V_TIMING_1
);
169 reg
= MIC_V_PULSE_WIDTH(vm
.hsync_len
) +
170 MIC_V_PERIOD_LINE(vm
.hsync_len
+ vm
.hactive
+
171 vm
.hback_porch
+ vm
.hfront_porch
);
172 writel(reg
, mic
->reg
+ MIC_INPUT_TIMING_0
);
174 reg
= MIC_VBP_SIZE(vm
.hback_porch
) +
175 MIC_VFP_SIZE(vm
.hfront_porch
);
176 writel(reg
, mic
->reg
+ MIC_INPUT_TIMING_1
);
179 static void mic_set_img_size(struct exynos_mic
*mic
)
181 struct videomode
*vm
= &mic
->vm
;
184 reg
= MIC_IMG_H_SIZE(vm
->hactive
) +
185 MIC_IMG_V_SIZE(vm
->vactive
);
187 writel(reg
, mic
->reg
+ MIC_IMG_SIZE
);
190 static void mic_set_output_timing(struct exynos_mic
*mic
)
192 struct videomode vm
= mic
->vm
;
195 DRM_DEV_DEBUG(mic
->dev
, "w: %u, h: %u\n", vm
.hactive
, vm
.vactive
);
196 bs_size_2d
= ((vm
.hactive
>> 2) << 1) + (vm
.vactive
% 4);
197 reg
= MIC_BS_SIZE_2D(bs_size_2d
);
198 writel(reg
, mic
->reg
+ MIC_2D_OUTPUT_TIMING_2
);
200 if (!mic
->i80_mode
) {
201 reg
= MIC_H_PULSE_WIDTH_2D(vm
.hsync_len
) +
202 MIC_H_PERIOD_PIXEL_2D(vm
.hsync_len
+ bs_size_2d
+
203 vm
.hback_porch
+ vm
.hfront_porch
);
204 writel(reg
, mic
->reg
+ MIC_2D_OUTPUT_TIMING_0
);
206 reg
= MIC_HBP_SIZE_2D(vm
.hback_porch
) +
207 MIC_H_PERIOD_PIXEL_2D(vm
.hfront_porch
);
208 writel(reg
, mic
->reg
+ MIC_2D_OUTPUT_TIMING_1
);
212 static void mic_set_reg_on(struct exynos_mic
*mic
, bool enable
)
214 u32 reg
= readl(mic
->reg
+ MIC_OP
);
217 reg
&= ~(MIC_MODE_SEL_MASK
| MIC_CORE_VER_CONTROL
| MIC_PSR_EN
);
218 reg
|= (MIC_CORE_EN
| MIC_BS_CHG_OUT
| MIC_ON_REG
);
220 reg
&= ~MIC_MODE_SEL_COMMAND_MODE
;
222 reg
|= MIC_MODE_SEL_COMMAND_MODE
;
228 writel(reg
, mic
->reg
+ MIC_OP
);
231 static void mic_disable(struct drm_bridge
*bridge
) { }
233 static void mic_post_disable(struct drm_bridge
*bridge
)
235 struct exynos_mic
*mic
= bridge
->driver_private
;
237 mutex_lock(&mic_mutex
);
239 goto already_disabled
;
241 mic_set_path(mic
, 0);
243 pm_runtime_put(mic
->dev
);
247 mutex_unlock(&mic_mutex
);
250 static void mic_mode_set(struct drm_bridge
*bridge
,
251 const struct drm_display_mode
*mode
,
252 const struct drm_display_mode
*adjusted_mode
)
254 struct exynos_mic
*mic
= bridge
->driver_private
;
256 mutex_lock(&mic_mutex
);
257 drm_display_mode_to_videomode(mode
, &mic
->vm
);
258 mic
->i80_mode
= to_exynos_crtc(bridge
->encoder
->crtc
)->i80_mode
;
259 mutex_unlock(&mic_mutex
);
262 static void mic_pre_enable(struct drm_bridge
*bridge
)
264 struct exynos_mic
*mic
= bridge
->driver_private
;
267 mutex_lock(&mic_mutex
);
271 ret
= pm_runtime_get_sync(mic
->dev
);
273 pm_runtime_put_noidle(mic
->dev
);
277 mic_set_path(mic
, 1);
279 ret
= mic_sw_reset(mic
);
281 DRM_DEV_ERROR(mic
->dev
, "Failed to reset\n");
286 mic_set_porch_timing(mic
);
287 mic_set_img_size(mic
);
288 mic_set_output_timing(mic
);
289 mic_set_reg_on(mic
, 1);
291 mutex_unlock(&mic_mutex
);
296 pm_runtime_put(mic
->dev
);
298 mutex_unlock(&mic_mutex
);
301 static void mic_enable(struct drm_bridge
*bridge
) { }
303 static const struct drm_bridge_funcs mic_bridge_funcs
= {
304 .disable
= mic_disable
,
305 .post_disable
= mic_post_disable
,
306 .mode_set
= mic_mode_set
,
307 .pre_enable
= mic_pre_enable
,
308 .enable
= mic_enable
,
311 static int exynos_mic_bind(struct device
*dev
, struct device
*master
,
314 struct exynos_mic
*mic
= dev_get_drvdata(dev
);
316 mic
->bridge
.driver_private
= mic
;
321 static void exynos_mic_unbind(struct device
*dev
, struct device
*master
,
324 struct exynos_mic
*mic
= dev_get_drvdata(dev
);
326 mutex_lock(&mic_mutex
);
328 goto already_disabled
;
330 pm_runtime_put(mic
->dev
);
333 mutex_unlock(&mic_mutex
);
336 static const struct component_ops exynos_mic_component_ops
= {
337 .bind
= exynos_mic_bind
,
338 .unbind
= exynos_mic_unbind
,
342 static int exynos_mic_suspend(struct device
*dev
)
344 struct exynos_mic
*mic
= dev_get_drvdata(dev
);
347 for (i
= NUM_CLKS
- 1; i
> -1; i
--)
348 clk_disable_unprepare(mic
->clks
[i
]);
353 static int exynos_mic_resume(struct device
*dev
)
355 struct exynos_mic
*mic
= dev_get_drvdata(dev
);
358 for (i
= 0; i
< NUM_CLKS
; i
++) {
359 ret
= clk_prepare_enable(mic
->clks
[i
]);
361 DRM_DEV_ERROR(dev
, "Failed to enable clock (%s)\n",
364 clk_disable_unprepare(mic
->clks
[i
]);
372 static const struct dev_pm_ops exynos_mic_pm_ops
= {
373 SET_RUNTIME_PM_OPS(exynos_mic_suspend
, exynos_mic_resume
, NULL
)
374 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend
,
375 pm_runtime_force_resume
)
378 static int exynos_mic_probe(struct platform_device
*pdev
)
380 struct device
*dev
= &pdev
->dev
;
381 struct exynos_mic
*mic
;
385 mic
= devm_kzalloc(dev
, sizeof(*mic
), GFP_KERNEL
);
388 "mic: Failed to allocate memory for MIC object\n");
395 ret
= of_address_to_resource(dev
->of_node
, 0, &res
);
397 DRM_DEV_ERROR(dev
, "mic: Failed to get mem region for MIC\n");
400 mic
->reg
= devm_ioremap(dev
, res
.start
, resource_size(&res
));
402 DRM_DEV_ERROR(dev
, "mic: Failed to remap for MIC\n");
407 mic
->sysreg
= syscon_regmap_lookup_by_phandle(dev
->of_node
,
408 "samsung,disp-syscon");
409 if (IS_ERR(mic
->sysreg
)) {
410 DRM_DEV_ERROR(dev
, "mic: Failed to get system register.\n");
411 ret
= PTR_ERR(mic
->sysreg
);
415 for (i
= 0; i
< NUM_CLKS
; i
++) {
416 mic
->clks
[i
] = devm_clk_get(dev
, clk_names
[i
]);
417 if (IS_ERR(mic
->clks
[i
])) {
418 DRM_DEV_ERROR(dev
, "mic: Failed to get clock (%s)\n",
420 ret
= PTR_ERR(mic
->clks
[i
]);
425 platform_set_drvdata(pdev
, mic
);
427 mic
->bridge
.funcs
= &mic_bridge_funcs
;
428 mic
->bridge
.of_node
= dev
->of_node
;
430 drm_bridge_add(&mic
->bridge
);
432 pm_runtime_enable(dev
);
434 ret
= component_add(dev
, &exynos_mic_component_ops
);
438 DRM_DEV_DEBUG_KMS(dev
, "MIC has been probed\n");
443 pm_runtime_disable(dev
);
448 static int exynos_mic_remove(struct platform_device
*pdev
)
450 struct exynos_mic
*mic
= platform_get_drvdata(pdev
);
452 component_del(&pdev
->dev
, &exynos_mic_component_ops
);
453 pm_runtime_disable(&pdev
->dev
);
455 drm_bridge_remove(&mic
->bridge
);
460 static const struct of_device_id exynos_mic_of_match
[] = {
461 { .compatible
= "samsung,exynos5433-mic" },
464 MODULE_DEVICE_TABLE(of
, exynos_mic_of_match
);
466 struct platform_driver mic_driver
= {
467 .probe
= exynos_mic_probe
,
468 .remove
= exynos_mic_remove
,
470 .name
= "exynos-mic",
471 .pm
= &exynos_mic_pm_ops
,
472 .owner
= THIS_MODULE
,
473 .of_match_table
= exynos_mic_of_match
,