WIP FPC-III support
[linux/fpc-iii.git] / drivers / gpu / drm / nouveau / include / nvif / cl5070.h
blob53800fb4658292c05ef121acb099fe821887e6eb
1 /* SPDX-License-Identifier: MIT */
2 #ifndef __NVIF_CL5070_H__
3 #define __NVIF_CL5070_H__
5 #define NV50_DISP_MTHD 0x00
7 struct nv50_disp_mthd_v0 {
8 __u8 version;
9 #define NV50_DISP_SCANOUTPOS 0x00
10 __u8 method;
11 __u8 head;
12 __u8 pad03[5];
15 struct nv50_disp_scanoutpos_v0 {
16 __u8 version;
17 __u8 pad01[7];
18 __s64 time[2];
19 __u16 vblanks;
20 __u16 vblanke;
21 __u16 vtotal;
22 __u16 vline;
23 __u16 hblanks;
24 __u16 hblanke;
25 __u16 htotal;
26 __u16 hline;
29 struct nv50_disp_mthd_v1 {
30 __u8 version;
31 #define NV50_DISP_MTHD_V1_ACQUIRE 0x01
32 #define NV50_DISP_MTHD_V1_RELEASE 0x02
33 #define NV50_DISP_MTHD_V1_DAC_LOAD 0x11
34 #define NV50_DISP_MTHD_V1_SOR_HDA_ELD 0x21
35 #define NV50_DISP_MTHD_V1_SOR_HDMI_PWR 0x22
36 #define NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT 0x23
37 #define NV50_DISP_MTHD_V1_SOR_DP_MST_LINK 0x25
38 #define NV50_DISP_MTHD_V1_SOR_DP_MST_VCPI 0x26
39 __u8 method;
40 __u16 hasht;
41 __u16 hashm;
42 __u8 pad06[2];
45 struct nv50_disp_acquire_v0 {
46 __u8 version;
47 __u8 or;
48 __u8 link;
49 __u8 hda;
50 __u8 pad04[4];
53 struct nv50_disp_dac_load_v0 {
54 __u8 version;
55 __u8 load;
56 __u8 pad02[2];
57 __u32 data;
60 struct nv50_disp_sor_hda_eld_v0 {
61 __u8 version;
62 __u8 pad01[7];
63 __u8 data[];
66 struct nv50_disp_sor_hdmi_pwr_v0 {
67 __u8 version;
68 __u8 state;
69 __u8 max_ac_packet;
70 __u8 rekey;
71 __u8 avi_infoframe_length;
72 __u8 vendor_infoframe_length;
73 #define NV50_DISP_SOR_HDMI_PWR_V0_SCDC_SCRAMBLE (1 << 0)
74 #define NV50_DISP_SOR_HDMI_PWR_V0_SCDC_DIV_BY_4 (1 << 1)
75 __u8 scdc;
76 __u8 pad07[1];
79 struct nv50_disp_sor_lvds_script_v0 {
80 __u8 version;
81 __u8 pad01[1];
82 __u16 script;
83 __u8 pad04[4];
86 struct nv50_disp_sor_dp_mst_link_v0 {
87 __u8 version;
88 __u8 state;
89 __u8 pad02[6];
92 struct nv50_disp_sor_dp_mst_vcpi_v0 {
93 __u8 version;
94 __u8 pad01[1];
95 __u8 start_slot;
96 __u8 num_slots;
97 __u16 pbn;
98 __u16 aligned_pbn;
100 #endif