1 // SPDX-License-Identifier: GPL-2.0
3 * rcar_lvds.c -- R-Car LVDS Encoder
5 * Copyright (C) 2013-2018 Renesas Electronics Corporation
7 * Contact: Laurent Pinchart (laurent.pinchart@ideasonboard.com)
10 #include <linux/clk.h>
11 #include <linux/delay.h>
13 #include <linux/module.h>
15 #include <linux/of_device.h>
16 #include <linux/of_graph.h>
17 #include <linux/platform_device.h>
18 #include <linux/slab.h>
19 #include <linux/sys_soc.h>
21 #include <drm/drm_atomic.h>
22 #include <drm/drm_atomic_helper.h>
23 #include <drm/drm_bridge.h>
24 #include <drm/drm_of.h>
25 #include <drm/drm_panel.h>
26 #include <drm/drm_print.h>
27 #include <drm/drm_probe_helper.h>
29 #include "rcar_lvds.h"
30 #include "rcar_lvds_regs.h"
34 /* Keep in sync with the LVDCR0.LVMD hardware register values. */
36 RCAR_LVDS_MODE_JEIDA
= 0,
37 RCAR_LVDS_MODE_MIRROR
= 1,
38 RCAR_LVDS_MODE_VESA
= 4,
41 enum rcar_lvds_link_type
{
42 RCAR_LVDS_SINGLE_LINK
= 0,
43 RCAR_LVDS_DUAL_LINK_EVEN_ODD_PIXELS
= 1,
44 RCAR_LVDS_DUAL_LINK_ODD_EVEN_PIXELS
= 2,
47 #define RCAR_LVDS_QUIRK_LANES BIT(0) /* LVDS lanes 1 and 3 inverted */
48 #define RCAR_LVDS_QUIRK_GEN3_LVEN BIT(1) /* LVEN bit needs to be set on R8A77970/R8A7799x */
49 #define RCAR_LVDS_QUIRK_PWD BIT(2) /* PWD bit available (all of Gen3 but E3) */
50 #define RCAR_LVDS_QUIRK_EXT_PLL BIT(3) /* Has extended PLL */
51 #define RCAR_LVDS_QUIRK_DUAL_LINK BIT(4) /* Supports dual-link operation */
53 struct rcar_lvds_device_info
{
56 void (*pll_setup
)(struct rcar_lvds
*lvds
, unsigned int freq
);
61 const struct rcar_lvds_device_info
*info
;
63 struct drm_bridge bridge
;
65 struct drm_bridge
*next_bridge
;
66 struct drm_connector connector
;
67 struct drm_panel
*panel
;
71 struct clk
*mod
; /* CPG module clock */
72 struct clk
*extal
; /* External clock */
73 struct clk
*dotclkin
[2]; /* External DU clocks */
76 struct drm_bridge
*companion
;
77 enum rcar_lvds_link_type link_type
;
80 #define bridge_to_rcar_lvds(b) \
81 container_of(b, struct rcar_lvds, bridge)
83 #define connector_to_rcar_lvds(c) \
84 container_of(c, struct rcar_lvds, connector)
86 static void rcar_lvds_write(struct rcar_lvds
*lvds
, u32 reg
, u32 data
)
88 iowrite32(data
, lvds
->mmio
+ reg
);
91 /* -----------------------------------------------------------------------------
95 static int rcar_lvds_connector_get_modes(struct drm_connector
*connector
)
97 struct rcar_lvds
*lvds
= connector_to_rcar_lvds(connector
);
99 return drm_panel_get_modes(lvds
->panel
, connector
);
102 static int rcar_lvds_connector_atomic_check(struct drm_connector
*connector
,
103 struct drm_atomic_state
*state
)
105 struct rcar_lvds
*lvds
= connector_to_rcar_lvds(connector
);
106 const struct drm_display_mode
*panel_mode
;
107 struct drm_connector_state
*conn_state
;
108 struct drm_crtc_state
*crtc_state
;
110 conn_state
= drm_atomic_get_new_connector_state(state
, connector
);
111 if (!conn_state
->crtc
)
114 if (list_empty(&connector
->modes
)) {
115 dev_dbg(lvds
->dev
, "connector: empty modes list\n");
119 panel_mode
= list_first_entry(&connector
->modes
,
120 struct drm_display_mode
, head
);
122 /* We're not allowed to modify the resolution. */
123 crtc_state
= drm_atomic_get_crtc_state(state
, conn_state
->crtc
);
124 if (IS_ERR(crtc_state
))
125 return PTR_ERR(crtc_state
);
127 if (crtc_state
->mode
.hdisplay
!= panel_mode
->hdisplay
||
128 crtc_state
->mode
.vdisplay
!= panel_mode
->vdisplay
)
131 /* The flat panel mode is fixed, just copy it to the adjusted mode. */
132 drm_mode_copy(&crtc_state
->adjusted_mode
, panel_mode
);
137 static const struct drm_connector_helper_funcs rcar_lvds_conn_helper_funcs
= {
138 .get_modes
= rcar_lvds_connector_get_modes
,
139 .atomic_check
= rcar_lvds_connector_atomic_check
,
142 static const struct drm_connector_funcs rcar_lvds_conn_funcs
= {
143 .reset
= drm_atomic_helper_connector_reset
,
144 .fill_modes
= drm_helper_probe_single_connector_modes
,
145 .destroy
= drm_connector_cleanup
,
146 .atomic_duplicate_state
= drm_atomic_helper_connector_duplicate_state
,
147 .atomic_destroy_state
= drm_atomic_helper_connector_destroy_state
,
150 /* -----------------------------------------------------------------------------
154 static void rcar_lvds_pll_setup_gen2(struct rcar_lvds
*lvds
, unsigned int freq
)
159 val
= LVDPLLCR_CEEN
| LVDPLLCR_COSEL
| LVDPLLCR_PLLDLYCNT_38M
;
160 else if (freq
< 61000000)
161 val
= LVDPLLCR_CEEN
| LVDPLLCR_COSEL
| LVDPLLCR_PLLDLYCNT_60M
;
162 else if (freq
< 121000000)
163 val
= LVDPLLCR_CEEN
| LVDPLLCR_COSEL
| LVDPLLCR_PLLDLYCNT_121M
;
165 val
= LVDPLLCR_PLLDLYCNT_150M
;
167 rcar_lvds_write(lvds
, LVDPLLCR
, val
);
170 static void rcar_lvds_pll_setup_gen3(struct rcar_lvds
*lvds
, unsigned int freq
)
175 val
= LVDPLLCR_PLLDIVCNT_42M
;
176 else if (freq
< 85000000)
177 val
= LVDPLLCR_PLLDIVCNT_85M
;
178 else if (freq
< 128000000)
179 val
= LVDPLLCR_PLLDIVCNT_128M
;
181 val
= LVDPLLCR_PLLDIVCNT_148M
;
183 rcar_lvds_write(lvds
, LVDPLLCR
, val
);
195 static void rcar_lvds_d3_e3_pll_calc(struct rcar_lvds
*lvds
, struct clk
*clk
,
196 unsigned long target
, struct pll_info
*pll
,
197 u32 clksel
, bool dot_clock_only
)
199 unsigned int div7
= dot_clock_only
? 1 : 7;
200 unsigned long output
;
211 * The LVDS PLL is made of a pre-divider and a multiplier (strangely
212 * enough called M and N respectively), followed by a post-divider E.
214 * ,-----. ,-----. ,-----. ,-----.
215 * Fin --> | 1/M | -Fpdf-> | PFD | --> | VCO | -Fvco-> | 1/E | --> Fout
216 * `-----' ,-> | | `-----' | `-----'
219 * `-------- | 1/N | <-------'
222 * The clock output by the PLL is then further divided by a programmable
223 * divider DIV to achieve the desired target frequency. Finally, an
224 * optional fixed /7 divider is used to convert the bit clock to a pixel
225 * clock (as LVDS transmits 7 bits per lane per clock sample).
227 * ,-------. ,-----. |\
228 * Fout --> | 1/DIV | --> | 1/7 | --> | |
229 * `-------' | `-----' | | --> dot clock
233 * The /7 divider is optional, it is enabled when the LVDS PLL is used
234 * to drive the LVDS encoder, and disabled when used to generate a dot
235 * clock for the DU RGB output, without using the LVDS encoder.
237 * The PLL allowed input frequency range is 12 MHz to 192 MHz.
240 fin
= clk_get_rate(clk
);
241 if (fin
< 12000000 || fin
> 192000000)
245 * The comparison frequency range is 12 MHz to 24 MHz, which limits the
246 * allowed values for the pre-divider M (normal range 1-8).
250 m_min
= max_t(unsigned int, 1, DIV_ROUND_UP(fin
, 24000000));
251 m_max
= min_t(unsigned int, 8, fin
/ 12000000);
253 for (m
= m_min
; m
<= m_max
; ++m
) {
260 * The VCO operating range is 900 Mhz to 1800 MHz, which limits
261 * the allowed values for the multiplier N (normal range
267 n_min
= max_t(unsigned int, 60, DIV_ROUND_UP(900000000, fpfd
));
268 n_max
= min_t(unsigned int, 120, 1800000000 / fpfd
);
270 for (n
= n_min
; n
< n_max
; ++n
) {
276 * The output frequency is limited to 1039.5 MHz,
277 * limiting again the allowed values for the
278 * post-divider E (normal value 1, 2 or 4).
283 e_min
= fvco
> 1039500000 ? 1 : 0;
285 for (e
= e_min
; e
< 3; ++e
) {
291 * Finally we have a programable divider after
292 * the PLL, followed by a an optional fixed /7
295 fout
= fvco
/ (1 << e
) / div7
;
296 div
= max(1UL, DIV_ROUND_CLOSEST(fout
, target
));
297 diff
= abs(fout
/ div
- target
);
299 if (diff
< pll
->diff
) {
305 pll
->clksel
= clksel
;
315 output
= fin
* pll
->pll_n
/ pll
->pll_m
/ (1 << pll
->pll_e
)
317 error
= (long)(output
- target
) * 10000 / (long)target
;
320 "%pC %lu Hz -> Fout %lu Hz (target %lu Hz, error %d.%02u%%), PLL M/N/E/DIV %u/%u/%u/%u\n",
321 clk
, fin
, output
, target
, error
/ 100,
322 error
< 0 ? -error
% 100 : error
% 100,
323 pll
->pll_m
, pll
->pll_n
, pll
->pll_e
, pll
->div
);
326 static void __rcar_lvds_pll_setup_d3_e3(struct rcar_lvds
*lvds
,
327 unsigned int freq
, bool dot_clock_only
)
329 struct pll_info pll
= { .diff
= (unsigned long)-1 };
332 rcar_lvds_d3_e3_pll_calc(lvds
, lvds
->clocks
.dotclkin
[0], freq
, &pll
,
333 LVDPLLCR_CKSEL_DU_DOTCLKIN(0), dot_clock_only
);
334 rcar_lvds_d3_e3_pll_calc(lvds
, lvds
->clocks
.dotclkin
[1], freq
, &pll
,
335 LVDPLLCR_CKSEL_DU_DOTCLKIN(1), dot_clock_only
);
336 rcar_lvds_d3_e3_pll_calc(lvds
, lvds
->clocks
.extal
, freq
, &pll
,
337 LVDPLLCR_CKSEL_EXTAL
, dot_clock_only
);
339 lvdpllcr
= LVDPLLCR_PLLON
| pll
.clksel
| LVDPLLCR_CLKOUT
340 | LVDPLLCR_PLLN(pll
.pll_n
- 1) | LVDPLLCR_PLLM(pll
.pll_m
- 1);
343 lvdpllcr
|= LVDPLLCR_STP_CLKOUTE
| LVDPLLCR_OUTCLKSEL
344 | LVDPLLCR_PLLE(pll
.pll_e
- 1);
347 lvdpllcr
|= LVDPLLCR_OCKSEL
;
349 rcar_lvds_write(lvds
, LVDPLLCR
, lvdpllcr
);
353 * The DIVRESET bit is a misnomer, setting it to 1 deasserts the
356 rcar_lvds_write(lvds
, LVDDIV
, LVDDIV_DIVSEL
|
357 LVDDIV_DIVRESET
| LVDDIV_DIV(pll
.div
- 1));
359 rcar_lvds_write(lvds
, LVDDIV
, 0);
362 static void rcar_lvds_pll_setup_d3_e3(struct rcar_lvds
*lvds
, unsigned int freq
)
364 __rcar_lvds_pll_setup_d3_e3(lvds
, freq
, false);
367 /* -----------------------------------------------------------------------------
371 int rcar_lvds_clk_enable(struct drm_bridge
*bridge
, unsigned long freq
)
373 struct rcar_lvds
*lvds
= bridge_to_rcar_lvds(bridge
);
376 if (WARN_ON(!(lvds
->info
->quirks
& RCAR_LVDS_QUIRK_EXT_PLL
)))
379 dev_dbg(lvds
->dev
, "enabling LVDS PLL, freq=%luHz\n", freq
);
381 ret
= clk_prepare_enable(lvds
->clocks
.mod
);
385 __rcar_lvds_pll_setup_d3_e3(lvds
, freq
, true);
389 EXPORT_SYMBOL_GPL(rcar_lvds_clk_enable
);
391 void rcar_lvds_clk_disable(struct drm_bridge
*bridge
)
393 struct rcar_lvds
*lvds
= bridge_to_rcar_lvds(bridge
);
395 if (WARN_ON(!(lvds
->info
->quirks
& RCAR_LVDS_QUIRK_EXT_PLL
)))
398 dev_dbg(lvds
->dev
, "disabling LVDS PLL\n");
400 rcar_lvds_write(lvds
, LVDPLLCR
, 0);
402 clk_disable_unprepare(lvds
->clocks
.mod
);
404 EXPORT_SYMBOL_GPL(rcar_lvds_clk_disable
);
406 /* -----------------------------------------------------------------------------
410 static enum rcar_lvds_mode
rcar_lvds_get_lvds_mode(struct rcar_lvds
*lvds
,
411 const struct drm_connector
*connector
)
413 const struct drm_display_info
*info
;
414 enum rcar_lvds_mode mode
;
417 * There is no API yet to retrieve LVDS mode from a bridge, only panels
421 return RCAR_LVDS_MODE_JEIDA
;
423 info
= &connector
->display_info
;
424 if (!info
->num_bus_formats
|| !info
->bus_formats
) {
426 "no LVDS bus format reported, using JEIDA\n");
427 return RCAR_LVDS_MODE_JEIDA
;
430 switch (info
->bus_formats
[0]) {
431 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG
:
432 case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA
:
433 mode
= RCAR_LVDS_MODE_JEIDA
;
435 case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG
:
436 mode
= RCAR_LVDS_MODE_VESA
;
440 "unsupported LVDS bus format 0x%04x, using JEIDA\n",
441 info
->bus_formats
[0]);
442 return RCAR_LVDS_MODE_JEIDA
;
445 if (info
->bus_flags
& DRM_BUS_FLAG_DATA_LSB_TO_MSB
)
446 mode
|= RCAR_LVDS_MODE_MIRROR
;
451 static void __rcar_lvds_atomic_enable(struct drm_bridge
*bridge
,
452 struct drm_atomic_state
*state
,
453 struct drm_crtc
*crtc
,
454 struct drm_connector
*connector
)
456 struct rcar_lvds
*lvds
= bridge_to_rcar_lvds(bridge
);
461 ret
= clk_prepare_enable(lvds
->clocks
.mod
);
465 /* Enable the companion LVDS encoder in dual-link mode. */
466 if (lvds
->link_type
!= RCAR_LVDS_SINGLE_LINK
&& lvds
->companion
)
467 __rcar_lvds_atomic_enable(lvds
->companion
, state
, crtc
,
471 * Hardcode the channels and control signals routing for now.
478 rcar_lvds_write(lvds
, LVDCTRCR
, LVDCTRCR_CTR3SEL_ZERO
|
479 LVDCTRCR_CTR2SEL_DISP
| LVDCTRCR_CTR1SEL_VSYNC
|
480 LVDCTRCR_CTR0SEL_HSYNC
);
482 if (lvds
->info
->quirks
& RCAR_LVDS_QUIRK_LANES
)
483 lvdhcr
= LVDCHCR_CHSEL_CH(0, 0) | LVDCHCR_CHSEL_CH(1, 3)
484 | LVDCHCR_CHSEL_CH(2, 2) | LVDCHCR_CHSEL_CH(3, 1);
486 lvdhcr
= LVDCHCR_CHSEL_CH(0, 0) | LVDCHCR_CHSEL_CH(1, 1)
487 | LVDCHCR_CHSEL_CH(2, 2) | LVDCHCR_CHSEL_CH(3, 3);
489 rcar_lvds_write(lvds
, LVDCHCR
, lvdhcr
);
491 if (lvds
->info
->quirks
& RCAR_LVDS_QUIRK_DUAL_LINK
) {
494 if (lvds
->link_type
!= RCAR_LVDS_SINGLE_LINK
) {
496 * By default we generate even pixels from the primary
497 * encoder and odd pixels from the companion encoder.
498 * Swap pixels around if the sink requires odd pixels
499 * from the primary encoder and even pixels from the
502 bool swap_pixels
= lvds
->link_type
==
503 RCAR_LVDS_DUAL_LINK_ODD_EVEN_PIXELS
;
506 * Configure vertical stripe since we are dealing with
507 * an LVDS dual-link connection.
509 * ST_SWAP is reserved for the companion encoder, only
510 * set it in the primary encoder.
512 lvdstripe
= LVDSTRIPE_ST_ON
513 | (lvds
->companion
&& swap_pixels
?
514 LVDSTRIPE_ST_SWAP
: 0);
516 rcar_lvds_write(lvds
, LVDSTRIPE
, lvdstripe
);
520 * PLL clock configuration on all instances but the companion in
523 if (lvds
->link_type
== RCAR_LVDS_SINGLE_LINK
|| lvds
->companion
) {
524 const struct drm_crtc_state
*crtc_state
=
525 drm_atomic_get_new_crtc_state(state
, crtc
);
526 const struct drm_display_mode
*mode
=
527 &crtc_state
->adjusted_mode
;
529 lvds
->info
->pll_setup(lvds
, mode
->clock
* 1000);
532 /* Set the LVDS mode and select the input. */
533 lvdcr0
= rcar_lvds_get_lvds_mode(lvds
, connector
) << LVDCR0_LVMD_SHIFT
;
535 if (lvds
->bridge
.encoder
) {
536 if (drm_crtc_index(crtc
) == 2)
537 lvdcr0
|= LVDCR0_DUSEL
;
540 rcar_lvds_write(lvds
, LVDCR0
, lvdcr0
);
542 /* Turn all the channels on. */
543 rcar_lvds_write(lvds
, LVDCR1
,
544 LVDCR1_CHSTBY(3) | LVDCR1_CHSTBY(2) |
545 LVDCR1_CHSTBY(1) | LVDCR1_CHSTBY(0) | LVDCR1_CLKSTBY
);
547 if (lvds
->info
->gen
< 3) {
548 /* Enable LVDS operation and turn the bias circuitry on. */
549 lvdcr0
|= LVDCR0_BEN
| LVDCR0_LVEN
;
550 rcar_lvds_write(lvds
, LVDCR0
, lvdcr0
);
553 if (!(lvds
->info
->quirks
& RCAR_LVDS_QUIRK_EXT_PLL
)) {
555 * Turn the PLL on (simple PLL only, extended PLL is fully
556 * controlled through LVDPLLCR).
558 lvdcr0
|= LVDCR0_PLLON
;
559 rcar_lvds_write(lvds
, LVDCR0
, lvdcr0
);
562 if (lvds
->info
->quirks
& RCAR_LVDS_QUIRK_PWD
) {
563 /* Set LVDS normal mode. */
564 lvdcr0
|= LVDCR0_PWD
;
565 rcar_lvds_write(lvds
, LVDCR0
, lvdcr0
);
568 if (lvds
->info
->quirks
& RCAR_LVDS_QUIRK_GEN3_LVEN
) {
570 * Turn on the LVDS PHY. On D3, the LVEN and LVRES bit must be
571 * set at the same time, so don't write the register yet.
573 lvdcr0
|= LVDCR0_LVEN
;
574 if (!(lvds
->info
->quirks
& RCAR_LVDS_QUIRK_PWD
))
575 rcar_lvds_write(lvds
, LVDCR0
, lvdcr0
);
578 if (!(lvds
->info
->quirks
& RCAR_LVDS_QUIRK_EXT_PLL
)) {
579 /* Wait for the PLL startup delay (simple PLL only). */
580 usleep_range(100, 150);
583 /* Turn the output on. */
584 lvdcr0
|= LVDCR0_LVRES
;
585 rcar_lvds_write(lvds
, LVDCR0
, lvdcr0
);
588 drm_panel_prepare(lvds
->panel
);
589 drm_panel_enable(lvds
->panel
);
593 static void rcar_lvds_atomic_enable(struct drm_bridge
*bridge
,
594 struct drm_bridge_state
*old_bridge_state
)
596 struct drm_atomic_state
*state
= old_bridge_state
->base
.state
;
597 struct drm_connector
*connector
;
598 struct drm_crtc
*crtc
;
600 connector
= drm_atomic_get_new_connector_for_encoder(state
,
602 crtc
= drm_atomic_get_new_connector_state(state
, connector
)->crtc
;
604 __rcar_lvds_atomic_enable(bridge
, state
, crtc
, connector
);
607 static void rcar_lvds_atomic_disable(struct drm_bridge
*bridge
,
608 struct drm_bridge_state
*old_bridge_state
)
610 struct rcar_lvds
*lvds
= bridge_to_rcar_lvds(bridge
);
613 drm_panel_disable(lvds
->panel
);
614 drm_panel_unprepare(lvds
->panel
);
617 rcar_lvds_write(lvds
, LVDCR0
, 0);
618 rcar_lvds_write(lvds
, LVDCR1
, 0);
619 rcar_lvds_write(lvds
, LVDPLLCR
, 0);
621 /* Disable the companion LVDS encoder in dual-link mode. */
622 if (lvds
->link_type
!= RCAR_LVDS_SINGLE_LINK
&& lvds
->companion
)
623 lvds
->companion
->funcs
->atomic_disable(lvds
->companion
,
626 clk_disable_unprepare(lvds
->clocks
.mod
);
629 static bool rcar_lvds_mode_fixup(struct drm_bridge
*bridge
,
630 const struct drm_display_mode
*mode
,
631 struct drm_display_mode
*adjusted_mode
)
633 struct rcar_lvds
*lvds
= bridge_to_rcar_lvds(bridge
);
637 * The internal LVDS encoder has a restricted clock frequency operating
638 * range, from 5MHz to 148.5MHz on D3 and E3, and from 31MHz to
639 * 148.5MHz on all other platforms. Clamp the clock accordingly.
641 min_freq
= lvds
->info
->quirks
& RCAR_LVDS_QUIRK_EXT_PLL
? 5000 : 31000;
642 adjusted_mode
->clock
= clamp(adjusted_mode
->clock
, min_freq
, 148500);
647 static int rcar_lvds_attach(struct drm_bridge
*bridge
,
648 enum drm_bridge_attach_flags flags
)
650 struct rcar_lvds
*lvds
= bridge_to_rcar_lvds(bridge
);
651 struct drm_connector
*connector
= &lvds
->connector
;
652 struct drm_encoder
*encoder
= bridge
->encoder
;
655 /* If we have a next bridge just attach it. */
656 if (lvds
->next_bridge
)
657 return drm_bridge_attach(bridge
->encoder
, lvds
->next_bridge
,
660 if (flags
& DRM_BRIDGE_ATTACH_NO_CONNECTOR
) {
661 DRM_ERROR("Fix bridge driver to make connector optional!");
665 /* Otherwise if we have a panel, create a connector. */
669 ret
= drm_connector_init(bridge
->dev
, connector
, &rcar_lvds_conn_funcs
,
670 DRM_MODE_CONNECTOR_LVDS
);
674 drm_connector_helper_add(connector
, &rcar_lvds_conn_helper_funcs
);
676 ret
= drm_connector_attach_encoder(connector
, encoder
);
683 static void rcar_lvds_detach(struct drm_bridge
*bridge
)
687 static const struct drm_bridge_funcs rcar_lvds_bridge_ops
= {
688 .attach
= rcar_lvds_attach
,
689 .detach
= rcar_lvds_detach
,
690 .atomic_duplicate_state
= drm_atomic_helper_bridge_duplicate_state
,
691 .atomic_destroy_state
= drm_atomic_helper_bridge_destroy_state
,
692 .atomic_reset
= drm_atomic_helper_bridge_reset
,
693 .atomic_enable
= rcar_lvds_atomic_enable
,
694 .atomic_disable
= rcar_lvds_atomic_disable
,
695 .mode_fixup
= rcar_lvds_mode_fixup
,
698 bool rcar_lvds_dual_link(struct drm_bridge
*bridge
)
700 struct rcar_lvds
*lvds
= bridge_to_rcar_lvds(bridge
);
702 return lvds
->link_type
!= RCAR_LVDS_SINGLE_LINK
;
704 EXPORT_SYMBOL_GPL(rcar_lvds_dual_link
);
706 /* -----------------------------------------------------------------------------
710 static int rcar_lvds_parse_dt_companion(struct rcar_lvds
*lvds
)
712 const struct of_device_id
*match
;
713 struct device_node
*companion
;
714 struct device_node
*port0
, *port1
;
715 struct rcar_lvds
*companion_lvds
;
716 struct device
*dev
= lvds
->dev
;
720 /* Locate the companion LVDS encoder for dual-link operation, if any. */
721 companion
= of_parse_phandle(dev
->of_node
, "renesas,companion", 0);
726 * Sanity check: the companion encoder must have the same compatible
729 match
= of_match_device(dev
->driver
->of_match_table
, dev
);
730 if (!of_device_is_compatible(companion
, match
->compatible
)) {
731 dev_err(dev
, "Companion LVDS encoder is invalid\n");
737 * We need to work out if the sink is expecting us to function in
738 * dual-link mode. We do this by looking at the DT port nodes we are
739 * connected to, if they are marked as expecting even pixels and
740 * odd pixels than we need to enable vertical stripe output.
742 port0
= of_graph_get_port_by_id(dev
->of_node
, 1);
743 port1
= of_graph_get_port_by_id(companion
, 1);
744 dual_link
= drm_of_lvds_get_dual_link_pixel_order(port0
, port1
);
749 case DRM_LVDS_DUAL_LINK_ODD_EVEN_PIXELS
:
750 lvds
->link_type
= RCAR_LVDS_DUAL_LINK_ODD_EVEN_PIXELS
;
752 case DRM_LVDS_DUAL_LINK_EVEN_ODD_PIXELS
:
753 lvds
->link_type
= RCAR_LVDS_DUAL_LINK_EVEN_ODD_PIXELS
;
757 * Early dual-link bridge specific implementations populate the
758 * timings field of drm_bridge. If the flag is set, we assume
759 * that we are expected to generate even pixels from the primary
760 * encoder, and odd pixels from the companion encoder.
762 if (lvds
->next_bridge
&& lvds
->next_bridge
->timings
&&
763 lvds
->next_bridge
->timings
->dual_link
)
764 lvds
->link_type
= RCAR_LVDS_DUAL_LINK_EVEN_ODD_PIXELS
;
766 lvds
->link_type
= RCAR_LVDS_SINGLE_LINK
;
769 if (lvds
->link_type
== RCAR_LVDS_SINGLE_LINK
) {
770 dev_dbg(dev
, "Single-link configuration detected\n");
774 lvds
->companion
= of_drm_find_bridge(companion
);
775 if (!lvds
->companion
) {
781 "Dual-link configuration detected (companion encoder %pOF)\n",
784 if (lvds
->link_type
== RCAR_LVDS_DUAL_LINK_ODD_EVEN_PIXELS
)
785 dev_dbg(dev
, "Data swapping required\n");
788 * FIXME: We should not be messing with the companion encoder private
789 * data from the primary encoder, we should rather let the companion
790 * encoder work things out on its own. However, the companion encoder
791 * doesn't hold a reference to the primary encoder, and
792 * drm_of_lvds_get_dual_link_pixel_order needs to be given references
793 * to the output ports of both encoders, therefore leave it like this
794 * for the time being.
796 companion_lvds
= bridge_to_rcar_lvds(lvds
->companion
);
797 companion_lvds
->link_type
= lvds
->link_type
;
800 of_node_put(companion
);
805 static int rcar_lvds_parse_dt(struct rcar_lvds
*lvds
)
809 ret
= drm_of_find_panel_or_bridge(lvds
->dev
->of_node
, 1, 0,
810 &lvds
->panel
, &lvds
->next_bridge
);
814 if (lvds
->info
->quirks
& RCAR_LVDS_QUIRK_DUAL_LINK
)
815 ret
= rcar_lvds_parse_dt_companion(lvds
);
819 * On D3/E3 the LVDS encoder provides a clock to the DU, which can be
820 * used for the DPAD output even when the LVDS output is not connected.
821 * Don't fail probe in that case as the DU will need the bridge to
824 if (lvds
->info
->quirks
& RCAR_LVDS_QUIRK_EXT_PLL
)
825 return ret
== -ENODEV
? 0 : ret
;
830 static struct clk
*rcar_lvds_get_clock(struct rcar_lvds
*lvds
, const char *name
,
835 clk
= devm_clk_get(lvds
->dev
, name
);
839 if (PTR_ERR(clk
) == -ENOENT
&& optional
)
842 if (PTR_ERR(clk
) != -EPROBE_DEFER
)
843 dev_err(lvds
->dev
, "failed to get %s clock\n",
844 name
? name
: "module");
849 static int rcar_lvds_get_clocks(struct rcar_lvds
*lvds
)
851 lvds
->clocks
.mod
= rcar_lvds_get_clock(lvds
, NULL
, false);
852 if (IS_ERR(lvds
->clocks
.mod
))
853 return PTR_ERR(lvds
->clocks
.mod
);
856 * LVDS encoders without an extended PLL have no external clock inputs.
858 if (!(lvds
->info
->quirks
& RCAR_LVDS_QUIRK_EXT_PLL
))
861 lvds
->clocks
.extal
= rcar_lvds_get_clock(lvds
, "extal", true);
862 if (IS_ERR(lvds
->clocks
.extal
))
863 return PTR_ERR(lvds
->clocks
.extal
);
865 lvds
->clocks
.dotclkin
[0] = rcar_lvds_get_clock(lvds
, "dclkin.0", true);
866 if (IS_ERR(lvds
->clocks
.dotclkin
[0]))
867 return PTR_ERR(lvds
->clocks
.dotclkin
[0]);
869 lvds
->clocks
.dotclkin
[1] = rcar_lvds_get_clock(lvds
, "dclkin.1", true);
870 if (IS_ERR(lvds
->clocks
.dotclkin
[1]))
871 return PTR_ERR(lvds
->clocks
.dotclkin
[1]);
873 /* At least one input to the PLL must be available. */
874 if (!lvds
->clocks
.extal
&& !lvds
->clocks
.dotclkin
[0] &&
875 !lvds
->clocks
.dotclkin
[1]) {
877 "no input clock (extal, dclkin.0 or dclkin.1)\n");
884 static const struct rcar_lvds_device_info rcar_lvds_r8a7790es1_info
= {
886 .quirks
= RCAR_LVDS_QUIRK_LANES
,
887 .pll_setup
= rcar_lvds_pll_setup_gen2
,
890 static const struct soc_device_attribute lvds_quirk_matches
[] = {
892 .soc_id
= "r8a7790", .revision
= "ES1.*",
893 .data
= &rcar_lvds_r8a7790es1_info
,
898 static int rcar_lvds_probe(struct platform_device
*pdev
)
900 const struct soc_device_attribute
*attr
;
901 struct rcar_lvds
*lvds
;
902 struct resource
*mem
;
905 lvds
= devm_kzalloc(&pdev
->dev
, sizeof(*lvds
), GFP_KERNEL
);
909 platform_set_drvdata(pdev
, lvds
);
911 lvds
->dev
= &pdev
->dev
;
912 lvds
->info
= of_device_get_match_data(&pdev
->dev
);
914 attr
= soc_device_match(lvds_quirk_matches
);
916 lvds
->info
= attr
->data
;
918 ret
= rcar_lvds_parse_dt(lvds
);
922 lvds
->bridge
.driver_private
= lvds
;
923 lvds
->bridge
.funcs
= &rcar_lvds_bridge_ops
;
924 lvds
->bridge
.of_node
= pdev
->dev
.of_node
;
926 mem
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
927 lvds
->mmio
= devm_ioremap_resource(&pdev
->dev
, mem
);
928 if (IS_ERR(lvds
->mmio
))
929 return PTR_ERR(lvds
->mmio
);
931 ret
= rcar_lvds_get_clocks(lvds
);
935 drm_bridge_add(&lvds
->bridge
);
940 static int rcar_lvds_remove(struct platform_device
*pdev
)
942 struct rcar_lvds
*lvds
= platform_get_drvdata(pdev
);
944 drm_bridge_remove(&lvds
->bridge
);
949 static const struct rcar_lvds_device_info rcar_lvds_gen2_info
= {
951 .pll_setup
= rcar_lvds_pll_setup_gen2
,
954 static const struct rcar_lvds_device_info rcar_lvds_gen3_info
= {
956 .quirks
= RCAR_LVDS_QUIRK_PWD
,
957 .pll_setup
= rcar_lvds_pll_setup_gen3
,
960 static const struct rcar_lvds_device_info rcar_lvds_r8a77970_info
= {
962 .quirks
= RCAR_LVDS_QUIRK_PWD
| RCAR_LVDS_QUIRK_GEN3_LVEN
,
963 .pll_setup
= rcar_lvds_pll_setup_gen2
,
966 static const struct rcar_lvds_device_info rcar_lvds_r8a77990_info
= {
968 .quirks
= RCAR_LVDS_QUIRK_GEN3_LVEN
| RCAR_LVDS_QUIRK_EXT_PLL
969 | RCAR_LVDS_QUIRK_DUAL_LINK
,
970 .pll_setup
= rcar_lvds_pll_setup_d3_e3
,
973 static const struct rcar_lvds_device_info rcar_lvds_r8a77995_info
= {
975 .quirks
= RCAR_LVDS_QUIRK_GEN3_LVEN
| RCAR_LVDS_QUIRK_PWD
976 | RCAR_LVDS_QUIRK_EXT_PLL
| RCAR_LVDS_QUIRK_DUAL_LINK
,
977 .pll_setup
= rcar_lvds_pll_setup_d3_e3
,
980 static const struct of_device_id rcar_lvds_of_table
[] = {
981 { .compatible
= "renesas,r8a7742-lvds", .data
= &rcar_lvds_gen2_info
},
982 { .compatible
= "renesas,r8a7743-lvds", .data
= &rcar_lvds_gen2_info
},
983 { .compatible
= "renesas,r8a7744-lvds", .data
= &rcar_lvds_gen2_info
},
984 { .compatible
= "renesas,r8a774a1-lvds", .data
= &rcar_lvds_gen3_info
},
985 { .compatible
= "renesas,r8a774b1-lvds", .data
= &rcar_lvds_gen3_info
},
986 { .compatible
= "renesas,r8a774c0-lvds", .data
= &rcar_lvds_r8a77990_info
},
987 { .compatible
= "renesas,r8a774e1-lvds", .data
= &rcar_lvds_gen3_info
},
988 { .compatible
= "renesas,r8a7790-lvds", .data
= &rcar_lvds_gen2_info
},
989 { .compatible
= "renesas,r8a7791-lvds", .data
= &rcar_lvds_gen2_info
},
990 { .compatible
= "renesas,r8a7793-lvds", .data
= &rcar_lvds_gen2_info
},
991 { .compatible
= "renesas,r8a7795-lvds", .data
= &rcar_lvds_gen3_info
},
992 { .compatible
= "renesas,r8a7796-lvds", .data
= &rcar_lvds_gen3_info
},
993 { .compatible
= "renesas,r8a77965-lvds", .data
= &rcar_lvds_gen3_info
},
994 { .compatible
= "renesas,r8a77970-lvds", .data
= &rcar_lvds_r8a77970_info
},
995 { .compatible
= "renesas,r8a77980-lvds", .data
= &rcar_lvds_gen3_info
},
996 { .compatible
= "renesas,r8a77990-lvds", .data
= &rcar_lvds_r8a77990_info
},
997 { .compatible
= "renesas,r8a77995-lvds", .data
= &rcar_lvds_r8a77995_info
},
1001 MODULE_DEVICE_TABLE(of
, rcar_lvds_of_table
);
1003 static struct platform_driver rcar_lvds_platform_driver
= {
1004 .probe
= rcar_lvds_probe
,
1005 .remove
= rcar_lvds_remove
,
1007 .name
= "rcar-lvds",
1008 .of_match_table
= rcar_lvds_of_table
,
1012 module_platform_driver(rcar_lvds_platform_driver
);
1014 MODULE_AUTHOR("Laurent Pinchart <laurent.pinchart@ideasonboard.com>");
1015 MODULE_DESCRIPTION("Renesas R-Car LVDS Encoder Driver");
1016 MODULE_LICENSE("GPL");