1 /* SPDX-License-Identifier: ISC */
2 /* Copyright (C) 2020 MediaTek Inc. */
4 #ifndef __MT7915_REGS_H
5 #define __MT7915_REGS_H
8 #define MT_MCU_WFDMA1_BASE 0x3000
9 #define MT_MCU_WFDMA1(ofs) (MT_MCU_WFDMA1_BASE + (ofs))
11 #define MT_MCU_INT_EVENT MT_MCU_WFDMA1(0x108)
12 #define MT_MCU_INT_EVENT_DMA_STOPPED BIT(0)
13 #define MT_MCU_INT_EVENT_DMA_INIT BIT(1)
14 #define MT_MCU_INT_EVENT_SER_TRIGGER BIT(2)
15 #define MT_MCU_INT_EVENT_RESET_DONE BIT(3)
17 #define MT_PLE_BASE 0x8000
18 #define MT_PLE(ofs) (MT_PLE_BASE + (ofs))
20 #define MT_PLE_FL_Q0_CTRL MT_PLE(0x1b0)
21 #define MT_PLE_FL_Q1_CTRL MT_PLE(0x1b4)
22 #define MT_PLE_FL_Q2_CTRL MT_PLE(0x1b8)
23 #define MT_PLE_FL_Q3_CTRL MT_PLE(0x1bc)
25 #define MT_PLE_AC_QEMPTY(ac, n) MT_PLE(0x300 + 0x10 * (ac) + \
27 #define MT_PLE_AMSDU_PACK_MSDU_CNT(n) MT_PLE(0x10e0 + ((n) << 2))
29 #define MT_MDP_BASE 0xf000
30 #define MT_MDP(ofs) (MT_MDP_BASE + (ofs))
32 #define MT_MDP_DCR0 MT_MDP(0x000)
33 #define MT_MDP_DCR0_DAMSDU_EN BIT(15)
35 #define MT_MDP_DCR1 MT_MDP(0x004)
36 #define MT_MDP_DCR1_MAX_RX_LEN GENMASK(15, 3)
38 #define MT_MDP_BNRCFR0(_band) MT_MDP(0x070 + ((_band) << 8))
39 #define MT_MDP_RCFR0_MCU_RX_MGMT GENMASK(5, 4)
40 #define MT_MDP_RCFR0_MCU_RX_CTL_NON_BAR GENMASK(7, 6)
41 #define MT_MDP_RCFR0_MCU_RX_CTL_BAR GENMASK(9, 8)
43 #define MT_MDP_BNRCFR1(_band) MT_MDP(0x074 + ((_band) << 8))
44 #define MT_MDP_RCFR1_MCU_RX_BYPASS GENMASK(23, 22)
45 #define MT_MDP_RCFR1_RX_DROPPED_UCAST GENMASK(28, 27)
46 #define MT_MDP_RCFR1_RX_DROPPED_MCAST GENMASK(30, 29)
47 #define MT_MDP_TO_HIF 0
48 #define MT_MDP_TO_WM 1
50 /* TMAC: band 0(0x21000), band 1(0xa1000) */
51 #define MT_WF_TMAC_BASE(_band) ((_band) ? 0xa1000 : 0x21000)
52 #define MT_WF_TMAC(_band, ofs) (MT_WF_TMAC_BASE(_band) + (ofs))
54 #define MT_TMAC_TCR0(_band) MT_WF_TMAC(_band, 0)
55 #define MT_TMAC_TCR0_TBTT_STOP_CTRL BIT(25)
57 #define MT_TMAC_CDTR(_band) MT_WF_TMAC(_band, 0x090)
58 #define MT_TMAC_ODTR(_band) MT_WF_TMAC(_band, 0x094)
59 #define MT_TIMEOUT_VAL_PLCP GENMASK(15, 0)
60 #define MT_TIMEOUT_VAL_CCA GENMASK(31, 16)
62 #define MT_TMAC_ICR0(_band) MT_WF_TMAC(_band, 0x0a4)
63 #define MT_IFS_EIFS GENMASK(8, 0)
64 #define MT_IFS_RIFS GENMASK(14, 10)
65 #define MT_IFS_SIFS GENMASK(22, 16)
66 #define MT_IFS_SLOT GENMASK(30, 24)
68 #define MT_TMAC_CTCR0(_band) MT_WF_TMAC(_band, 0x0f4)
69 #define MT_TMAC_CTCR0_INS_DDLMT_REFTIME GENMASK(5, 0)
70 #define MT_TMAC_CTCR0_INS_DDLMT_EN BIT(17)
71 #define MT_TMAC_CTCR0_INS_DDLMT_VHT_SMPDU_EN BIT(18)
73 #define MT_TMAC_TRCR0(_band) MT_WF_TMAC(_band, 0x09c)
74 #define MT_TMAC_TFCR0(_band) MT_WF_TMAC(_band, 0x1e0)
76 #define MT_WF_DMA_BASE(_band) ((_band) ? 0xa1e00 : 0x21e00)
77 #define MT_WF_DMA(_band, ofs) (MT_WF_DMA_BASE(_band) + (ofs))
79 #define MT_DMA_DCR0(_band) MT_WF_DMA(_band, 0x000)
80 #define MT_DMA_DCR0_MAX_RX_LEN GENMASK(15, 3)
81 #define MT_DMA_DCR0_RXD_G5_EN BIT(23)
83 /* ETBF: band 0(0x24000), band 1(0xa4000) */
84 #define MT_WF_ETBF_BASE(_band) ((_band) ? 0xa4000 : 0x24000)
85 #define MT_WF_ETBF(_band, ofs) (MT_WF_ETBF_BASE(_band) + (ofs))
87 #define MT_ETBF_TX_NDP_BFRP(_band) MT_WF_ETBF(_band, 0x040)
88 #define MT_ETBF_TX_FB_CPL GENMASK(31, 16)
89 #define MT_ETBF_TX_FB_TRI GENMASK(15, 0)
91 #define MT_ETBF_TX_APP_CNT(_band) MT_WF_ETBF(_band, 0x0f0)
92 #define MT_ETBF_TX_IBF_CNT GENMASK(31, 16)
93 #define MT_ETBF_TX_EBF_CNT GENMASK(15, 0)
95 #define MT_ETBF_RX_FB_CNT(_band) MT_WF_ETBF(_band, 0x0f8)
96 #define MT_ETBF_RX_FB_ALL GENMASK(31, 24)
97 #define MT_ETBF_RX_FB_HE GENMASK(23, 16)
98 #define MT_ETBF_RX_FB_VHT GENMASK(15, 8)
99 #define MT_ETBF_RX_FB_HT GENMASK(7, 0)
101 /* LPON: band 0(0x24200), band 1(0xa4200) */
102 #define MT_WF_LPON_BASE(_band) ((_band) ? 0xa4200 : 0x24200)
103 #define MT_WF_LPON(_band, ofs) (MT_WF_LPON_BASE(_band) + (ofs))
105 #define MT_LPON_UTTR0(_band) MT_WF_LPON(_band, 0x080)
106 #define MT_LPON_UTTR1(_band) MT_WF_LPON(_band, 0x084)
108 #define MT_LPON_TCR(_band, n) MT_WF_LPON(_band, 0x0a8 + (n) * 4)
109 #define MT_LPON_TCR_SW_MODE GENMASK(1, 0)
110 #define MT_LPON_TCR_SW_WRITE BIT(0)
112 /* MIB: band 0(0x24800), band 1(0xa4800) */
113 #define MT_WF_MIB_BASE(_band) ((_band) ? 0xa4800 : 0x24800)
114 #define MT_WF_MIB(_band, ofs) (MT_WF_MIB_BASE(_band) + (ofs))
116 #define MT_MIB_SDR3(_band) MT_WF_MIB(_band, 0x014)
117 #define MT_MIB_SDR3_FCS_ERR_MASK GENMASK(15, 0)
119 #define MT_MIB_SDR9(_band) MT_WF_MIB(_band, 0x02c)
120 #define MT_MIB_SDR9_BUSY_MASK GENMASK(23, 0)
122 #define MT_MIB_SDR16(_band) MT_WF_MIB(_band, 0x048)
123 #define MT_MIB_SDR16_BUSY_MASK GENMASK(23, 0)
125 #define MT_MIB_SDR34(_band) MT_WF_MIB(_band, 0x090)
126 #define MT_MIB_MU_BF_TX_CNT GENMASK(15, 0)
128 #define MT_MIB_SDR36(_band) MT_WF_MIB(_band, 0x098)
129 #define MT_MIB_SDR36_TXTIME_MASK GENMASK(23, 0)
130 #define MT_MIB_SDR37(_band) MT_WF_MIB(_band, 0x09c)
131 #define MT_MIB_SDR37_RXTIME_MASK GENMASK(23, 0)
133 #define MT_MIB_DR8(_band) MT_WF_MIB(_band, 0x0c0)
134 #define MT_MIB_DR9(_band) MT_WF_MIB(_band, 0x0c4)
135 #define MT_MIB_DR11(_band) MT_WF_MIB(_band, 0x0cc)
137 #define MT_MIB_MB_SDR0(_band, n) MT_WF_MIB(_band, 0x100 + ((n) << 4))
138 #define MT_MIB_RTS_RETRIES_COUNT_MASK GENMASK(31, 16)
139 #define MT_MIB_RTS_COUNT_MASK GENMASK(15, 0)
141 #define MT_MIB_MB_SDR1(_band, n) MT_WF_MIB(_band, 0x104 + ((n) << 4))
142 #define MT_MIB_BA_MISS_COUNT_MASK GENMASK(15, 0)
143 #define MT_MIB_ACK_FAIL_COUNT_MASK GENMASK(31, 16)
145 #define MT_MIB_MB_SDR2(_band, n) MT_WF_MIB(_band, 0x108 + ((n) << 4))
146 #define MT_MIB_FRAME_RETRIES_COUNT_MASK GENMASK(15, 0)
148 #define MT_TX_AGG_CNT(_band, n) MT_WF_MIB(_band, 0x0a8 + ((n) << 2))
149 #define MT_TX_AGG_CNT2(_band, n) MT_WF_MIB(_band, 0x164 + ((n) << 2))
150 #define MT_MIB_ARNG(_band, n) MT_WF_MIB(_band, 0x4b8 + ((n) << 2))
151 #define MT_MIB_ARNCR_RANGE(val, n) (((val) >> ((n) << 3)) & GENMASK(7, 0))
153 #define MT_WTBLON_TOP_BASE 0x34000
154 #define MT_WTBLON_TOP(ofs) (MT_WTBLON_TOP_BASE + (ofs))
155 #define MT_WTBLON_TOP_WDUCR MT_WTBLON_TOP(0x0)
156 #define MT_WTBLON_TOP_WDUCR_GROUP GENMASK(2, 0)
158 #define MT_WTBL_UPDATE MT_WTBLON_TOP(0x030)
159 #define MT_WTBL_UPDATE_WLAN_IDX GENMASK(9, 0)
160 #define MT_WTBL_UPDATE_ADM_COUNT_CLEAR BIT(12)
161 #define MT_WTBL_UPDATE_BUSY BIT(31)
163 #define MT_WTBL_BASE 0x38000
164 #define MT_WTBL_LMAC_ID GENMASK(14, 8)
165 #define MT_WTBL_LMAC_DW GENMASK(7, 2)
166 #define MT_WTBL_LMAC_OFFS(_id, _dw) (MT_WTBL_BASE | \
167 FIELD_PREP(MT_WTBL_LMAC_ID, _id) | \
168 FIELD_PREP(MT_WTBL_LMAC_DW, _dw))
170 /* AGG: band 0(0x20800), band 1(0xa0800) */
171 #define MT_WF_AGG_BASE(_band) ((_band) ? 0xa0800 : 0x20800)
172 #define MT_WF_AGG(_band, ofs) (MT_WF_AGG_BASE(_band) + (ofs))
174 #define MT_AGG_AWSCR0(_band, _n) MT_WF_AGG(_band, 0x05c + (_n) * 4)
175 #define MT_AGG_PCR0(_band, _n) MT_WF_AGG(_band, 0x06c + (_n) * 4)
176 #define MT_AGG_PCR0_MM_PROT BIT(0)
177 #define MT_AGG_PCR0_GF_PROT BIT(1)
178 #define MT_AGG_PCR0_BW20_PROT BIT(2)
179 #define MT_AGG_PCR0_BW40_PROT BIT(4)
180 #define MT_AGG_PCR0_BW80_PROT BIT(6)
181 #define MT_AGG_PCR0_ERP_PROT GENMASK(12, 8)
182 #define MT_AGG_PCR0_VHT_PROT BIT(13)
183 #define MT_AGG_PCR0_PTA_WIN_DIS BIT(15)
185 #define MT_AGG_PCR1_RTS0_NUM_THRES GENMASK(31, 23)
186 #define MT_AGG_PCR1_RTS0_LEN_THRES GENMASK(19, 0)
188 #define MT_AGG_ACR0(_band) MT_WF_AGG(_band, 0x084)
189 #define MT_AGG_ACR_CFEND_RATE GENMASK(13, 0)
190 #define MT_AGG_ACR_BAR_RATE GENMASK(29, 16)
192 #define MT_AGG_MRCR(_band) MT_WF_AGG(_band, 0x098)
193 #define MT_AGG_MRCR_BAR_CNT_LIMIT GENMASK(15, 12)
194 #define MT_AGG_MRCR_LAST_RTS_CTS_RN BIT(6)
195 #define MT_AGG_MRCR_RTS_FAIL_LIMIT GENMASK(11, 7)
196 #define MT_AGG_MRCR_TXCMD_RTS_FAIL_LIMIT GENMASK(28, 24)
198 #define MT_AGG_ATCR1(_band) MT_WF_AGG(_band, 0x0f0)
199 #define MT_AGG_ATCR3(_band) MT_WF_AGG(_band, 0x0f4)
201 /* ARB: band 0(0x20c00), band 1(0xa0c00) */
202 #define MT_WF_ARB_BASE(_band) ((_band) ? 0xa0c00 : 0x20c00)
203 #define MT_WF_ARB(_band, ofs) (MT_WF_ARB_BASE(_band) + (ofs))
205 #define MT_ARB_SCR(_band) MT_WF_ARB(_band, 0x080)
206 #define MT_ARB_SCR_TX_DISABLE BIT(8)
207 #define MT_ARB_SCR_RX_DISABLE BIT(9)
209 #define MT_ARB_DRNGR0(_band, _n) MT_WF_ARB(_band, 0x194 + (_n) * 4)
211 /* RMAC: band 0(0x21400), band 1(0xa1400) */
212 #define MT_WF_RMAC_BASE(_band) ((_band) ? 0xa1400 : 0x21400)
213 #define MT_WF_RMAC(_band, ofs) (MT_WF_RMAC_BASE(_band) + (ofs))
215 #define MT_WF_RFCR(_band) MT_WF_RMAC(_band, 0x000)
216 #define MT_WF_RFCR_DROP_STBC_MULTI BIT(0)
217 #define MT_WF_RFCR_DROP_FCSFAIL BIT(1)
218 #define MT_WF_RFCR_DROP_VERSION BIT(3)
219 #define MT_WF_RFCR_DROP_PROBEREQ BIT(4)
220 #define MT_WF_RFCR_DROP_MCAST BIT(5)
221 #define MT_WF_RFCR_DROP_BCAST BIT(6)
222 #define MT_WF_RFCR_DROP_MCAST_FILTERED BIT(7)
223 #define MT_WF_RFCR_DROP_A3_MAC BIT(8)
224 #define MT_WF_RFCR_DROP_A3_BSSID BIT(9)
225 #define MT_WF_RFCR_DROP_A2_BSSID BIT(10)
226 #define MT_WF_RFCR_DROP_OTHER_BEACON BIT(11)
227 #define MT_WF_RFCR_DROP_FRAME_REPORT BIT(12)
228 #define MT_WF_RFCR_DROP_CTL_RSV BIT(13)
229 #define MT_WF_RFCR_DROP_CTS BIT(14)
230 #define MT_WF_RFCR_DROP_RTS BIT(15)
231 #define MT_WF_RFCR_DROP_DUPLICATE BIT(16)
232 #define MT_WF_RFCR_DROP_OTHER_BSS BIT(17)
233 #define MT_WF_RFCR_DROP_OTHER_UC BIT(18)
234 #define MT_WF_RFCR_DROP_OTHER_TIM BIT(19)
235 #define MT_WF_RFCR_DROP_NDPA BIT(20)
236 #define MT_WF_RFCR_DROP_UNWANTED_CTL BIT(21)
238 #define MT_WF_RFCR1(_band) MT_WF_RMAC(_band, 0x004)
239 #define MT_WF_RFCR1_DROP_ACK BIT(4)
240 #define MT_WF_RFCR1_DROP_BF_POLL BIT(5)
241 #define MT_WF_RFCR1_DROP_BA BIT(6)
242 #define MT_WF_RFCR1_DROP_CFEND BIT(7)
243 #define MT_WF_RFCR1_DROP_CFACK BIT(8)
245 #define MT_WF_RMAC_MIB_TIME0(_band) MT_WF_RMAC(_band, 0x03c4)
246 #define MT_WF_RMAC_MIB_RXTIME_CLR BIT(31)
247 #define MT_WF_RMAC_MIB_RXTIME_EN BIT(30)
249 #define MT_WF_RMAC_MIB_AIRTIME14(_band) MT_WF_RMAC(_band, 0x03b8)
250 #define MT_MIB_OBSSTIME_MASK GENMASK(23, 0)
251 #define MT_WF_RMAC_MIB_AIRTIME0(_band) MT_WF_RMAC(_band, 0x0380)
254 #define MT_WFDMA0_BASE 0xd4000
255 #define MT_WFDMA0(ofs) (MT_WFDMA0_BASE + (ofs))
257 #define MT_WFDMA0_RST MT_WFDMA0(0x100)
258 #define MT_WFDMA0_RST_LOGIC_RST BIT(4)
259 #define MT_WFDMA0_RST_DMASHDL_ALL_RST BIT(5)
261 #define MT_WFDMA0_BUSY_ENA MT_WFDMA0(0x13c)
262 #define MT_WFDMA0_BUSY_ENA_TX_FIFO0 BIT(0)
263 #define MT_WFDMA0_BUSY_ENA_TX_FIFO1 BIT(1)
264 #define MT_WFDMA0_BUSY_ENA_RX_FIFO BIT(2)
266 #define MT_WFDMA0_GLO_CFG MT_WFDMA0(0x208)
267 #define MT_WFDMA0_GLO_CFG_TX_DMA_EN BIT(0)
268 #define MT_WFDMA0_GLO_CFG_RX_DMA_EN BIT(2)
270 #define MT_WFDMA0_RST_DTX_PTR MT_WFDMA0(0x20c)
271 #define MT_WFDMA0_PRI_DLY_INT_CFG0 MT_WFDMA0(0x2f0)
273 #define MT_RX_DATA_RING_BASE MT_WFDMA0(0x500)
275 #define MT_WFDMA0_RX_RING0_EXT_CTRL MT_WFDMA0(0x680)
276 #define MT_WFDMA0_RX_RING1_EXT_CTRL MT_WFDMA0(0x684)
277 #define MT_WFDMA0_RX_RING2_EXT_CTRL MT_WFDMA0(0x688)
280 #define MT_WFDMA1_BASE 0xd5000
281 #define MT_WFDMA1(ofs) (MT_WFDMA1_BASE + (ofs))
283 #define MT_WFDMA1_RST MT_WFDMA1(0x100)
284 #define MT_WFDMA1_RST_LOGIC_RST BIT(4)
285 #define MT_WFDMA1_RST_DMASHDL_ALL_RST BIT(5)
287 #define MT_WFDMA1_BUSY_ENA MT_WFDMA1(0x13c)
288 #define MT_WFDMA1_BUSY_ENA_TX_FIFO0 BIT(0)
289 #define MT_WFDMA1_BUSY_ENA_TX_FIFO1 BIT(1)
290 #define MT_WFDMA1_BUSY_ENA_RX_FIFO BIT(2)
292 #define MT_MCU_CMD MT_WFDMA1(0x1f0)
293 #define MT_MCU_CMD_STOP_DMA_FW_RELOAD BIT(1)
294 #define MT_MCU_CMD_STOP_DMA BIT(2)
295 #define MT_MCU_CMD_RESET_DONE BIT(3)
296 #define MT_MCU_CMD_RECOVERY_DONE BIT(4)
297 #define MT_MCU_CMD_NORMAL_STATE BIT(5)
298 #define MT_MCU_CMD_ERROR_MASK GENMASK(5, 1)
300 #define MT_WFDMA1_GLO_CFG MT_WFDMA1(0x208)
301 #define MT_WFDMA1_GLO_CFG_TX_DMA_EN BIT(0)
302 #define MT_WFDMA1_GLO_CFG_RX_DMA_EN BIT(2)
303 #define MT_WFDMA1_GLO_CFG_OMIT_TX_INFO BIT(28)
304 #define MT_WFDMA1_GLO_CFG_OMIT_RX_INFO BIT(27)
306 #define MT_WFDMA1_RST_DTX_PTR MT_WFDMA1(0x20c)
307 #define MT_WFDMA1_PRI_DLY_INT_CFG0 MT_WFDMA1(0x2f0)
309 #define MT_TX_RING_BASE MT_WFDMA1(0x300)
310 #define MT_RX_EVENT_RING_BASE MT_WFDMA1(0x500)
312 #define MT_WFDMA1_TX_RING0_EXT_CTRL MT_WFDMA1(0x600)
313 #define MT_WFDMA1_TX_RING1_EXT_CTRL MT_WFDMA1(0x604)
314 #define MT_WFDMA1_TX_RING2_EXT_CTRL MT_WFDMA1(0x608)
315 #define MT_WFDMA1_TX_RING3_EXT_CTRL MT_WFDMA1(0x60c)
316 #define MT_WFDMA1_TX_RING4_EXT_CTRL MT_WFDMA1(0x610)
317 #define MT_WFDMA1_TX_RING5_EXT_CTRL MT_WFDMA1(0x614)
318 #define MT_WFDMA1_TX_RING6_EXT_CTRL MT_WFDMA1(0x618)
319 #define MT_WFDMA1_TX_RING7_EXT_CTRL MT_WFDMA1(0x61c)
321 #define MT_WFDMA1_TX_RING16_EXT_CTRL MT_WFDMA1(0x640)
322 #define MT_WFDMA1_TX_RING17_EXT_CTRL MT_WFDMA1(0x644)
323 #define MT_WFDMA1_TX_RING18_EXT_CTRL MT_WFDMA1(0x648)
324 #define MT_WFDMA1_TX_RING19_EXT_CTRL MT_WFDMA1(0x64c)
325 #define MT_WFDMA1_TX_RING20_EXT_CTRL MT_WFDMA1(0x650)
326 #define MT_WFDMA1_TX_RING21_EXT_CTRL MT_WFDMA1(0x654)
327 #define MT_WFDMA1_TX_RING22_EXT_CTRL MT_WFDMA1(0x658)
328 #define MT_WFDMA1_TX_RING23_EXT_CTRL MT_WFDMA1(0x65c)
330 #define MT_WFDMA1_RX_RING0_EXT_CTRL MT_WFDMA1(0x680)
331 #define MT_WFDMA1_RX_RING1_EXT_CTRL MT_WFDMA1(0x684)
332 #define MT_WFDMA1_RX_RING2_EXT_CTRL MT_WFDMA1(0x688)
333 #define MT_WFDMA1_RX_RING3_EXT_CTRL MT_WFDMA1(0x68c)
336 #define MT_WFDMA_EXT_CSR_BASE 0xd7000
337 #define MT_WFDMA_EXT_CSR(ofs) (MT_WFDMA_EXT_CSR_BASE + (ofs))
339 #define MT_INT_SOURCE_CSR MT_WFDMA_EXT_CSR(0x10)
340 #define MT_INT_MASK_CSR MT_WFDMA_EXT_CSR(0x14)
341 #define MT_INT_RX_DONE_DATA0 BIT(16)
342 #define MT_INT_RX_DONE_DATA1 BIT(17)
343 #define MT_INT_RX_DONE_WM BIT(0)
344 #define MT_INT_RX_DONE_WA BIT(1)
345 #define MT_INT_RX_DONE_ALL (BIT(0) | BIT(1) | GENMASK(17, 16))
346 #define MT_INT_TX_DONE_MCU_WA BIT(15)
347 #define MT_INT_TX_DONE_FWDL BIT(26)
348 #define MT_INT_TX_DONE_MCU_WM BIT(27)
349 #define MT_INT_TX_DONE_BAND0 BIT(30)
350 #define MT_INT_TX_DONE_BAND1 BIT(31)
351 #define MT_INT_MCU_CMD BIT(29)
353 #define MT_INT_TX_DONE_MCU (MT_INT_TX_DONE_MCU_WA | \
354 MT_INT_TX_DONE_MCU_WM | \
357 #define MT_WFDMA_EXT_CSR_HIF_MISC MT_WFDMA_EXT_CSR(0x44)
358 #define MT_WFDMA_EXT_CSR_HIF_MISC_BUSY BIT(0)
361 #define MT_WFDMA0_PCIE1_BASE 0xd8000
362 #define MT_WFDMA0_PCIE1(ofs) (MT_WFDMA0_PCIE1_BASE + (ofs))
364 #define MT_WFDMA0_PCIE1_BUSY_ENA MT_WFDMA0_PCIE1(0x13c)
365 #define MT_WFDMA0_PCIE1_BUSY_ENA_TX_FIFO0 BIT(0)
366 #define MT_WFDMA0_PCIE1_BUSY_ENA_TX_FIFO1 BIT(1)
367 #define MT_WFDMA0_PCIE1_BUSY_ENA_RX_FIFO BIT(2)
370 #define MT_WFDMA1_PCIE1_BASE 0xd9000
371 #define MT_WFDMA1_PCIE1(ofs) (MT_WFDMA0_PCIE1_BASE + (ofs))
373 #define MT_WFDMA1_PCIE1_BUSY_ENA MT_WFDMA1_PCIE1(0x13c)
374 #define MT_WFDMA1_PCIE1_BUSY_ENA_TX_FIFO0 BIT(0)
375 #define MT_WFDMA1_PCIE1_BUSY_ENA_TX_FIFO1 BIT(1)
376 #define MT_WFDMA1_PCIE1_BUSY_ENA_RX_FIFO BIT(2)
378 #define MT_INFRA_CFG_BASE 0xf1000
379 #define MT_INFRA(ofs) (MT_INFRA_CFG_BASE + (ofs))
381 #define MT_HIF_REMAP_L1 MT_INFRA(0x1ac)
382 #define MT_HIF_REMAP_L1_MASK GENMASK(15, 0)
383 #define MT_HIF_REMAP_L1_OFFSET GENMASK(15, 0)
384 #define MT_HIF_REMAP_L1_BASE GENMASK(31, 16)
385 #define MT_HIF_REMAP_BASE_L1 0xe0000
387 #define MT_HIF_REMAP_L2 MT_INFRA(0x1b0)
388 #define MT_HIF_REMAP_L2_MASK GENMASK(19, 0)
389 #define MT_HIF_REMAP_L2_OFFSET GENMASK(11, 0)
390 #define MT_HIF_REMAP_L2_BASE GENMASK(31, 12)
391 #define MT_HIF_REMAP_BASE_L2 0x00000
393 #define MT_SWDEF_BASE 0x41f200
394 #define MT_SWDEF(ofs) (MT_SWDEF_BASE + (ofs))
395 #define MT_SWDEF_MODE MT_SWDEF(0x3c)
396 #define MT_SWDEF_NORMAL_MODE 0
397 #define MT_SWDEF_ICAP_MODE 1
398 #define MT_SWDEF_SPECTRUM_MODE 2
400 #define MT_TOP_BASE 0x18060000
401 #define MT_TOP(ofs) (MT_TOP_BASE + (ofs))
403 #define MT_TOP_LPCR_HOST_BAND0 MT_TOP(0x10)
404 #define MT_TOP_LPCR_HOST_FW_OWN BIT(0)
405 #define MT_TOP_LPCR_HOST_DRV_OWN BIT(1)
407 #define MT_TOP_MISC MT_TOP(0xf0)
408 #define MT_TOP_MISC_FW_STATE GENMASK(2, 0)
410 #define MT_HW_BOUND 0x70010020
411 #define MT_HW_CHIPID 0x70010200
412 #define MT_HW_REV 0x70010204
414 #define MT_PCIE_MAC_BASE 0x74030000
415 #define MT_PCIE_MAC(ofs) (MT_PCIE_MAC_BASE + (ofs))
416 #define MT_PCIE_MAC_INT_ENABLE MT_PCIE_MAC(0x188)
418 #define MT_WF_IRPI_BASE 0x83006000
419 #define MT_WF_IRPI(ofs) (MT_WF_IRPI_BASE + ((ofs) << 16))
421 /* PHY: band 0(0x83080000), band 1(0x83090000) */
422 #define MT_WF_PHY_BASE 0x83080000
423 #define MT_WF_PHY(ofs) (MT_WF_PHY_BASE + (ofs))
425 #define MT_WF_PHY_RX_CTRL1(_phy) MT_WF_PHY(0x2004 + ((_phy) << 16))
426 #define MT_WF_PHY_RX_CTRL1_IPI_EN GENMASK(2, 0)
427 #define MT_WF_PHY_RX_CTRL1_STSCNT_EN GENMASK(11, 9)
429 #define MT_WF_PHY_RXTD12(_phy) MT_WF_PHY(0x8230 + ((_phy) << 16))
430 #define MT_WF_PHY_RXTD12_IRPI_SW_CLR_ONLY BIT(18)
431 #define MT_WF_PHY_RXTD12_IRPI_SW_CLR BIT(29)