1 // SPDX-License-Identifier: GPL-2.0+
3 * PCI Express PCI Hot Plug Driver
5 * Copyright (C) 1995,2001 Compaq Computer Corporation
6 * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
7 * Copyright (C) 2001 IBM Corp.
8 * Copyright (C) 2003-2004 Intel Corporation
10 * All rights reserved.
12 * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
15 #define dev_fmt(fmt) "pciehp: " fmt
17 #include <linux/dmi.h>
18 #include <linux/kernel.h>
19 #include <linux/types.h>
20 #include <linux/jiffies.h>
21 #include <linux/kthread.h>
22 #include <linux/pci.h>
23 #include <linux/pm_runtime.h>
24 #include <linux/interrupt.h>
25 #include <linux/slab.h>
30 static const struct dmi_system_id inband_presence_disabled_dmi_table
[] = {
32 * Match all Dell systems, as some Dell systems have inband
33 * presence disabled on NVMe slots (but don't support the bit to
34 * report it). Setting inband presence disabled should have no
35 * negative effect, except on broken hotplug slots that never
36 * assert presence detect--and those will still work, they will
37 * just have a bit of extra delay before being probed.
40 .ident
= "Dell System",
42 DMI_MATCH(DMI_OEM_STRING
, "Dell System"),
48 static inline struct pci_dev
*ctrl_dev(struct controller
*ctrl
)
50 return ctrl
->pcie
->port
;
53 static irqreturn_t
pciehp_isr(int irq
, void *dev_id
);
54 static irqreturn_t
pciehp_ist(int irq
, void *dev_id
);
55 static int pciehp_poll(void *data
);
57 static inline int pciehp_request_irq(struct controller
*ctrl
)
59 int retval
, irq
= ctrl
->pcie
->irq
;
61 if (pciehp_poll_mode
) {
62 ctrl
->poll_thread
= kthread_run(&pciehp_poll
, ctrl
,
65 return PTR_ERR_OR_ZERO(ctrl
->poll_thread
);
68 /* Installs the interrupt handler */
69 retval
= request_threaded_irq(irq
, pciehp_isr
, pciehp_ist
,
70 IRQF_SHARED
, "pciehp", ctrl
);
72 ctrl_err(ctrl
, "Cannot get irq %d for the hotplug controller\n",
77 static inline void pciehp_free_irq(struct controller
*ctrl
)
80 kthread_stop(ctrl
->poll_thread
);
82 free_irq(ctrl
->pcie
->irq
, ctrl
);
85 static int pcie_poll_cmd(struct controller
*ctrl
, int timeout
)
87 struct pci_dev
*pdev
= ctrl_dev(ctrl
);
91 pcie_capability_read_word(pdev
, PCI_EXP_SLTSTA
, &slot_status
);
92 if (slot_status
== (u16
) ~0) {
93 ctrl_info(ctrl
, "%s: no response from device\n",
98 if (slot_status
& PCI_EXP_SLTSTA_CC
) {
99 pcie_capability_write_word(pdev
, PCI_EXP_SLTSTA
,
105 } while (timeout
>= 0);
106 return 0; /* timeout */
109 static void pcie_wait_cmd(struct controller
*ctrl
)
111 unsigned int msecs
= pciehp_poll_mode
? 2500 : 1000;
112 unsigned long duration
= msecs_to_jiffies(msecs
);
113 unsigned long cmd_timeout
= ctrl
->cmd_started
+ duration
;
114 unsigned long now
, timeout
;
118 * If the controller does not generate notifications for command
119 * completions, we never need to wait between writes.
121 if (NO_CMD_CMPL(ctrl
))
128 * Even if the command has already timed out, we want to call
129 * pcie_poll_cmd() so it can clear PCI_EXP_SLTSTA_CC.
132 if (time_before_eq(cmd_timeout
, now
))
135 timeout
= cmd_timeout
- now
;
137 if (ctrl
->slot_ctrl
& PCI_EXP_SLTCTL_HPIE
&&
138 ctrl
->slot_ctrl
& PCI_EXP_SLTCTL_CCIE
)
139 rc
= wait_event_timeout(ctrl
->queue
, !ctrl
->cmd_busy
, timeout
);
141 rc
= pcie_poll_cmd(ctrl
, jiffies_to_msecs(timeout
));
144 ctrl_info(ctrl
, "Timeout on hotplug command %#06x (issued %u msec ago)\n",
146 jiffies_to_msecs(jiffies
- ctrl
->cmd_started
));
149 #define CC_ERRATUM_MASK (PCI_EXP_SLTCTL_PCC | \
150 PCI_EXP_SLTCTL_PIC | \
151 PCI_EXP_SLTCTL_AIC | \
154 static void pcie_do_write_cmd(struct controller
*ctrl
, u16 cmd
,
157 struct pci_dev
*pdev
= ctrl_dev(ctrl
);
158 u16 slot_ctrl_orig
, slot_ctrl
;
160 mutex_lock(&ctrl
->ctrl_lock
);
163 * Always wait for any previous command that might still be in progress
167 pcie_capability_read_word(pdev
, PCI_EXP_SLTCTL
, &slot_ctrl
);
168 if (slot_ctrl
== (u16
) ~0) {
169 ctrl_info(ctrl
, "%s: no response from device\n", __func__
);
173 slot_ctrl_orig
= slot_ctrl
;
175 slot_ctrl
|= (cmd
& mask
);
178 ctrl
->slot_ctrl
= slot_ctrl
;
179 pcie_capability_write_word(pdev
, PCI_EXP_SLTCTL
, slot_ctrl
);
180 ctrl
->cmd_started
= jiffies
;
183 * Controllers with the Intel CF118 and similar errata advertise
184 * Command Completed support, but they only set Command Completed
185 * if we change the "Control" bits for power, power indicator,
186 * attention indicator, or interlock. If we only change the
187 * "Enable" bits, they never set the Command Completed bit.
189 if (pdev
->broken_cmd_compl
&&
190 (slot_ctrl_orig
& CC_ERRATUM_MASK
) == (slot_ctrl
& CC_ERRATUM_MASK
))
194 * Optionally wait for the hardware to be ready for a new command,
195 * indicating completion of the above issued command.
201 mutex_unlock(&ctrl
->ctrl_lock
);
205 * pcie_write_cmd - Issue controller command
206 * @ctrl: controller to which the command is issued
207 * @cmd: command value written to slot control register
208 * @mask: bitmask of slot control register to be modified
210 static void pcie_write_cmd(struct controller
*ctrl
, u16 cmd
, u16 mask
)
212 pcie_do_write_cmd(ctrl
, cmd
, mask
, true);
215 /* Same as above without waiting for the hardware to latch */
216 static void pcie_write_cmd_nowait(struct controller
*ctrl
, u16 cmd
, u16 mask
)
218 pcie_do_write_cmd(ctrl
, cmd
, mask
, false);
222 * pciehp_check_link_active() - Is the link active
223 * @ctrl: PCIe hotplug controller
225 * Check whether the downstream link is currently active. Note it is
226 * possible that the card is removed immediately after this so the
227 * caller may need to take it into account.
229 * If the hotplug controller itself is not available anymore returns
232 int pciehp_check_link_active(struct controller
*ctrl
)
234 struct pci_dev
*pdev
= ctrl_dev(ctrl
);
238 ret
= pcie_capability_read_word(pdev
, PCI_EXP_LNKSTA
, &lnk_status
);
239 if (ret
== PCIBIOS_DEVICE_NOT_FOUND
|| lnk_status
== (u16
)~0)
242 ret
= !!(lnk_status
& PCI_EXP_LNKSTA_DLLLA
);
243 ctrl_dbg(ctrl
, "%s: lnk_status = %x\n", __func__
, lnk_status
);
248 static bool pci_bus_check_dev(struct pci_bus
*bus
, int devfn
)
252 int delay
= 1000, step
= 20;
256 found
= pci_bus_read_dev_vendor_id(bus
, devfn
, &l
, 0);
267 pr_debug("pci %04x:%02x:%02x.%d id reading try %d times with interval %d ms to get %08x\n",
268 pci_domain_nr(bus
), bus
->number
, PCI_SLOT(devfn
),
269 PCI_FUNC(devfn
), count
, step
, l
);
274 static void pcie_wait_for_presence(struct pci_dev
*pdev
)
280 pcie_capability_read_word(pdev
, PCI_EXP_SLTSTA
, &slot_status
);
281 if (slot_status
& PCI_EXP_SLTSTA_PDS
)
285 } while (timeout
> 0);
288 int pciehp_check_link_status(struct controller
*ctrl
)
290 struct pci_dev
*pdev
= ctrl_dev(ctrl
);
294 if (!pcie_wait_for_link(pdev
, true)) {
295 ctrl_info(ctrl
, "Slot(%s): No link\n", slot_name(ctrl
));
299 if (ctrl
->inband_presence_disabled
)
300 pcie_wait_for_presence(pdev
);
302 found
= pci_bus_check_dev(ctrl
->pcie
->port
->subordinate
,
305 /* ignore link or presence changes up to this point */
307 atomic_and(~(PCI_EXP_SLTSTA_DLLSC
| PCI_EXP_SLTSTA_PDC
),
308 &ctrl
->pending_events
);
310 pcie_capability_read_word(pdev
, PCI_EXP_LNKSTA
, &lnk_status
);
311 ctrl_dbg(ctrl
, "%s: lnk_status = %x\n", __func__
, lnk_status
);
312 if ((lnk_status
& PCI_EXP_LNKSTA_LT
) ||
313 !(lnk_status
& PCI_EXP_LNKSTA_NLW
)) {
314 ctrl_info(ctrl
, "Slot(%s): Cannot train link: status %#06x\n",
315 slot_name(ctrl
), lnk_status
);
319 pcie_update_link_speed(ctrl
->pcie
->port
->subordinate
, lnk_status
);
322 ctrl_info(ctrl
, "Slot(%s): No device found\n",
330 static int __pciehp_link_set(struct controller
*ctrl
, bool enable
)
332 struct pci_dev
*pdev
= ctrl_dev(ctrl
);
335 pcie_capability_read_word(pdev
, PCI_EXP_LNKCTL
, &lnk_ctrl
);
338 lnk_ctrl
&= ~PCI_EXP_LNKCTL_LD
;
340 lnk_ctrl
|= PCI_EXP_LNKCTL_LD
;
342 pcie_capability_write_word(pdev
, PCI_EXP_LNKCTL
, lnk_ctrl
);
343 ctrl_dbg(ctrl
, "%s: lnk_ctrl = %x\n", __func__
, lnk_ctrl
);
347 static int pciehp_link_enable(struct controller
*ctrl
)
349 return __pciehp_link_set(ctrl
, true);
352 int pciehp_get_raw_indicator_status(struct hotplug_slot
*hotplug_slot
,
355 struct controller
*ctrl
= to_ctrl(hotplug_slot
);
356 struct pci_dev
*pdev
= ctrl_dev(ctrl
);
359 pci_config_pm_runtime_get(pdev
);
360 pcie_capability_read_word(pdev
, PCI_EXP_SLTCTL
, &slot_ctrl
);
361 pci_config_pm_runtime_put(pdev
);
362 *status
= (slot_ctrl
& (PCI_EXP_SLTCTL_AIC
| PCI_EXP_SLTCTL_PIC
)) >> 6;
366 int pciehp_get_attention_status(struct hotplug_slot
*hotplug_slot
, u8
*status
)
368 struct controller
*ctrl
= to_ctrl(hotplug_slot
);
369 struct pci_dev
*pdev
= ctrl_dev(ctrl
);
372 pci_config_pm_runtime_get(pdev
);
373 pcie_capability_read_word(pdev
, PCI_EXP_SLTCTL
, &slot_ctrl
);
374 pci_config_pm_runtime_put(pdev
);
375 ctrl_dbg(ctrl
, "%s: SLOTCTRL %x, value read %x\n", __func__
,
376 pci_pcie_cap(ctrl
->pcie
->port
) + PCI_EXP_SLTCTL
, slot_ctrl
);
378 switch (slot_ctrl
& PCI_EXP_SLTCTL_AIC
) {
379 case PCI_EXP_SLTCTL_ATTN_IND_ON
:
380 *status
= 1; /* On */
382 case PCI_EXP_SLTCTL_ATTN_IND_BLINK
:
383 *status
= 2; /* Blink */
385 case PCI_EXP_SLTCTL_ATTN_IND_OFF
:
386 *status
= 0; /* Off */
396 void pciehp_get_power_status(struct controller
*ctrl
, u8
*status
)
398 struct pci_dev
*pdev
= ctrl_dev(ctrl
);
401 pcie_capability_read_word(pdev
, PCI_EXP_SLTCTL
, &slot_ctrl
);
402 ctrl_dbg(ctrl
, "%s: SLOTCTRL %x value read %x\n", __func__
,
403 pci_pcie_cap(ctrl
->pcie
->port
) + PCI_EXP_SLTCTL
, slot_ctrl
);
405 switch (slot_ctrl
& PCI_EXP_SLTCTL_PCC
) {
406 case PCI_EXP_SLTCTL_PWR_ON
:
407 *status
= 1; /* On */
409 case PCI_EXP_SLTCTL_PWR_OFF
:
410 *status
= 0; /* Off */
418 void pciehp_get_latch_status(struct controller
*ctrl
, u8
*status
)
420 struct pci_dev
*pdev
= ctrl_dev(ctrl
);
423 pcie_capability_read_word(pdev
, PCI_EXP_SLTSTA
, &slot_status
);
424 *status
= !!(slot_status
& PCI_EXP_SLTSTA_MRLSS
);
428 * pciehp_card_present() - Is the card present
429 * @ctrl: PCIe hotplug controller
431 * Function checks whether the card is currently present in the slot and
432 * in that case returns true. Note it is possible that the card is
433 * removed immediately after the check so the caller may need to take
436 * It the hotplug controller itself is not available anymore returns
439 int pciehp_card_present(struct controller
*ctrl
)
441 struct pci_dev
*pdev
= ctrl_dev(ctrl
);
445 ret
= pcie_capability_read_word(pdev
, PCI_EXP_SLTSTA
, &slot_status
);
446 if (ret
== PCIBIOS_DEVICE_NOT_FOUND
|| slot_status
== (u16
)~0)
449 return !!(slot_status
& PCI_EXP_SLTSTA_PDS
);
453 * pciehp_card_present_or_link_active() - whether given slot is occupied
454 * @ctrl: PCIe hotplug controller
456 * Unlike pciehp_card_present(), which determines presence solely from the
457 * Presence Detect State bit, this helper also returns true if the Link Active
458 * bit is set. This is a concession to broken hotplug ports which hardwire
459 * Presence Detect State to zero, such as Wilocity's [1ae9:0200].
461 * Returns: %1 if the slot is occupied and %0 if it is not. If the hotplug
462 * port is not present anymore returns %-ENODEV.
464 int pciehp_card_present_or_link_active(struct controller
*ctrl
)
468 ret
= pciehp_card_present(ctrl
);
472 return pciehp_check_link_active(ctrl
);
475 int pciehp_query_power_fault(struct controller
*ctrl
)
477 struct pci_dev
*pdev
= ctrl_dev(ctrl
);
480 pcie_capability_read_word(pdev
, PCI_EXP_SLTSTA
, &slot_status
);
481 return !!(slot_status
& PCI_EXP_SLTSTA_PFD
);
484 int pciehp_set_raw_indicator_status(struct hotplug_slot
*hotplug_slot
,
487 struct controller
*ctrl
= to_ctrl(hotplug_slot
);
488 struct pci_dev
*pdev
= ctrl_dev(ctrl
);
490 pci_config_pm_runtime_get(pdev
);
491 pcie_write_cmd_nowait(ctrl
, status
<< 6,
492 PCI_EXP_SLTCTL_AIC
| PCI_EXP_SLTCTL_PIC
);
493 pci_config_pm_runtime_put(pdev
);
498 * pciehp_set_indicators() - set attention indicator, power indicator, or both
499 * @ctrl: PCIe hotplug controller
501 * PCI_EXP_SLTCTL_PWR_IND_ON
502 * PCI_EXP_SLTCTL_PWR_IND_BLINK
503 * PCI_EXP_SLTCTL_PWR_IND_OFF
505 * PCI_EXP_SLTCTL_ATTN_IND_ON
506 * PCI_EXP_SLTCTL_ATTN_IND_BLINK
507 * PCI_EXP_SLTCTL_ATTN_IND_OFF
509 * Either @pwr or @attn can also be INDICATOR_NOOP to leave that indicator
512 void pciehp_set_indicators(struct controller
*ctrl
, int pwr
, int attn
)
514 u16 cmd
= 0, mask
= 0;
516 if (PWR_LED(ctrl
) && pwr
!= INDICATOR_NOOP
) {
517 cmd
|= (pwr
& PCI_EXP_SLTCTL_PIC
);
518 mask
|= PCI_EXP_SLTCTL_PIC
;
521 if (ATTN_LED(ctrl
) && attn
!= INDICATOR_NOOP
) {
522 cmd
|= (attn
& PCI_EXP_SLTCTL_AIC
);
523 mask
|= PCI_EXP_SLTCTL_AIC
;
527 pcie_write_cmd_nowait(ctrl
, cmd
, mask
);
528 ctrl_dbg(ctrl
, "%s: SLOTCTRL %x write cmd %x\n", __func__
,
529 pci_pcie_cap(ctrl
->pcie
->port
) + PCI_EXP_SLTCTL
, cmd
);
533 int pciehp_power_on_slot(struct controller
*ctrl
)
535 struct pci_dev
*pdev
= ctrl_dev(ctrl
);
539 /* Clear power-fault bit from previous power failures */
540 pcie_capability_read_word(pdev
, PCI_EXP_SLTSTA
, &slot_status
);
541 if (slot_status
& PCI_EXP_SLTSTA_PFD
)
542 pcie_capability_write_word(pdev
, PCI_EXP_SLTSTA
,
544 ctrl
->power_fault_detected
= 0;
546 pcie_write_cmd(ctrl
, PCI_EXP_SLTCTL_PWR_ON
, PCI_EXP_SLTCTL_PCC
);
547 ctrl_dbg(ctrl
, "%s: SLOTCTRL %x write cmd %x\n", __func__
,
548 pci_pcie_cap(ctrl
->pcie
->port
) + PCI_EXP_SLTCTL
,
549 PCI_EXP_SLTCTL_PWR_ON
);
551 retval
= pciehp_link_enable(ctrl
);
553 ctrl_err(ctrl
, "%s: Can not enable the link!\n", __func__
);
558 void pciehp_power_off_slot(struct controller
*ctrl
)
560 pcie_write_cmd(ctrl
, PCI_EXP_SLTCTL_PWR_OFF
, PCI_EXP_SLTCTL_PCC
);
561 ctrl_dbg(ctrl
, "%s: SLOTCTRL %x write cmd %x\n", __func__
,
562 pci_pcie_cap(ctrl
->pcie
->port
) + PCI_EXP_SLTCTL
,
563 PCI_EXP_SLTCTL_PWR_OFF
);
566 static irqreturn_t
pciehp_isr(int irq
, void *dev_id
)
568 struct controller
*ctrl
= (struct controller
*)dev_id
;
569 struct pci_dev
*pdev
= ctrl_dev(ctrl
);
570 struct device
*parent
= pdev
->dev
.parent
;
571 u16 status
, events
= 0;
574 * Interrupts only occur in D3hot or shallower and only if enabled
575 * in the Slot Control register (PCIe r4.0, sec 6.7.3.4).
577 if (pdev
->current_state
== PCI_D3cold
||
578 (!(ctrl
->slot_ctrl
& PCI_EXP_SLTCTL_HPIE
) && !pciehp_poll_mode
))
582 * Keep the port accessible by holding a runtime PM ref on its parent.
583 * Defer resume of the parent to the IRQ thread if it's suspended.
584 * Mask the interrupt until then.
587 pm_runtime_get_noresume(parent
);
588 if (!pm_runtime_active(parent
)) {
589 pm_runtime_put(parent
);
590 disable_irq_nosync(irq
);
591 atomic_or(RERUN_ISR
, &ctrl
->pending_events
);
592 return IRQ_WAKE_THREAD
;
597 pcie_capability_read_word(pdev
, PCI_EXP_SLTSTA
, &status
);
598 if (status
== (u16
) ~0) {
599 ctrl_info(ctrl
, "%s: no response from device\n", __func__
);
601 pm_runtime_put(parent
);
606 * Slot Status contains plain status bits as well as event
607 * notification bits; right now we only want the event bits.
609 status
&= PCI_EXP_SLTSTA_ABP
| PCI_EXP_SLTSTA_PFD
|
610 PCI_EXP_SLTSTA_PDC
| PCI_EXP_SLTSTA_CC
|
611 PCI_EXP_SLTSTA_DLLSC
;
614 * If we've already reported a power fault, don't report it again
615 * until we've done something to handle it.
617 if (ctrl
->power_fault_detected
)
618 status
&= ~PCI_EXP_SLTSTA_PFD
;
623 pm_runtime_put(parent
);
628 pcie_capability_write_word(pdev
, PCI_EXP_SLTSTA
, events
);
631 * In MSI mode, all event bits must be zero before the port
632 * will send a new interrupt (PCIe Base Spec r5.0 sec 6.7.3.4).
633 * So re-read the Slot Status register in case a bit was set
634 * between read and write.
636 if (pci_dev_msi_enabled(pdev
) && !pciehp_poll_mode
)
640 ctrl_dbg(ctrl
, "pending interrupts %#06x from Slot Status\n", events
);
642 pm_runtime_put(parent
);
645 * Command Completed notifications are not deferred to the
646 * IRQ thread because it may be waiting for their arrival.
648 if (events
& PCI_EXP_SLTSTA_CC
) {
651 wake_up(&ctrl
->queue
);
653 if (events
== PCI_EXP_SLTSTA_CC
)
656 events
&= ~PCI_EXP_SLTSTA_CC
;
659 if (pdev
->ignore_hotplug
) {
660 ctrl_dbg(ctrl
, "ignoring hotplug event %#06x\n", events
);
664 /* Save pending events for consumption by IRQ thread. */
665 atomic_or(events
, &ctrl
->pending_events
);
666 return IRQ_WAKE_THREAD
;
669 static irqreturn_t
pciehp_ist(int irq
, void *dev_id
)
671 struct controller
*ctrl
= (struct controller
*)dev_id
;
672 struct pci_dev
*pdev
= ctrl_dev(ctrl
);
676 ctrl
->ist_running
= true;
677 pci_config_pm_runtime_get(pdev
);
679 /* rerun pciehp_isr() if the port was inaccessible on interrupt */
680 if (atomic_fetch_and(~RERUN_ISR
, &ctrl
->pending_events
) & RERUN_ISR
) {
681 ret
= pciehp_isr(irq
, dev_id
);
683 if (ret
!= IRQ_WAKE_THREAD
)
687 synchronize_hardirq(irq
);
688 events
= atomic_xchg(&ctrl
->pending_events
, 0);
694 /* Check Attention Button Pressed */
695 if (events
& PCI_EXP_SLTSTA_ABP
) {
696 ctrl_info(ctrl
, "Slot(%s): Attention button pressed\n",
698 pciehp_handle_button_press(ctrl
);
701 /* Check Power Fault Detected */
702 if ((events
& PCI_EXP_SLTSTA_PFD
) && !ctrl
->power_fault_detected
) {
703 ctrl
->power_fault_detected
= 1;
704 ctrl_err(ctrl
, "Slot(%s): Power fault\n", slot_name(ctrl
));
705 pciehp_set_indicators(ctrl
, PCI_EXP_SLTCTL_PWR_IND_OFF
,
706 PCI_EXP_SLTCTL_ATTN_IND_ON
);
710 * Disable requests have higher priority than Presence Detect Changed
711 * or Data Link Layer State Changed events.
713 down_read(&ctrl
->reset_lock
);
714 if (events
& DISABLE_SLOT
)
715 pciehp_handle_disable_request(ctrl
);
716 else if (events
& (PCI_EXP_SLTSTA_PDC
| PCI_EXP_SLTSTA_DLLSC
))
717 pciehp_handle_presence_or_link_change(ctrl
, events
);
718 up_read(&ctrl
->reset_lock
);
722 pci_config_pm_runtime_put(pdev
);
723 ctrl
->ist_running
= false;
724 wake_up(&ctrl
->requester
);
728 static int pciehp_poll(void *data
)
730 struct controller
*ctrl
= data
;
732 schedule_timeout_idle(10 * HZ
); /* start with 10 sec delay */
734 while (!kthread_should_stop()) {
735 /* poll for interrupt events or user requests */
736 while (pciehp_isr(IRQ_NOTCONNECTED
, ctrl
) == IRQ_WAKE_THREAD
||
737 atomic_read(&ctrl
->pending_events
))
738 pciehp_ist(IRQ_NOTCONNECTED
, ctrl
);
740 if (pciehp_poll_time
<= 0 || pciehp_poll_time
> 60)
741 pciehp_poll_time
= 2; /* clamp to sane value */
743 schedule_timeout_idle(pciehp_poll_time
* HZ
);
749 static void pcie_enable_notification(struct controller
*ctrl
)
754 * TBD: Power fault detected software notification support.
756 * Power fault detected software notification is not enabled
757 * now, because it caused power fault detected interrupt storm
758 * on some machines. On those machines, power fault detected
759 * bit in the slot status register was set again immediately
760 * when it is cleared in the interrupt service routine, and
761 * next power fault detected interrupt was notified again.
765 * Always enable link events: thus link-up and link-down shall
766 * always be treated as hotplug and unplug respectively. Enable
767 * presence detect only if Attention Button is not present.
769 cmd
= PCI_EXP_SLTCTL_DLLSCE
;
770 if (ATTN_BUTTN(ctrl
))
771 cmd
|= PCI_EXP_SLTCTL_ABPE
;
773 cmd
|= PCI_EXP_SLTCTL_PDCE
;
774 if (!pciehp_poll_mode
)
775 cmd
|= PCI_EXP_SLTCTL_HPIE
| PCI_EXP_SLTCTL_CCIE
;
777 mask
= (PCI_EXP_SLTCTL_PDCE
| PCI_EXP_SLTCTL_ABPE
|
778 PCI_EXP_SLTCTL_PFDE
|
779 PCI_EXP_SLTCTL_HPIE
| PCI_EXP_SLTCTL_CCIE
|
780 PCI_EXP_SLTCTL_DLLSCE
);
782 pcie_write_cmd_nowait(ctrl
, cmd
, mask
);
783 ctrl_dbg(ctrl
, "%s: SLOTCTRL %x write cmd %x\n", __func__
,
784 pci_pcie_cap(ctrl
->pcie
->port
) + PCI_EXP_SLTCTL
, cmd
);
787 static void pcie_disable_notification(struct controller
*ctrl
)
791 mask
= (PCI_EXP_SLTCTL_PDCE
| PCI_EXP_SLTCTL_ABPE
|
792 PCI_EXP_SLTCTL_MRLSCE
| PCI_EXP_SLTCTL_PFDE
|
793 PCI_EXP_SLTCTL_HPIE
| PCI_EXP_SLTCTL_CCIE
|
794 PCI_EXP_SLTCTL_DLLSCE
);
795 pcie_write_cmd(ctrl
, 0, mask
);
796 ctrl_dbg(ctrl
, "%s: SLOTCTRL %x write cmd %x\n", __func__
,
797 pci_pcie_cap(ctrl
->pcie
->port
) + PCI_EXP_SLTCTL
, 0);
800 void pcie_clear_hotplug_events(struct controller
*ctrl
)
802 pcie_capability_write_word(ctrl_dev(ctrl
), PCI_EXP_SLTSTA
,
803 PCI_EXP_SLTSTA_PDC
| PCI_EXP_SLTSTA_DLLSC
);
806 void pcie_enable_interrupt(struct controller
*ctrl
)
810 mask
= PCI_EXP_SLTCTL_HPIE
| PCI_EXP_SLTCTL_DLLSCE
;
811 pcie_write_cmd(ctrl
, mask
, mask
);
814 void pcie_disable_interrupt(struct controller
*ctrl
)
819 * Mask hot-plug interrupt to prevent it triggering immediately
820 * when the link goes inactive (we still get PME when any of the
821 * enabled events is detected). Same goes with Link Layer State
822 * changed event which generates PME immediately when the link goes
823 * inactive so mask it as well.
825 mask
= PCI_EXP_SLTCTL_HPIE
| PCI_EXP_SLTCTL_DLLSCE
;
826 pcie_write_cmd(ctrl
, 0, mask
);
830 * pciehp has a 1:1 bus:slot relationship so we ultimately want a secondary
831 * bus reset of the bridge, but at the same time we want to ensure that it is
832 * not seen as a hot-unplug, followed by the hot-plug of the device. Thus,
833 * disable link state notification and presence detection change notification
834 * momentarily, if we see that they could interfere. Also, clear any spurious
837 int pciehp_reset_slot(struct hotplug_slot
*hotplug_slot
, int probe
)
839 struct controller
*ctrl
= to_ctrl(hotplug_slot
);
840 struct pci_dev
*pdev
= ctrl_dev(ctrl
);
841 u16 stat_mask
= 0, ctrl_mask
= 0;
847 down_write(&ctrl
->reset_lock
);
849 if (!ATTN_BUTTN(ctrl
)) {
850 ctrl_mask
|= PCI_EXP_SLTCTL_PDCE
;
851 stat_mask
|= PCI_EXP_SLTSTA_PDC
;
853 ctrl_mask
|= PCI_EXP_SLTCTL_DLLSCE
;
854 stat_mask
|= PCI_EXP_SLTSTA_DLLSC
;
856 pcie_write_cmd(ctrl
, 0, ctrl_mask
);
857 ctrl_dbg(ctrl
, "%s: SLOTCTRL %x write cmd %x\n", __func__
,
858 pci_pcie_cap(ctrl
->pcie
->port
) + PCI_EXP_SLTCTL
, 0);
860 rc
= pci_bridge_secondary_bus_reset(ctrl
->pcie
->port
);
862 pcie_capability_write_word(pdev
, PCI_EXP_SLTSTA
, stat_mask
);
863 pcie_write_cmd_nowait(ctrl
, ctrl_mask
, ctrl_mask
);
864 ctrl_dbg(ctrl
, "%s: SLOTCTRL %x write cmd %x\n", __func__
,
865 pci_pcie_cap(ctrl
->pcie
->port
) + PCI_EXP_SLTCTL
, ctrl_mask
);
867 up_write(&ctrl
->reset_lock
);
871 int pcie_init_notification(struct controller
*ctrl
)
873 if (pciehp_request_irq(ctrl
))
875 pcie_enable_notification(ctrl
);
876 ctrl
->notification_enabled
= 1;
880 void pcie_shutdown_notification(struct controller
*ctrl
)
882 if (ctrl
->notification_enabled
) {
883 pcie_disable_notification(ctrl
);
884 pciehp_free_irq(ctrl
);
885 ctrl
->notification_enabled
= 0;
889 static inline void dbg_ctrl(struct controller
*ctrl
)
891 struct pci_dev
*pdev
= ctrl
->pcie
->port
;
894 ctrl_dbg(ctrl
, "Slot Capabilities : 0x%08x\n", ctrl
->slot_cap
);
895 pcie_capability_read_word(pdev
, PCI_EXP_SLTSTA
, ®16
);
896 ctrl_dbg(ctrl
, "Slot Status : 0x%04x\n", reg16
);
897 pcie_capability_read_word(pdev
, PCI_EXP_SLTCTL
, ®16
);
898 ctrl_dbg(ctrl
, "Slot Control : 0x%04x\n", reg16
);
901 #define FLAG(x, y) (((x) & (y)) ? '+' : '-')
903 struct controller
*pcie_init(struct pcie_device
*dev
)
905 struct controller
*ctrl
;
906 u32 slot_cap
, slot_cap2
, link_cap
;
908 struct pci_dev
*pdev
= dev
->port
;
909 struct pci_bus
*subordinate
= pdev
->subordinate
;
911 ctrl
= kzalloc(sizeof(*ctrl
), GFP_KERNEL
);
916 pcie_capability_read_dword(pdev
, PCI_EXP_SLTCAP
, &slot_cap
);
918 if (pdev
->hotplug_user_indicators
)
919 slot_cap
&= ~(PCI_EXP_SLTCAP_AIP
| PCI_EXP_SLTCAP_PIP
);
922 * We assume no Thunderbolt controllers support Command Complete events,
923 * but some controllers falsely claim they do.
925 if (pdev
->is_thunderbolt
)
926 slot_cap
|= PCI_EXP_SLTCAP_NCCS
;
928 ctrl
->slot_cap
= slot_cap
;
929 mutex_init(&ctrl
->ctrl_lock
);
930 mutex_init(&ctrl
->state_lock
);
931 init_rwsem(&ctrl
->reset_lock
);
932 init_waitqueue_head(&ctrl
->requester
);
933 init_waitqueue_head(&ctrl
->queue
);
934 INIT_DELAYED_WORK(&ctrl
->button_work
, pciehp_queue_pushbutton_work
);
937 down_read(&pci_bus_sem
);
938 ctrl
->state
= list_empty(&subordinate
->devices
) ? OFF_STATE
: ON_STATE
;
939 up_read(&pci_bus_sem
);
941 pcie_capability_read_dword(pdev
, PCI_EXP_SLTCAP2
, &slot_cap2
);
942 if (slot_cap2
& PCI_EXP_SLTCAP2_IBPD
) {
943 pcie_write_cmd_nowait(ctrl
, PCI_EXP_SLTCTL_IBPD_DISABLE
,
944 PCI_EXP_SLTCTL_IBPD_DISABLE
);
945 ctrl
->inband_presence_disabled
= 1;
948 if (dmi_first_match(inband_presence_disabled_dmi_table
))
949 ctrl
->inband_presence_disabled
= 1;
951 /* Check if Data Link Layer Link Active Reporting is implemented */
952 pcie_capability_read_dword(pdev
, PCI_EXP_LNKCAP
, &link_cap
);
954 /* Clear all remaining event bits in Slot Status register. */
955 pcie_capability_write_word(pdev
, PCI_EXP_SLTSTA
,
956 PCI_EXP_SLTSTA_ABP
| PCI_EXP_SLTSTA_PFD
|
957 PCI_EXP_SLTSTA_MRLSC
| PCI_EXP_SLTSTA_CC
|
958 PCI_EXP_SLTSTA_DLLSC
| PCI_EXP_SLTSTA_PDC
);
960 ctrl_info(ctrl
, "Slot #%d AttnBtn%c PwrCtrl%c MRL%c AttnInd%c PwrInd%c HotPlug%c Surprise%c Interlock%c NoCompl%c IbPresDis%c LLActRep%c%s\n",
961 (slot_cap
& PCI_EXP_SLTCAP_PSN
) >> 19,
962 FLAG(slot_cap
, PCI_EXP_SLTCAP_ABP
),
963 FLAG(slot_cap
, PCI_EXP_SLTCAP_PCP
),
964 FLAG(slot_cap
, PCI_EXP_SLTCAP_MRLSP
),
965 FLAG(slot_cap
, PCI_EXP_SLTCAP_AIP
),
966 FLAG(slot_cap
, PCI_EXP_SLTCAP_PIP
),
967 FLAG(slot_cap
, PCI_EXP_SLTCAP_HPC
),
968 FLAG(slot_cap
, PCI_EXP_SLTCAP_HPS
),
969 FLAG(slot_cap
, PCI_EXP_SLTCAP_EIP
),
970 FLAG(slot_cap
, PCI_EXP_SLTCAP_NCCS
),
971 FLAG(slot_cap2
, PCI_EXP_SLTCAP2_IBPD
),
972 FLAG(link_cap
, PCI_EXP_LNKCAP_DLLLARC
),
973 pdev
->broken_cmd_compl
? " (with Cmd Compl erratum)" : "");
976 * If empty slot's power status is on, turn power off. The IRQ isn't
977 * requested yet, so avoid triggering a notification with this command.
979 if (POWER_CTRL(ctrl
)) {
980 pciehp_get_power_status(ctrl
, &poweron
);
981 if (!pciehp_card_present_or_link_active(ctrl
) && poweron
) {
982 pcie_disable_notification(ctrl
);
983 pciehp_power_off_slot(ctrl
);
990 void pciehp_release_ctrl(struct controller
*ctrl
)
992 cancel_delayed_work_sync(&ctrl
->button_work
);
996 static void quirk_cmd_compl(struct pci_dev
*pdev
)
1000 if (pci_is_pcie(pdev
)) {
1001 pcie_capability_read_dword(pdev
, PCI_EXP_SLTCAP
, &slot_cap
);
1002 if (slot_cap
& PCI_EXP_SLTCAP_HPC
&&
1003 !(slot_cap
& PCI_EXP_SLTCAP_NCCS
))
1004 pdev
->broken_cmd_compl
= 1;
1007 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL
, PCI_ANY_ID
,
1008 PCI_CLASS_BRIDGE_PCI
, 8, quirk_cmd_compl
);
1009 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_QCOM
, 0x0400,
1010 PCI_CLASS_BRIDGE_PCI
, 8, quirk_cmd_compl
);
1011 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_QCOM
, 0x0401,
1012 PCI_CLASS_BRIDGE_PCI
, 8, quirk_cmd_compl
);
1013 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_HXT
, 0x0401,
1014 PCI_CLASS_BRIDGE_PCI
, 8, quirk_cmd_compl
);