1 // SPDX-License-Identifier: GPL-2.0
4 * Copyright 2016 Freescale Semiconductor, Inc.
7 #include <linux/bitfield.h>
8 #include <linux/init.h>
9 #include <linux/interrupt.h>
11 #include <linux/module.h>
13 #include <linux/of_address.h>
14 #include <linux/of_device.h>
15 #include <linux/of_irq.h>
16 #include <linux/perf_event.h>
17 #include <linux/slab.h>
19 #define COUNTER_CNTL 0x0
20 #define COUNTER_READ 0x20
22 #define COUNTER_DPCR1 0x30
25 #define CNTL_CLEAR 0x2
27 #define CNTL_EN_MASK 0xFFFFFFFB
28 #define CNTL_CLEAR_MASK 0xFFFFFFFD
29 #define CNTL_OVER_MASK 0xFFFFFFFE
31 #define CNTL_CSV_SHIFT 24
32 #define CNTL_CSV_MASK (0xFF << CNTL_CSV_SHIFT)
34 #define EVENT_CYCLES_ID 0
35 #define EVENT_CYCLES_COUNTER 0
36 #define NUM_COUNTERS 4
38 #define AXI_MASKING_REVERT 0xffff0000 /* AXI_MASKING(MSB 16bits) + AXI_ID(LSB 16bits) */
40 #define to_ddr_pmu(p) container_of(p, struct ddr_pmu, pmu)
42 #define DDR_PERF_DEV_NAME "imx8_ddr"
43 #define DDR_CPUHP_CB_NAME DDR_PERF_DEV_NAME "_perf_pmu"
45 static DEFINE_IDA(ddr_ida
);
47 /* DDR Perf hardware feature */
48 #define DDR_CAP_AXI_ID_FILTER 0x1 /* support AXI ID filter */
49 #define DDR_CAP_AXI_ID_FILTER_ENHANCED 0x3 /* support enhanced AXI ID filter */
51 struct fsl_ddr_devtype_data
{
52 unsigned int quirks
; /* quirks needed for different DDR Perf core */
53 const char *identifier
; /* system PMU identifier for userspace */
56 static const struct fsl_ddr_devtype_data imx8_devtype_data
;
58 static const struct fsl_ddr_devtype_data imx8m_devtype_data
= {
59 .quirks
= DDR_CAP_AXI_ID_FILTER
,
62 static const struct fsl_ddr_devtype_data imx8mq_devtype_data
= {
63 .quirks
= DDR_CAP_AXI_ID_FILTER
,
64 .identifier
= "i.MX8MQ",
67 static const struct fsl_ddr_devtype_data imx8mm_devtype_data
= {
68 .quirks
= DDR_CAP_AXI_ID_FILTER
,
69 .identifier
= "i.MX8MM",
72 static const struct fsl_ddr_devtype_data imx8mn_devtype_data
= {
73 .quirks
= DDR_CAP_AXI_ID_FILTER
,
74 .identifier
= "i.MX8MN",
77 static const struct fsl_ddr_devtype_data imx8mp_devtype_data
= {
78 .quirks
= DDR_CAP_AXI_ID_FILTER_ENHANCED
,
79 .identifier
= "i.MX8MP",
82 static const struct of_device_id imx_ddr_pmu_dt_ids
[] = {
83 { .compatible
= "fsl,imx8-ddr-pmu", .data
= &imx8_devtype_data
},
84 { .compatible
= "fsl,imx8m-ddr-pmu", .data
= &imx8m_devtype_data
},
85 { .compatible
= "fsl,imx8mq-ddr-pmu", .data
= &imx8mq_devtype_data
},
86 { .compatible
= "fsl,imx8mm-ddr-pmu", .data
= &imx8mm_devtype_data
},
87 { .compatible
= "fsl,imx8mn-ddr-pmu", .data
= &imx8mn_devtype_data
},
88 { .compatible
= "fsl,imx8mp-ddr-pmu", .data
= &imx8mp_devtype_data
},
91 MODULE_DEVICE_TABLE(of
, imx_ddr_pmu_dt_ids
);
97 struct hlist_node node
;
99 struct perf_event
*events
[NUM_COUNTERS
];
101 enum cpuhp_state cpuhp_state
;
102 const struct fsl_ddr_devtype_data
*devtype_data
;
107 static ssize_t
ddr_perf_identifier_show(struct device
*dev
,
108 struct device_attribute
*attr
,
111 struct ddr_pmu
*pmu
= dev_get_drvdata(dev
);
113 return sprintf(page
, "%s\n", pmu
->devtype_data
->identifier
);
116 static umode_t
ddr_perf_identifier_attr_visible(struct kobject
*kobj
,
117 struct attribute
*attr
,
120 struct device
*dev
= kobj_to_dev(kobj
);
121 struct ddr_pmu
*pmu
= dev_get_drvdata(dev
);
123 if (!pmu
->devtype_data
->identifier
)
128 static struct device_attribute ddr_perf_identifier_attr
=
129 __ATTR(identifier
, 0444, ddr_perf_identifier_show
, NULL
);
131 static struct attribute
*ddr_perf_identifier_attrs
[] = {
132 &ddr_perf_identifier_attr
.attr
,
136 static struct attribute_group ddr_perf_identifier_attr_group
= {
137 .attrs
= ddr_perf_identifier_attrs
,
138 .is_visible
= ddr_perf_identifier_attr_visible
,
141 enum ddr_perf_filter_capabilities
{
142 PERF_CAP_AXI_ID_FILTER
= 0,
143 PERF_CAP_AXI_ID_FILTER_ENHANCED
,
144 PERF_CAP_AXI_ID_FEAT_MAX
,
147 static u32
ddr_perf_filter_cap_get(struct ddr_pmu
*pmu
, int cap
)
149 u32 quirks
= pmu
->devtype_data
->quirks
;
152 case PERF_CAP_AXI_ID_FILTER
:
153 return !!(quirks
& DDR_CAP_AXI_ID_FILTER
);
154 case PERF_CAP_AXI_ID_FILTER_ENHANCED
:
155 quirks
&= DDR_CAP_AXI_ID_FILTER_ENHANCED
;
156 return quirks
== DDR_CAP_AXI_ID_FILTER_ENHANCED
;
158 WARN(1, "unknown filter cap %d\n", cap
);
164 static ssize_t
ddr_perf_filter_cap_show(struct device
*dev
,
165 struct device_attribute
*attr
,
168 struct ddr_pmu
*pmu
= dev_get_drvdata(dev
);
169 struct dev_ext_attribute
*ea
=
170 container_of(attr
, struct dev_ext_attribute
, attr
);
171 int cap
= (long)ea
->var
;
173 return snprintf(buf
, PAGE_SIZE
, "%u\n",
174 ddr_perf_filter_cap_get(pmu
, cap
));
177 #define PERF_EXT_ATTR_ENTRY(_name, _func, _var) \
178 (&((struct dev_ext_attribute) { \
179 __ATTR(_name, 0444, _func, NULL), (void *)_var \
182 #define PERF_FILTER_EXT_ATTR_ENTRY(_name, _var) \
183 PERF_EXT_ATTR_ENTRY(_name, ddr_perf_filter_cap_show, _var)
185 static struct attribute
*ddr_perf_filter_cap_attr
[] = {
186 PERF_FILTER_EXT_ATTR_ENTRY(filter
, PERF_CAP_AXI_ID_FILTER
),
187 PERF_FILTER_EXT_ATTR_ENTRY(enhanced_filter
, PERF_CAP_AXI_ID_FILTER_ENHANCED
),
191 static struct attribute_group ddr_perf_filter_cap_attr_group
= {
193 .attrs
= ddr_perf_filter_cap_attr
,
196 static ssize_t
ddr_perf_cpumask_show(struct device
*dev
,
197 struct device_attribute
*attr
, char *buf
)
199 struct ddr_pmu
*pmu
= dev_get_drvdata(dev
);
201 return cpumap_print_to_pagebuf(true, buf
, cpumask_of(pmu
->cpu
));
204 static struct device_attribute ddr_perf_cpumask_attr
=
205 __ATTR(cpumask
, 0444, ddr_perf_cpumask_show
, NULL
);
207 static struct attribute
*ddr_perf_cpumask_attrs
[] = {
208 &ddr_perf_cpumask_attr
.attr
,
212 static struct attribute_group ddr_perf_cpumask_attr_group
= {
213 .attrs
= ddr_perf_cpumask_attrs
,
217 ddr_pmu_event_show(struct device
*dev
, struct device_attribute
*attr
,
220 struct perf_pmu_events_attr
*pmu_attr
;
222 pmu_attr
= container_of(attr
, struct perf_pmu_events_attr
, attr
);
223 return sprintf(page
, "event=0x%02llx\n", pmu_attr
->id
);
226 #define IMX8_DDR_PMU_EVENT_ATTR(_name, _id) \
227 (&((struct perf_pmu_events_attr[]) { \
228 { .attr = __ATTR(_name, 0444, ddr_pmu_event_show, NULL),\
232 static struct attribute
*ddr_perf_events_attrs
[] = {
233 IMX8_DDR_PMU_EVENT_ATTR(cycles
, EVENT_CYCLES_ID
),
234 IMX8_DDR_PMU_EVENT_ATTR(selfresh
, 0x01),
235 IMX8_DDR_PMU_EVENT_ATTR(read
-accesses
, 0x04),
236 IMX8_DDR_PMU_EVENT_ATTR(write
-accesses
, 0x05),
237 IMX8_DDR_PMU_EVENT_ATTR(read
-queue
-depth
, 0x08),
238 IMX8_DDR_PMU_EVENT_ATTR(write
-queue
-depth
, 0x09),
239 IMX8_DDR_PMU_EVENT_ATTR(lp
-read
-credit
-cnt
, 0x10),
240 IMX8_DDR_PMU_EVENT_ATTR(hp
-read
-credit
-cnt
, 0x11),
241 IMX8_DDR_PMU_EVENT_ATTR(write
-credit
-cnt
, 0x12),
242 IMX8_DDR_PMU_EVENT_ATTR(read
-command
, 0x20),
243 IMX8_DDR_PMU_EVENT_ATTR(write
-command
, 0x21),
244 IMX8_DDR_PMU_EVENT_ATTR(read
-modify
-write
-command
, 0x22),
245 IMX8_DDR_PMU_EVENT_ATTR(hp
-read
, 0x23),
246 IMX8_DDR_PMU_EVENT_ATTR(hp
-req
-nocredit
, 0x24),
247 IMX8_DDR_PMU_EVENT_ATTR(hp
-xact
-credit
, 0x25),
248 IMX8_DDR_PMU_EVENT_ATTR(lp
-req
-nocredit
, 0x26),
249 IMX8_DDR_PMU_EVENT_ATTR(lp
-xact
-credit
, 0x27),
250 IMX8_DDR_PMU_EVENT_ATTR(wr
-xact
-credit
, 0x29),
251 IMX8_DDR_PMU_EVENT_ATTR(read
-cycles
, 0x2a),
252 IMX8_DDR_PMU_EVENT_ATTR(write
-cycles
, 0x2b),
253 IMX8_DDR_PMU_EVENT_ATTR(read
-write
-transition
, 0x30),
254 IMX8_DDR_PMU_EVENT_ATTR(precharge
, 0x31),
255 IMX8_DDR_PMU_EVENT_ATTR(activate
, 0x32),
256 IMX8_DDR_PMU_EVENT_ATTR(load
-mode
, 0x33),
257 IMX8_DDR_PMU_EVENT_ATTR(perf
-mwr
, 0x34),
258 IMX8_DDR_PMU_EVENT_ATTR(read
, 0x35),
259 IMX8_DDR_PMU_EVENT_ATTR(read
-activate
, 0x36),
260 IMX8_DDR_PMU_EVENT_ATTR(refresh
, 0x37),
261 IMX8_DDR_PMU_EVENT_ATTR(write
, 0x38),
262 IMX8_DDR_PMU_EVENT_ATTR(raw
-hazard
, 0x39),
263 IMX8_DDR_PMU_EVENT_ATTR(axid
-read
, 0x41),
264 IMX8_DDR_PMU_EVENT_ATTR(axid
-write
, 0x42),
268 static struct attribute_group ddr_perf_events_attr_group
= {
270 .attrs
= ddr_perf_events_attrs
,
273 PMU_FORMAT_ATTR(event
, "config:0-7");
274 PMU_FORMAT_ATTR(axi_id
, "config1:0-15");
275 PMU_FORMAT_ATTR(axi_mask
, "config1:16-31");
277 static struct attribute
*ddr_perf_format_attrs
[] = {
278 &format_attr_event
.attr
,
279 &format_attr_axi_id
.attr
,
280 &format_attr_axi_mask
.attr
,
284 static struct attribute_group ddr_perf_format_attr_group
= {
286 .attrs
= ddr_perf_format_attrs
,
289 static const struct attribute_group
*attr_groups
[] = {
290 &ddr_perf_events_attr_group
,
291 &ddr_perf_format_attr_group
,
292 &ddr_perf_cpumask_attr_group
,
293 &ddr_perf_filter_cap_attr_group
,
294 &ddr_perf_identifier_attr_group
,
298 static bool ddr_perf_is_filtered(struct perf_event
*event
)
300 return event
->attr
.config
== 0x41 || event
->attr
.config
== 0x42;
303 static u32
ddr_perf_filter_val(struct perf_event
*event
)
305 return event
->attr
.config1
;
308 static bool ddr_perf_filters_compatible(struct perf_event
*a
,
309 struct perf_event
*b
)
311 if (!ddr_perf_is_filtered(a
))
313 if (!ddr_perf_is_filtered(b
))
315 return ddr_perf_filter_val(a
) == ddr_perf_filter_val(b
);
318 static bool ddr_perf_is_enhanced_filtered(struct perf_event
*event
)
321 struct ddr_pmu
*pmu
= to_ddr_pmu(event
->pmu
);
323 filt
= pmu
->devtype_data
->quirks
& DDR_CAP_AXI_ID_FILTER_ENHANCED
;
324 return (filt
== DDR_CAP_AXI_ID_FILTER_ENHANCED
) &&
325 ddr_perf_is_filtered(event
);
328 static u32
ddr_perf_alloc_counter(struct ddr_pmu
*pmu
, int event
)
333 * Always map cycle event to counter 0
334 * Cycles counter is dedicated for cycle event
335 * can't used for the other events
337 if (event
== EVENT_CYCLES_ID
) {
338 if (pmu
->events
[EVENT_CYCLES_COUNTER
] == NULL
)
339 return EVENT_CYCLES_COUNTER
;
344 for (i
= 1; i
< NUM_COUNTERS
; i
++) {
345 if (pmu
->events
[i
] == NULL
)
352 static void ddr_perf_free_counter(struct ddr_pmu
*pmu
, int counter
)
354 pmu
->events
[counter
] = NULL
;
357 static u32
ddr_perf_read_counter(struct ddr_pmu
*pmu
, int counter
)
359 struct perf_event
*event
= pmu
->events
[counter
];
360 void __iomem
*base
= pmu
->base
;
363 * return bytes instead of bursts from ddr transaction for
364 * axid-read and axid-write event if PMU core supports enhanced
367 base
+= ddr_perf_is_enhanced_filtered(event
) ? COUNTER_DPCR1
:
369 return readl_relaxed(base
+ counter
* 4);
372 static int ddr_perf_event_init(struct perf_event
*event
)
374 struct ddr_pmu
*pmu
= to_ddr_pmu(event
->pmu
);
375 struct hw_perf_event
*hwc
= &event
->hw
;
376 struct perf_event
*sibling
;
378 if (event
->attr
.type
!= event
->pmu
->type
)
381 if (is_sampling_event(event
) || event
->attach_state
& PERF_ATTACH_TASK
)
384 if (event
->cpu
< 0) {
385 dev_warn(pmu
->dev
, "Can't provide per-task data!\n");
390 * We must NOT create groups containing mixed PMUs, although software
391 * events are acceptable (for example to create a CCN group
392 * periodically read when a hrtimer aka cpu-clock leader triggers).
394 if (event
->group_leader
->pmu
!= event
->pmu
&&
395 !is_software_event(event
->group_leader
))
398 if (pmu
->devtype_data
->quirks
& DDR_CAP_AXI_ID_FILTER
) {
399 if (!ddr_perf_filters_compatible(event
, event
->group_leader
))
401 for_each_sibling_event(sibling
, event
->group_leader
) {
402 if (!ddr_perf_filters_compatible(event
, sibling
))
407 for_each_sibling_event(sibling
, event
->group_leader
) {
408 if (sibling
->pmu
!= event
->pmu
&&
409 !is_software_event(sibling
))
413 event
->cpu
= pmu
->cpu
;
419 static void ddr_perf_counter_enable(struct ddr_pmu
*pmu
, int config
,
420 int counter
, bool enable
)
422 u8 reg
= counter
* 4 + COUNTER_CNTL
;
427 * cycle counter is special which should firstly write 0 then
428 * write 1 into CLEAR bit to clear it. Other counters only
429 * need write 0 into CLEAR bit and it turns out to be 1 by
430 * hardware. Below enable flow is harmless for all counters.
432 writel(0, pmu
->base
+ reg
);
433 val
= CNTL_EN
| CNTL_CLEAR
;
434 val
|= FIELD_PREP(CNTL_CSV_MASK
, config
);
435 writel(val
, pmu
->base
+ reg
);
437 /* Disable counter */
438 val
= readl_relaxed(pmu
->base
+ reg
) & CNTL_EN_MASK
;
439 writel(val
, pmu
->base
+ reg
);
443 static bool ddr_perf_counter_overflow(struct ddr_pmu
*pmu
, int counter
)
447 val
= readl_relaxed(pmu
->base
+ counter
* 4 + COUNTER_CNTL
);
449 return val
& CNTL_OVER
;
452 static void ddr_perf_counter_clear(struct ddr_pmu
*pmu
, int counter
)
454 u8 reg
= counter
* 4 + COUNTER_CNTL
;
457 val
= readl_relaxed(pmu
->base
+ reg
);
459 writel(val
, pmu
->base
+ reg
);
462 writel(val
, pmu
->base
+ reg
);
465 static void ddr_perf_event_update(struct perf_event
*event
)
467 struct ddr_pmu
*pmu
= to_ddr_pmu(event
->pmu
);
468 struct hw_perf_event
*hwc
= &event
->hw
;
470 int counter
= hwc
->idx
;
473 new_raw_count
= ddr_perf_read_counter(pmu
, counter
);
474 local64_add(new_raw_count
, &event
->count
);
477 * For legacy SoCs: event counter continue counting when overflow,
478 * no need to clear the counter.
479 * For new SoCs: event counter stop counting when overflow, need
480 * clear counter to let it count again.
482 if (counter
!= EVENT_CYCLES_COUNTER
) {
483 ret
= ddr_perf_counter_overflow(pmu
, counter
);
485 dev_warn_ratelimited(pmu
->dev
, "events lost due to counter overflow (config 0x%llx)\n",
489 /* clear counter every time for both cycle counter and event counter */
490 ddr_perf_counter_clear(pmu
, counter
);
493 static void ddr_perf_event_start(struct perf_event
*event
, int flags
)
495 struct ddr_pmu
*pmu
= to_ddr_pmu(event
->pmu
);
496 struct hw_perf_event
*hwc
= &event
->hw
;
497 int counter
= hwc
->idx
;
499 local64_set(&hwc
->prev_count
, 0);
501 ddr_perf_counter_enable(pmu
, event
->attr
.config
, counter
, true);
506 static int ddr_perf_event_add(struct perf_event
*event
, int flags
)
508 struct ddr_pmu
*pmu
= to_ddr_pmu(event
->pmu
);
509 struct hw_perf_event
*hwc
= &event
->hw
;
511 int cfg
= event
->attr
.config
;
512 int cfg1
= event
->attr
.config1
;
514 if (pmu
->devtype_data
->quirks
& DDR_CAP_AXI_ID_FILTER
) {
517 for (i
= 1; i
< NUM_COUNTERS
; i
++) {
518 if (pmu
->events
[i
] &&
519 !ddr_perf_filters_compatible(event
, pmu
->events
[i
]))
523 if (ddr_perf_is_filtered(event
)) {
524 /* revert axi id masking(axi_mask) value */
525 cfg1
^= AXI_MASKING_REVERT
;
526 writel(cfg1
, pmu
->base
+ COUNTER_DPCR1
);
530 counter
= ddr_perf_alloc_counter(pmu
, cfg
);
532 dev_dbg(pmu
->dev
, "There are not enough counters\n");
536 pmu
->events
[counter
] = event
;
537 pmu
->active_events
++;
540 hwc
->state
|= PERF_HES_STOPPED
;
542 if (flags
& PERF_EF_START
)
543 ddr_perf_event_start(event
, flags
);
548 static void ddr_perf_event_stop(struct perf_event
*event
, int flags
)
550 struct ddr_pmu
*pmu
= to_ddr_pmu(event
->pmu
);
551 struct hw_perf_event
*hwc
= &event
->hw
;
552 int counter
= hwc
->idx
;
554 ddr_perf_counter_enable(pmu
, event
->attr
.config
, counter
, false);
555 ddr_perf_event_update(event
);
557 hwc
->state
|= PERF_HES_STOPPED
;
560 static void ddr_perf_event_del(struct perf_event
*event
, int flags
)
562 struct ddr_pmu
*pmu
= to_ddr_pmu(event
->pmu
);
563 struct hw_perf_event
*hwc
= &event
->hw
;
564 int counter
= hwc
->idx
;
566 ddr_perf_event_stop(event
, PERF_EF_UPDATE
);
568 ddr_perf_free_counter(pmu
, counter
);
569 pmu
->active_events
--;
573 static void ddr_perf_pmu_enable(struct pmu
*pmu
)
575 struct ddr_pmu
*ddr_pmu
= to_ddr_pmu(pmu
);
577 /* enable cycle counter if cycle is not active event list */
578 if (ddr_pmu
->events
[EVENT_CYCLES_COUNTER
] == NULL
)
579 ddr_perf_counter_enable(ddr_pmu
,
581 EVENT_CYCLES_COUNTER
,
585 static void ddr_perf_pmu_disable(struct pmu
*pmu
)
587 struct ddr_pmu
*ddr_pmu
= to_ddr_pmu(pmu
);
589 if (ddr_pmu
->events
[EVENT_CYCLES_COUNTER
] == NULL
)
590 ddr_perf_counter_enable(ddr_pmu
,
592 EVENT_CYCLES_COUNTER
,
596 static int ddr_perf_init(struct ddr_pmu
*pmu
, void __iomem
*base
,
599 *pmu
= (struct ddr_pmu
) {
600 .pmu
= (struct pmu
) {
601 .module
= THIS_MODULE
,
602 .capabilities
= PERF_PMU_CAP_NO_EXCLUDE
,
603 .task_ctx_nr
= perf_invalid_context
,
604 .attr_groups
= attr_groups
,
605 .event_init
= ddr_perf_event_init
,
606 .add
= ddr_perf_event_add
,
607 .del
= ddr_perf_event_del
,
608 .start
= ddr_perf_event_start
,
609 .stop
= ddr_perf_event_stop
,
610 .read
= ddr_perf_event_update
,
611 .pmu_enable
= ddr_perf_pmu_enable
,
612 .pmu_disable
= ddr_perf_pmu_disable
,
618 pmu
->id
= ida_simple_get(&ddr_ida
, 0, 0, GFP_KERNEL
);
622 static irqreturn_t
ddr_perf_irq_handler(int irq
, void *p
)
625 struct ddr_pmu
*pmu
= (struct ddr_pmu
*) p
;
626 struct perf_event
*event
;
628 /* all counter will stop if cycle counter disabled */
629 ddr_perf_counter_enable(pmu
,
631 EVENT_CYCLES_COUNTER
,
634 * When the cycle counter overflows, all counters are stopped,
635 * and an IRQ is raised. If any other counter overflows, it
636 * continues counting, and no IRQ is raised. But for new SoCs,
637 * such as i.MX8MP, event counter would stop when overflow, so
638 * we need use cycle counter to stop overflow of event counter.
640 * Cycles occur at least 4 times as often as other events, so we
641 * can update all events on a cycle counter overflow and not
645 for (i
= 0; i
< NUM_COUNTERS
; i
++) {
650 event
= pmu
->events
[i
];
652 ddr_perf_event_update(event
);
655 ddr_perf_counter_enable(pmu
,
657 EVENT_CYCLES_COUNTER
,
663 static int ddr_perf_offline_cpu(unsigned int cpu
, struct hlist_node
*node
)
665 struct ddr_pmu
*pmu
= hlist_entry_safe(node
, struct ddr_pmu
, node
);
671 target
= cpumask_any_but(cpu_online_mask
, cpu
);
672 if (target
>= nr_cpu_ids
)
675 perf_pmu_migrate_context(&pmu
->pmu
, cpu
, target
);
678 WARN_ON(irq_set_affinity_hint(pmu
->irq
, cpumask_of(pmu
->cpu
)));
683 static int ddr_perf_probe(struct platform_device
*pdev
)
686 struct device_node
*np
;
693 base
= devm_platform_ioremap_resource(pdev
, 0);
695 return PTR_ERR(base
);
697 np
= pdev
->dev
.of_node
;
699 pmu
= devm_kzalloc(&pdev
->dev
, sizeof(*pmu
), GFP_KERNEL
);
703 num
= ddr_perf_init(pmu
, base
, &pdev
->dev
);
705 platform_set_drvdata(pdev
, pmu
);
707 name
= devm_kasprintf(&pdev
->dev
, GFP_KERNEL
, DDR_PERF_DEV_NAME
"%d",
712 pmu
->devtype_data
= of_device_get_match_data(&pdev
->dev
);
714 pmu
->cpu
= raw_smp_processor_id();
715 ret
= cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN
,
718 ddr_perf_offline_cpu
);
721 dev_err(&pdev
->dev
, "cpuhp_setup_state_multi failed\n");
722 goto cpuhp_state_err
;
725 pmu
->cpuhp_state
= ret
;
727 /* Register the pmu instance for cpu hotplug */
728 ret
= cpuhp_state_add_instance_nocalls(pmu
->cpuhp_state
, &pmu
->node
);
730 dev_err(&pdev
->dev
, "Error %d registering hotplug\n", ret
);
731 goto cpuhp_instance_err
;
735 irq
= of_irq_get(np
, 0);
737 dev_err(&pdev
->dev
, "Failed to get irq: %d", irq
);
742 ret
= devm_request_irq(&pdev
->dev
, irq
,
743 ddr_perf_irq_handler
,
744 IRQF_NOBALANCING
| IRQF_NO_THREAD
,
748 dev_err(&pdev
->dev
, "Request irq failed: %d", ret
);
753 ret
= irq_set_affinity_hint(pmu
->irq
, cpumask_of(pmu
->cpu
));
755 dev_err(pmu
->dev
, "Failed to set interrupt affinity!\n");
759 ret
= perf_pmu_register(&pmu
->pmu
, name
, -1);
766 cpuhp_state_remove_instance_nocalls(pmu
->cpuhp_state
, &pmu
->node
);
768 cpuhp_remove_multi_state(pmu
->cpuhp_state
);
770 ida_simple_remove(&ddr_ida
, pmu
->id
);
771 dev_warn(&pdev
->dev
, "i.MX8 DDR Perf PMU failed (%d), disabled\n", ret
);
775 static int ddr_perf_remove(struct platform_device
*pdev
)
777 struct ddr_pmu
*pmu
= platform_get_drvdata(pdev
);
779 cpuhp_state_remove_instance_nocalls(pmu
->cpuhp_state
, &pmu
->node
);
780 cpuhp_remove_multi_state(pmu
->cpuhp_state
);
781 irq_set_affinity_hint(pmu
->irq
, NULL
);
783 perf_pmu_unregister(&pmu
->pmu
);
785 ida_simple_remove(&ddr_ida
, pmu
->id
);
789 static struct platform_driver imx_ddr_pmu_driver
= {
791 .name
= "imx-ddr-pmu",
792 .of_match_table
= imx_ddr_pmu_dt_ids
,
793 .suppress_bind_attrs
= true,
795 .probe
= ddr_perf_probe
,
796 .remove
= ddr_perf_remove
,
799 module_platform_driver(imx_ddr_pmu_driver
);
800 MODULE_LICENSE("GPL v2");