WIP FPC-III support
[linux/fpc-iii.git] / drivers / rtc / rtc-tegra.c
blob8925015cc698c3aaae5af7ae987fafe4d73e5ce7
1 // SPDX-License-Identifier: GPL-2.0+
2 /*
3 * An RTC driver for the NVIDIA Tegra 200 series internal RTC.
5 * Copyright (c) 2010-2019, NVIDIA Corporation.
6 */
8 #include <linux/clk.h>
9 #include <linux/delay.h>
10 #include <linux/init.h>
11 #include <linux/io.h>
12 #include <linux/irq.h>
13 #include <linux/kernel.h>
14 #include <linux/module.h>
15 #include <linux/mod_devicetable.h>
16 #include <linux/platform_device.h>
17 #include <linux/pm.h>
18 #include <linux/rtc.h>
19 #include <linux/slab.h>
21 /* Set to 1 = busy every eight 32 kHz clocks during copy of sec+msec to AHB. */
22 #define TEGRA_RTC_REG_BUSY 0x004
23 #define TEGRA_RTC_REG_SECONDS 0x008
24 /* When msec is read, the seconds are buffered into shadow seconds. */
25 #define TEGRA_RTC_REG_SHADOW_SECONDS 0x00c
26 #define TEGRA_RTC_REG_MILLI_SECONDS 0x010
27 #define TEGRA_RTC_REG_SECONDS_ALARM0 0x014
28 #define TEGRA_RTC_REG_SECONDS_ALARM1 0x018
29 #define TEGRA_RTC_REG_MILLI_SECONDS_ALARM0 0x01c
30 #define TEGRA_RTC_REG_INTR_MASK 0x028
31 /* write 1 bits to clear status bits */
32 #define TEGRA_RTC_REG_INTR_STATUS 0x02c
34 /* bits in INTR_MASK */
35 #define TEGRA_RTC_INTR_MASK_MSEC_CDN_ALARM (1<<4)
36 #define TEGRA_RTC_INTR_MASK_SEC_CDN_ALARM (1<<3)
37 #define TEGRA_RTC_INTR_MASK_MSEC_ALARM (1<<2)
38 #define TEGRA_RTC_INTR_MASK_SEC_ALARM1 (1<<1)
39 #define TEGRA_RTC_INTR_MASK_SEC_ALARM0 (1<<0)
41 /* bits in INTR_STATUS */
42 #define TEGRA_RTC_INTR_STATUS_MSEC_CDN_ALARM (1<<4)
43 #define TEGRA_RTC_INTR_STATUS_SEC_CDN_ALARM (1<<3)
44 #define TEGRA_RTC_INTR_STATUS_MSEC_ALARM (1<<2)
45 #define TEGRA_RTC_INTR_STATUS_SEC_ALARM1 (1<<1)
46 #define TEGRA_RTC_INTR_STATUS_SEC_ALARM0 (1<<0)
48 struct tegra_rtc_info {
49 struct platform_device *pdev;
50 struct rtc_device *rtc;
51 void __iomem *base; /* NULL if not initialized */
52 struct clk *clk;
53 int irq; /* alarm and periodic IRQ */
54 spinlock_t lock;
58 * RTC hardware is busy when it is updating its values over AHB once every
59 * eight 32 kHz clocks (~250 us). Outside of these updates the CPU is free to
60 * write. CPU is always free to read.
62 static inline u32 tegra_rtc_check_busy(struct tegra_rtc_info *info)
64 return readl(info->base + TEGRA_RTC_REG_BUSY) & 1;
68 * Wait for hardware to be ready for writing. This function tries to maximize
69 * the amount of time before the next update. It does this by waiting for the
70 * RTC to become busy with its periodic update, then returning once the RTC
71 * first becomes not busy.
73 * This periodic update (where the seconds and milliseconds are copied to the
74 * AHB side) occurs every eight 32 kHz clocks (~250 us). The behavior of this
75 * function allows us to make some assumptions without introducing a race,
76 * because 250 us is plenty of time to read/write a value.
78 static int tegra_rtc_wait_while_busy(struct device *dev)
80 struct tegra_rtc_info *info = dev_get_drvdata(dev);
81 int retries = 500; /* ~490 us is the worst case, ~250 us is best */
84 * First wait for the RTC to become busy. This is when it posts its
85 * updated seconds+msec registers to AHB side.
87 while (tegra_rtc_check_busy(info)) {
88 if (!retries--)
89 goto retry_failed;
91 udelay(1);
94 /* now we have about 250 us to manipulate registers */
95 return 0;
97 retry_failed:
98 dev_err(dev, "write failed: retry count exceeded\n");
99 return -ETIMEDOUT;
102 static int tegra_rtc_read_time(struct device *dev, struct rtc_time *tm)
104 struct tegra_rtc_info *info = dev_get_drvdata(dev);
105 unsigned long flags;
106 u32 sec;
109 * RTC hardware copies seconds to shadow seconds when a read of
110 * milliseconds occurs. use a lock to keep other threads out.
112 spin_lock_irqsave(&info->lock, flags);
114 readl(info->base + TEGRA_RTC_REG_MILLI_SECONDS);
115 sec = readl(info->base + TEGRA_RTC_REG_SHADOW_SECONDS);
117 spin_unlock_irqrestore(&info->lock, flags);
119 rtc_time64_to_tm(sec, tm);
121 dev_vdbg(dev, "time read as %u, %ptR\n", sec, tm);
123 return 0;
126 static int tegra_rtc_set_time(struct device *dev, struct rtc_time *tm)
128 struct tegra_rtc_info *info = dev_get_drvdata(dev);
129 u32 sec;
130 int ret;
132 /* convert tm to seconds */
133 sec = rtc_tm_to_time64(tm);
135 dev_vdbg(dev, "time set to %u, %ptR\n", sec, tm);
137 /* seconds only written if wait succeeded */
138 ret = tegra_rtc_wait_while_busy(dev);
139 if (!ret)
140 writel(sec, info->base + TEGRA_RTC_REG_SECONDS);
142 dev_vdbg(dev, "time read back as %d\n",
143 readl(info->base + TEGRA_RTC_REG_SECONDS));
145 return ret;
148 static int tegra_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alarm)
150 struct tegra_rtc_info *info = dev_get_drvdata(dev);
151 u32 sec, value;
153 sec = readl(info->base + TEGRA_RTC_REG_SECONDS_ALARM0);
155 if (sec == 0) {
156 /* alarm is disabled */
157 alarm->enabled = 0;
158 } else {
159 /* alarm is enabled */
160 alarm->enabled = 1;
161 rtc_time64_to_tm(sec, &alarm->time);
164 value = readl(info->base + TEGRA_RTC_REG_INTR_STATUS);
165 alarm->pending = (value & TEGRA_RTC_INTR_STATUS_SEC_ALARM0) != 0;
167 return 0;
170 static int tegra_rtc_alarm_irq_enable(struct device *dev, unsigned int enabled)
172 struct tegra_rtc_info *info = dev_get_drvdata(dev);
173 unsigned long flags;
174 u32 status;
176 tegra_rtc_wait_while_busy(dev);
177 spin_lock_irqsave(&info->lock, flags);
179 /* read the original value, and OR in the flag */
180 status = readl(info->base + TEGRA_RTC_REG_INTR_MASK);
181 if (enabled)
182 status |= TEGRA_RTC_INTR_MASK_SEC_ALARM0; /* set it */
183 else
184 status &= ~TEGRA_RTC_INTR_MASK_SEC_ALARM0; /* clear it */
186 writel(status, info->base + TEGRA_RTC_REG_INTR_MASK);
188 spin_unlock_irqrestore(&info->lock, flags);
190 return 0;
193 static int tegra_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alarm)
195 struct tegra_rtc_info *info = dev_get_drvdata(dev);
196 u32 sec;
198 if (alarm->enabled)
199 sec = rtc_tm_to_time64(&alarm->time);
200 else
201 sec = 0;
203 tegra_rtc_wait_while_busy(dev);
204 writel(sec, info->base + TEGRA_RTC_REG_SECONDS_ALARM0);
205 dev_vdbg(dev, "alarm read back as %d\n",
206 readl(info->base + TEGRA_RTC_REG_SECONDS_ALARM0));
208 /* if successfully written and alarm is enabled ... */
209 if (sec) {
210 tegra_rtc_alarm_irq_enable(dev, 1);
211 dev_vdbg(dev, "alarm set as %u, %ptR\n", sec, &alarm->time);
212 } else {
213 /* disable alarm if 0 or write error */
214 dev_vdbg(dev, "alarm disabled\n");
215 tegra_rtc_alarm_irq_enable(dev, 0);
218 return 0;
221 static int tegra_rtc_proc(struct device *dev, struct seq_file *seq)
223 if (!dev || !dev->driver)
224 return 0;
226 seq_printf(seq, "name\t\t: %s\n", dev_name(dev));
228 return 0;
231 static irqreturn_t tegra_rtc_irq_handler(int irq, void *data)
233 struct device *dev = data;
234 struct tegra_rtc_info *info = dev_get_drvdata(dev);
235 unsigned long events = 0, flags;
236 u32 status;
238 status = readl(info->base + TEGRA_RTC_REG_INTR_STATUS);
239 if (status) {
240 /* clear the interrupt masks and status on any IRQ */
241 tegra_rtc_wait_while_busy(dev);
243 spin_lock_irqsave(&info->lock, flags);
244 writel(0, info->base + TEGRA_RTC_REG_INTR_MASK);
245 writel(status, info->base + TEGRA_RTC_REG_INTR_STATUS);
246 spin_unlock_irqrestore(&info->lock, flags);
249 /* check if alarm */
250 if (status & TEGRA_RTC_INTR_STATUS_SEC_ALARM0)
251 events |= RTC_IRQF | RTC_AF;
253 /* check if periodic */
254 if (status & TEGRA_RTC_INTR_STATUS_SEC_CDN_ALARM)
255 events |= RTC_IRQF | RTC_PF;
257 rtc_update_irq(info->rtc, 1, events);
259 return IRQ_HANDLED;
262 static const struct rtc_class_ops tegra_rtc_ops = {
263 .read_time = tegra_rtc_read_time,
264 .set_time = tegra_rtc_set_time,
265 .read_alarm = tegra_rtc_read_alarm,
266 .set_alarm = tegra_rtc_set_alarm,
267 .proc = tegra_rtc_proc,
268 .alarm_irq_enable = tegra_rtc_alarm_irq_enable,
271 static const struct of_device_id tegra_rtc_dt_match[] = {
272 { .compatible = "nvidia,tegra20-rtc", },
275 MODULE_DEVICE_TABLE(of, tegra_rtc_dt_match);
277 static int tegra_rtc_probe(struct platform_device *pdev)
279 struct tegra_rtc_info *info;
280 int ret;
282 info = devm_kzalloc(&pdev->dev, sizeof(*info), GFP_KERNEL);
283 if (!info)
284 return -ENOMEM;
286 info->base = devm_platform_ioremap_resource(pdev, 0);
287 if (IS_ERR(info->base))
288 return PTR_ERR(info->base);
290 ret = platform_get_irq(pdev, 0);
291 if (ret <= 0)
292 return ret;
294 info->irq = ret;
296 info->rtc = devm_rtc_allocate_device(&pdev->dev);
297 if (IS_ERR(info->rtc))
298 return PTR_ERR(info->rtc);
300 info->rtc->ops = &tegra_rtc_ops;
301 info->rtc->range_max = U32_MAX;
303 info->clk = devm_clk_get(&pdev->dev, NULL);
304 if (IS_ERR(info->clk))
305 return PTR_ERR(info->clk);
307 ret = clk_prepare_enable(info->clk);
308 if (ret < 0)
309 return ret;
311 /* set context info */
312 info->pdev = pdev;
313 spin_lock_init(&info->lock);
315 platform_set_drvdata(pdev, info);
317 /* clear out the hardware */
318 writel(0, info->base + TEGRA_RTC_REG_SECONDS_ALARM0);
319 writel(0xffffffff, info->base + TEGRA_RTC_REG_INTR_STATUS);
320 writel(0, info->base + TEGRA_RTC_REG_INTR_MASK);
322 device_init_wakeup(&pdev->dev, 1);
324 ret = devm_request_irq(&pdev->dev, info->irq, tegra_rtc_irq_handler,
325 IRQF_TRIGGER_HIGH, dev_name(&pdev->dev),
326 &pdev->dev);
327 if (ret) {
328 dev_err(&pdev->dev, "failed to request interrupt: %d\n", ret);
329 goto disable_clk;
332 ret = devm_rtc_register_device(info->rtc);
333 if (ret)
334 goto disable_clk;
336 dev_notice(&pdev->dev, "Tegra internal Real Time Clock\n");
338 return 0;
340 disable_clk:
341 clk_disable_unprepare(info->clk);
342 return ret;
345 static int tegra_rtc_remove(struct platform_device *pdev)
347 struct tegra_rtc_info *info = platform_get_drvdata(pdev);
349 clk_disable_unprepare(info->clk);
351 return 0;
354 #ifdef CONFIG_PM_SLEEP
355 static int tegra_rtc_suspend(struct device *dev)
357 struct tegra_rtc_info *info = dev_get_drvdata(dev);
359 tegra_rtc_wait_while_busy(dev);
361 /* only use ALARM0 as a wake source */
362 writel(0xffffffff, info->base + TEGRA_RTC_REG_INTR_STATUS);
363 writel(TEGRA_RTC_INTR_STATUS_SEC_ALARM0,
364 info->base + TEGRA_RTC_REG_INTR_MASK);
366 dev_vdbg(dev, "alarm sec = %d\n",
367 readl(info->base + TEGRA_RTC_REG_SECONDS_ALARM0));
369 dev_vdbg(dev, "Suspend (device_may_wakeup=%d) IRQ:%d\n",
370 device_may_wakeup(dev), info->irq);
372 /* leave the alarms on as a wake source */
373 if (device_may_wakeup(dev))
374 enable_irq_wake(info->irq);
376 return 0;
379 static int tegra_rtc_resume(struct device *dev)
381 struct tegra_rtc_info *info = dev_get_drvdata(dev);
383 dev_vdbg(dev, "Resume (device_may_wakeup=%d)\n",
384 device_may_wakeup(dev));
386 /* alarms were left on as a wake source, turn them off */
387 if (device_may_wakeup(dev))
388 disable_irq_wake(info->irq);
390 return 0;
392 #endif
394 static SIMPLE_DEV_PM_OPS(tegra_rtc_pm_ops, tegra_rtc_suspend, tegra_rtc_resume);
396 static void tegra_rtc_shutdown(struct platform_device *pdev)
398 dev_vdbg(&pdev->dev, "disabling interrupts\n");
399 tegra_rtc_alarm_irq_enable(&pdev->dev, 0);
402 static struct platform_driver tegra_rtc_driver = {
403 .probe = tegra_rtc_probe,
404 .remove = tegra_rtc_remove,
405 .shutdown = tegra_rtc_shutdown,
406 .driver = {
407 .name = "tegra_rtc",
408 .of_match_table = tegra_rtc_dt_match,
409 .pm = &tegra_rtc_pm_ops,
412 module_platform_driver(tegra_rtc_driver);
414 MODULE_AUTHOR("Jon Mayo <jmayo@nvidia.com>");
415 MODULE_DESCRIPTION("driver for Tegra internal RTC");
416 MODULE_LICENSE("GPL");