1 // SPDX-License-Identifier: GPL-2.0
3 * SuperH MSIOF SPI Controller Interface
5 * Copyright (c) 2009 Magnus Damm
6 * Copyright (C) 2014 Renesas Electronics Corporation
7 * Copyright (C) 2014-2017 Glider bvba
10 #include <linux/bitmap.h>
11 #include <linux/clk.h>
12 #include <linux/completion.h>
13 #include <linux/delay.h>
14 #include <linux/dma-mapping.h>
15 #include <linux/dmaengine.h>
16 #include <linux/err.h>
17 #include <linux/interrupt.h>
19 #include <linux/iopoll.h>
20 #include <linux/kernel.h>
21 #include <linux/module.h>
23 #include <linux/of_device.h>
24 #include <linux/platform_device.h>
25 #include <linux/pm_runtime.h>
26 #include <linux/sh_dma.h>
28 #include <linux/spi/sh_msiof.h>
29 #include <linux/spi/spi.h>
31 #include <asm/unaligned.h>
33 struct sh_msiof_chipdata
{
34 u32 bits_per_word_mask
;
41 struct sh_msiof_spi_priv
{
42 struct spi_controller
*ctlr
;
43 void __iomem
*mapbase
;
45 struct platform_device
*pdev
;
46 struct sh_msiof_spi_info
*info
;
47 struct completion done
;
48 struct completion done_txdma
;
49 unsigned int tx_fifo_size
;
50 unsigned int rx_fifo_size
;
51 unsigned int min_div_pow
;
54 dma_addr_t tx_dma_addr
;
55 dma_addr_t rx_dma_addr
;
56 bool native_cs_inited
;
61 #define MAX_SS 3 /* Maximum number of native chip selects */
63 #define SITMDR1 0x00 /* Transmit Mode Register 1 */
64 #define SITMDR2 0x04 /* Transmit Mode Register 2 */
65 #define SITMDR3 0x08 /* Transmit Mode Register 3 */
66 #define SIRMDR1 0x10 /* Receive Mode Register 1 */
67 #define SIRMDR2 0x14 /* Receive Mode Register 2 */
68 #define SIRMDR3 0x18 /* Receive Mode Register 3 */
69 #define SITSCR 0x20 /* Transmit Clock Select Register */
70 #define SIRSCR 0x22 /* Receive Clock Select Register (SH, A1, APE6) */
71 #define SICTR 0x28 /* Control Register */
72 #define SIFCTR 0x30 /* FIFO Control Register */
73 #define SISTR 0x40 /* Status Register */
74 #define SIIER 0x44 /* Interrupt Enable Register */
75 #define SITDR1 0x48 /* Transmit Control Data Register 1 (SH, A1) */
76 #define SITDR2 0x4c /* Transmit Control Data Register 2 (SH, A1) */
77 #define SITFDR 0x50 /* Transmit FIFO Data Register */
78 #define SIRDR1 0x58 /* Receive Control Data Register 1 (SH, A1) */
79 #define SIRDR2 0x5c /* Receive Control Data Register 2 (SH, A1) */
80 #define SIRFDR 0x60 /* Receive FIFO Data Register */
82 /* SITMDR1 and SIRMDR1 */
83 #define SIMDR1_TRMD BIT(31) /* Transfer Mode (1 = Master mode) */
84 #define SIMDR1_SYNCMD_MASK GENMASK(29, 28) /* SYNC Mode */
85 #define SIMDR1_SYNCMD_SPI (2 << 28) /* Level mode/SPI */
86 #define SIMDR1_SYNCMD_LR (3 << 28) /* L/R mode */
87 #define SIMDR1_SYNCAC_SHIFT 25 /* Sync Polarity (1 = Active-low) */
88 #define SIMDR1_BITLSB_SHIFT 24 /* MSB/LSB First (1 = LSB first) */
89 #define SIMDR1_DTDL_SHIFT 20 /* Data Pin Bit Delay for MSIOF_SYNC */
90 #define SIMDR1_SYNCDL_SHIFT 16 /* Frame Sync Signal Timing Delay */
91 #define SIMDR1_FLD_MASK GENMASK(3, 2) /* Frame Sync Signal Interval (0-3) */
92 #define SIMDR1_FLD_SHIFT 2
93 #define SIMDR1_XXSTP BIT(0) /* Transmission/Reception Stop on FIFO */
95 #define SITMDR1_PCON BIT(30) /* Transfer Signal Connection */
96 #define SITMDR1_SYNCCH_MASK GENMASK(27, 26) /* Sync Signal Channel Select */
97 #define SITMDR1_SYNCCH_SHIFT 26 /* 0=MSIOF_SYNC, 1=MSIOF_SS1, 2=MSIOF_SS2 */
99 /* SITMDR2 and SIRMDR2 */
100 #define SIMDR2_BITLEN1(i) (((i) - 1) << 24) /* Data Size (8-32 bits) */
101 #define SIMDR2_WDLEN1(i) (((i) - 1) << 16) /* Word Count (1-64/256 (SH, A1))) */
102 #define SIMDR2_GRPMASK1 BIT(0) /* Group Output Mask 1 (SH, A1) */
104 /* SITSCR and SIRSCR */
105 #define SISCR_BRPS_MASK GENMASK(12, 8) /* Prescaler Setting (1-32) */
106 #define SISCR_BRPS(i) (((i) - 1) << 8)
107 #define SISCR_BRDV_MASK GENMASK(2, 0) /* Baud Rate Generator's Division Ratio */
108 #define SISCR_BRDV_DIV_2 0
109 #define SISCR_BRDV_DIV_4 1
110 #define SISCR_BRDV_DIV_8 2
111 #define SISCR_BRDV_DIV_16 3
112 #define SISCR_BRDV_DIV_32 4
113 #define SISCR_BRDV_DIV_1 7
116 #define SICTR_TSCKIZ_MASK GENMASK(31, 30) /* Transmit Clock I/O Polarity Select */
117 #define SICTR_TSCKIZ_SCK BIT(31) /* Disable SCK when TX disabled */
118 #define SICTR_TSCKIZ_POL_SHIFT 30 /* Transmit Clock Polarity */
119 #define SICTR_RSCKIZ_MASK GENMASK(29, 28) /* Receive Clock Polarity Select */
120 #define SICTR_RSCKIZ_SCK BIT(29) /* Must match CTR_TSCKIZ_SCK */
121 #define SICTR_RSCKIZ_POL_SHIFT 28 /* Receive Clock Polarity */
122 #define SICTR_TEDG_SHIFT 27 /* Transmit Timing (1 = falling edge) */
123 #define SICTR_REDG_SHIFT 26 /* Receive Timing (1 = falling edge) */
124 #define SICTR_TXDIZ_MASK GENMASK(23, 22) /* Pin Output When TX is Disabled */
125 #define SICTR_TXDIZ_LOW (0 << 22) /* 0 */
126 #define SICTR_TXDIZ_HIGH (1 << 22) /* 1 */
127 #define SICTR_TXDIZ_HIZ (2 << 22) /* High-impedance */
128 #define SICTR_TSCKE BIT(15) /* Transmit Serial Clock Output Enable */
129 #define SICTR_TFSE BIT(14) /* Transmit Frame Sync Signal Output Enable */
130 #define SICTR_TXE BIT(9) /* Transmit Enable */
131 #define SICTR_RXE BIT(8) /* Receive Enable */
132 #define SICTR_TXRST BIT(1) /* Transmit Reset */
133 #define SICTR_RXRST BIT(0) /* Receive Reset */
136 #define SIFCTR_TFWM_MASK GENMASK(31, 29) /* Transmit FIFO Watermark */
137 #define SIFCTR_TFWM_64 (0 << 29) /* Transfer Request when 64 empty stages */
138 #define SIFCTR_TFWM_32 (1 << 29) /* Transfer Request when 32 empty stages */
139 #define SIFCTR_TFWM_24 (2 << 29) /* Transfer Request when 24 empty stages */
140 #define SIFCTR_TFWM_16 (3 << 29) /* Transfer Request when 16 empty stages */
141 #define SIFCTR_TFWM_12 (4 << 29) /* Transfer Request when 12 empty stages */
142 #define SIFCTR_TFWM_8 (5 << 29) /* Transfer Request when 8 empty stages */
143 #define SIFCTR_TFWM_4 (6 << 29) /* Transfer Request when 4 empty stages */
144 #define SIFCTR_TFWM_1 (7 << 29) /* Transfer Request when 1 empty stage */
145 #define SIFCTR_TFUA_MASK GENMASK(26, 20) /* Transmit FIFO Usable Area */
146 #define SIFCTR_TFUA_SHIFT 20
147 #define SIFCTR_TFUA(i) ((i) << SIFCTR_TFUA_SHIFT)
148 #define SIFCTR_RFWM_MASK GENMASK(15, 13) /* Receive FIFO Watermark */
149 #define SIFCTR_RFWM_1 (0 << 13) /* Transfer Request when 1 valid stages */
150 #define SIFCTR_RFWM_4 (1 << 13) /* Transfer Request when 4 valid stages */
151 #define SIFCTR_RFWM_8 (2 << 13) /* Transfer Request when 8 valid stages */
152 #define SIFCTR_RFWM_16 (3 << 13) /* Transfer Request when 16 valid stages */
153 #define SIFCTR_RFWM_32 (4 << 13) /* Transfer Request when 32 valid stages */
154 #define SIFCTR_RFWM_64 (5 << 13) /* Transfer Request when 64 valid stages */
155 #define SIFCTR_RFWM_128 (6 << 13) /* Transfer Request when 128 valid stages */
156 #define SIFCTR_RFWM_256 (7 << 13) /* Transfer Request when 256 valid stages */
157 #define SIFCTR_RFUA_MASK GENMASK(12, 4) /* Receive FIFO Usable Area (0x40 = full) */
158 #define SIFCTR_RFUA_SHIFT 4
159 #define SIFCTR_RFUA(i) ((i) << SIFCTR_RFUA_SHIFT)
162 #define SISTR_TFEMP BIT(29) /* Transmit FIFO Empty */
163 #define SISTR_TDREQ BIT(28) /* Transmit Data Transfer Request */
164 #define SISTR_TEOF BIT(23) /* Frame Transmission End */
165 #define SISTR_TFSERR BIT(21) /* Transmit Frame Synchronization Error */
166 #define SISTR_TFOVF BIT(20) /* Transmit FIFO Overflow */
167 #define SISTR_TFUDF BIT(19) /* Transmit FIFO Underflow */
168 #define SISTR_RFFUL BIT(13) /* Receive FIFO Full */
169 #define SISTR_RDREQ BIT(12) /* Receive Data Transfer Request */
170 #define SISTR_REOF BIT(7) /* Frame Reception End */
171 #define SISTR_RFSERR BIT(5) /* Receive Frame Synchronization Error */
172 #define SISTR_RFUDF BIT(4) /* Receive FIFO Underflow */
173 #define SISTR_RFOVF BIT(3) /* Receive FIFO Overflow */
176 #define SIIER_TDMAE BIT(31) /* Transmit Data DMA Transfer Req. Enable */
177 #define SIIER_TFEMPE BIT(29) /* Transmit FIFO Empty Enable */
178 #define SIIER_TDREQE BIT(28) /* Transmit Data Transfer Request Enable */
179 #define SIIER_TEOFE BIT(23) /* Frame Transmission End Enable */
180 #define SIIER_TFSERRE BIT(21) /* Transmit Frame Sync Error Enable */
181 #define SIIER_TFOVFE BIT(20) /* Transmit FIFO Overflow Enable */
182 #define SIIER_TFUDFE BIT(19) /* Transmit FIFO Underflow Enable */
183 #define SIIER_RDMAE BIT(15) /* Receive Data DMA Transfer Req. Enable */
184 #define SIIER_RFFULE BIT(13) /* Receive FIFO Full Enable */
185 #define SIIER_RDREQE BIT(12) /* Receive Data Transfer Request Enable */
186 #define SIIER_REOFE BIT(7) /* Frame Reception End Enable */
187 #define SIIER_RFSERRE BIT(5) /* Receive Frame Sync Error Enable */
188 #define SIIER_RFUDFE BIT(4) /* Receive FIFO Underflow Enable */
189 #define SIIER_RFOVFE BIT(3) /* Receive FIFO Overflow Enable */
192 static u32
sh_msiof_read(struct sh_msiof_spi_priv
*p
, int reg_offs
)
197 return ioread16(p
->mapbase
+ reg_offs
);
199 return ioread32(p
->mapbase
+ reg_offs
);
203 static void sh_msiof_write(struct sh_msiof_spi_priv
*p
, int reg_offs
,
209 iowrite16(value
, p
->mapbase
+ reg_offs
);
212 iowrite32(value
, p
->mapbase
+ reg_offs
);
217 static int sh_msiof_modify_ctr_wait(struct sh_msiof_spi_priv
*p
,
220 u32 mask
= clr
| set
;
223 data
= sh_msiof_read(p
, SICTR
);
226 sh_msiof_write(p
, SICTR
, data
);
228 return readl_poll_timeout_atomic(p
->mapbase
+ SICTR
, data
,
229 (data
& mask
) == set
, 1, 100);
232 static irqreturn_t
sh_msiof_spi_irq(int irq
, void *data
)
234 struct sh_msiof_spi_priv
*p
= data
;
236 /* just disable the interrupt and wake up */
237 sh_msiof_write(p
, SIIER
, 0);
243 static void sh_msiof_spi_reset_regs(struct sh_msiof_spi_priv
*p
)
245 u32 mask
= SICTR_TXRST
| SICTR_RXRST
;
248 data
= sh_msiof_read(p
, SICTR
);
250 sh_msiof_write(p
, SICTR
, data
);
252 readl_poll_timeout_atomic(p
->mapbase
+ SICTR
, data
, !(data
& mask
), 1,
256 static const u32 sh_msiof_spi_div_array
[] = {
257 SISCR_BRDV_DIV_1
, SISCR_BRDV_DIV_2
, SISCR_BRDV_DIV_4
,
258 SISCR_BRDV_DIV_8
, SISCR_BRDV_DIV_16
, SISCR_BRDV_DIV_32
,
261 static void sh_msiof_spi_set_clk_regs(struct sh_msiof_spi_priv
*p
,
262 unsigned long parent_rate
, u32 spi_hz
)
266 unsigned int div_pow
= p
->min_div_pow
;
268 if (!spi_hz
|| !parent_rate
) {
269 WARN(1, "Invalid clock rate parameters %lu and %u\n",
270 parent_rate
, spi_hz
);
274 div
= DIV_ROUND_UP(parent_rate
, spi_hz
);
276 /* SISCR_BRDV_DIV_1 is valid only if BRPS is x 1/1 or x 1/2 */
277 if (!div_pow
&& div
<= 32 && div
> 2)
281 brps
= (div
+ 1) >> div_pow
;
285 for (; brps
> 32; div_pow
++)
286 brps
= (brps
+ 1) >> 1;
288 /* Set transfer rate composite divisor to 2^5 * 32 = 1024 */
289 dev_err(&p
->pdev
->dev
,
290 "Requested SPI transfer rate %d is too low\n", spi_hz
);
295 scr
= sh_msiof_spi_div_array
[div_pow
] | SISCR_BRPS(brps
);
296 sh_msiof_write(p
, SITSCR
, scr
);
297 if (!(p
->ctlr
->flags
& SPI_CONTROLLER_MUST_TX
))
298 sh_msiof_write(p
, SIRSCR
, scr
);
301 static u32
sh_msiof_get_delay_bit(u32 dtdl_or_syncdl
)
304 * DTDL/SYNCDL bit : p->info->dtdl or p->info->syncdl
308 * b'011 (SYNCDL only) : 300
312 if (dtdl_or_syncdl
% 100)
313 return dtdl_or_syncdl
/ 100 + 5;
315 return dtdl_or_syncdl
/ 100;
318 static u32
sh_msiof_spi_get_dtdl_and_syncdl(struct sh_msiof_spi_priv
*p
)
325 /* check if DTDL and SYNCDL is allowed value */
326 if (p
->info
->dtdl
> 200 || p
->info
->syncdl
> 300) {
327 dev_warn(&p
->pdev
->dev
, "DTDL or SYNCDL is too large\n");
331 /* check if the sum of DTDL and SYNCDL becomes an integer value */
332 if ((p
->info
->dtdl
+ p
->info
->syncdl
) % 100) {
333 dev_warn(&p
->pdev
->dev
, "the sum of DTDL/SYNCDL is not good\n");
337 val
= sh_msiof_get_delay_bit(p
->info
->dtdl
) << SIMDR1_DTDL_SHIFT
;
338 val
|= sh_msiof_get_delay_bit(p
->info
->syncdl
) << SIMDR1_SYNCDL_SHIFT
;
343 static void sh_msiof_spi_set_pin_regs(struct sh_msiof_spi_priv
*p
, u32 ss
,
345 u32 tx_hi_z
, u32 lsb_first
, u32 cs_high
)
351 * CPOL CPHA TSCKIZ RSCKIZ TEDG REDG
357 tmp
= SIMDR1_SYNCMD_SPI
| 1 << SIMDR1_FLD_SHIFT
| SIMDR1_XXSTP
;
358 tmp
|= !cs_high
<< SIMDR1_SYNCAC_SHIFT
;
359 tmp
|= lsb_first
<< SIMDR1_BITLSB_SHIFT
;
360 tmp
|= sh_msiof_spi_get_dtdl_and_syncdl(p
);
361 if (spi_controller_is_slave(p
->ctlr
)) {
362 sh_msiof_write(p
, SITMDR1
, tmp
| SITMDR1_PCON
);
364 sh_msiof_write(p
, SITMDR1
,
365 tmp
| SIMDR1_TRMD
| SITMDR1_PCON
|
366 (ss
< MAX_SS
? ss
: 0) << SITMDR1_SYNCCH_SHIFT
);
368 if (p
->ctlr
->flags
& SPI_CONTROLLER_MUST_TX
) {
369 /* These bits are reserved if RX needs TX */
372 sh_msiof_write(p
, SIRMDR1
, tmp
);
375 tmp
|= SICTR_TSCKIZ_SCK
| cpol
<< SICTR_TSCKIZ_POL_SHIFT
;
376 tmp
|= SICTR_RSCKIZ_SCK
| cpol
<< SICTR_RSCKIZ_POL_SHIFT
;
380 tmp
|= edge
<< SICTR_TEDG_SHIFT
;
381 tmp
|= edge
<< SICTR_REDG_SHIFT
;
382 tmp
|= tx_hi_z
? SICTR_TXDIZ_HIZ
: SICTR_TXDIZ_LOW
;
383 sh_msiof_write(p
, SICTR
, tmp
);
386 static void sh_msiof_spi_set_mode_regs(struct sh_msiof_spi_priv
*p
,
387 const void *tx_buf
, void *rx_buf
,
390 u32 dr2
= SIMDR2_BITLEN1(bits
) | SIMDR2_WDLEN1(words
);
392 if (tx_buf
|| (p
->ctlr
->flags
& SPI_CONTROLLER_MUST_TX
))
393 sh_msiof_write(p
, SITMDR2
, dr2
);
395 sh_msiof_write(p
, SITMDR2
, dr2
| SIMDR2_GRPMASK1
);
398 sh_msiof_write(p
, SIRMDR2
, dr2
);
401 static void sh_msiof_reset_str(struct sh_msiof_spi_priv
*p
)
403 sh_msiof_write(p
, SISTR
,
404 sh_msiof_read(p
, SISTR
) & ~(SISTR_TDREQ
| SISTR_RDREQ
));
407 static void sh_msiof_spi_write_fifo_8(struct sh_msiof_spi_priv
*p
,
408 const void *tx_buf
, int words
, int fs
)
410 const u8
*buf_8
= tx_buf
;
413 for (k
= 0; k
< words
; k
++)
414 sh_msiof_write(p
, SITFDR
, buf_8
[k
] << fs
);
417 static void sh_msiof_spi_write_fifo_16(struct sh_msiof_spi_priv
*p
,
418 const void *tx_buf
, int words
, int fs
)
420 const u16
*buf_16
= tx_buf
;
423 for (k
= 0; k
< words
; k
++)
424 sh_msiof_write(p
, SITFDR
, buf_16
[k
] << fs
);
427 static void sh_msiof_spi_write_fifo_16u(struct sh_msiof_spi_priv
*p
,
428 const void *tx_buf
, int words
, int fs
)
430 const u16
*buf_16
= tx_buf
;
433 for (k
= 0; k
< words
; k
++)
434 sh_msiof_write(p
, SITFDR
, get_unaligned(&buf_16
[k
]) << fs
);
437 static void sh_msiof_spi_write_fifo_32(struct sh_msiof_spi_priv
*p
,
438 const void *tx_buf
, int words
, int fs
)
440 const u32
*buf_32
= tx_buf
;
443 for (k
= 0; k
< words
; k
++)
444 sh_msiof_write(p
, SITFDR
, buf_32
[k
] << fs
);
447 static void sh_msiof_spi_write_fifo_32u(struct sh_msiof_spi_priv
*p
,
448 const void *tx_buf
, int words
, int fs
)
450 const u32
*buf_32
= tx_buf
;
453 for (k
= 0; k
< words
; k
++)
454 sh_msiof_write(p
, SITFDR
, get_unaligned(&buf_32
[k
]) << fs
);
457 static void sh_msiof_spi_write_fifo_s32(struct sh_msiof_spi_priv
*p
,
458 const void *tx_buf
, int words
, int fs
)
460 const u32
*buf_32
= tx_buf
;
463 for (k
= 0; k
< words
; k
++)
464 sh_msiof_write(p
, SITFDR
, swab32(buf_32
[k
] << fs
));
467 static void sh_msiof_spi_write_fifo_s32u(struct sh_msiof_spi_priv
*p
,
468 const void *tx_buf
, int words
, int fs
)
470 const u32
*buf_32
= tx_buf
;
473 for (k
= 0; k
< words
; k
++)
474 sh_msiof_write(p
, SITFDR
, swab32(get_unaligned(&buf_32
[k
]) << fs
));
477 static void sh_msiof_spi_read_fifo_8(struct sh_msiof_spi_priv
*p
,
478 void *rx_buf
, int words
, int fs
)
483 for (k
= 0; k
< words
; k
++)
484 buf_8
[k
] = sh_msiof_read(p
, SIRFDR
) >> fs
;
487 static void sh_msiof_spi_read_fifo_16(struct sh_msiof_spi_priv
*p
,
488 void *rx_buf
, int words
, int fs
)
490 u16
*buf_16
= rx_buf
;
493 for (k
= 0; k
< words
; k
++)
494 buf_16
[k
] = sh_msiof_read(p
, SIRFDR
) >> fs
;
497 static void sh_msiof_spi_read_fifo_16u(struct sh_msiof_spi_priv
*p
,
498 void *rx_buf
, int words
, int fs
)
500 u16
*buf_16
= rx_buf
;
503 for (k
= 0; k
< words
; k
++)
504 put_unaligned(sh_msiof_read(p
, SIRFDR
) >> fs
, &buf_16
[k
]);
507 static void sh_msiof_spi_read_fifo_32(struct sh_msiof_spi_priv
*p
,
508 void *rx_buf
, int words
, int fs
)
510 u32
*buf_32
= rx_buf
;
513 for (k
= 0; k
< words
; k
++)
514 buf_32
[k
] = sh_msiof_read(p
, SIRFDR
) >> fs
;
517 static void sh_msiof_spi_read_fifo_32u(struct sh_msiof_spi_priv
*p
,
518 void *rx_buf
, int words
, int fs
)
520 u32
*buf_32
= rx_buf
;
523 for (k
= 0; k
< words
; k
++)
524 put_unaligned(sh_msiof_read(p
, SIRFDR
) >> fs
, &buf_32
[k
]);
527 static void sh_msiof_spi_read_fifo_s32(struct sh_msiof_spi_priv
*p
,
528 void *rx_buf
, int words
, int fs
)
530 u32
*buf_32
= rx_buf
;
533 for (k
= 0; k
< words
; k
++)
534 buf_32
[k
] = swab32(sh_msiof_read(p
, SIRFDR
) >> fs
);
537 static void sh_msiof_spi_read_fifo_s32u(struct sh_msiof_spi_priv
*p
,
538 void *rx_buf
, int words
, int fs
)
540 u32
*buf_32
= rx_buf
;
543 for (k
= 0; k
< words
; k
++)
544 put_unaligned(swab32(sh_msiof_read(p
, SIRFDR
) >> fs
), &buf_32
[k
]);
547 static int sh_msiof_spi_setup(struct spi_device
*spi
)
549 struct sh_msiof_spi_priv
*p
=
550 spi_controller_get_devdata(spi
->controller
);
553 if (spi
->cs_gpiod
|| spi_controller_is_slave(p
->ctlr
))
556 if (p
->native_cs_inited
&&
557 (p
->native_cs_high
== !!(spi
->mode
& SPI_CS_HIGH
)))
560 /* Configure native chip select mode/polarity early */
561 clr
= SIMDR1_SYNCMD_MASK
;
562 set
= SIMDR1_SYNCMD_SPI
;
563 if (spi
->mode
& SPI_CS_HIGH
)
564 clr
|= BIT(SIMDR1_SYNCAC_SHIFT
);
566 set
|= BIT(SIMDR1_SYNCAC_SHIFT
);
567 pm_runtime_get_sync(&p
->pdev
->dev
);
568 tmp
= sh_msiof_read(p
, SITMDR1
) & ~clr
;
569 sh_msiof_write(p
, SITMDR1
, tmp
| set
| SIMDR1_TRMD
| SITMDR1_PCON
);
570 tmp
= sh_msiof_read(p
, SIRMDR1
) & ~clr
;
571 sh_msiof_write(p
, SIRMDR1
, tmp
| set
);
572 pm_runtime_put(&p
->pdev
->dev
);
573 p
->native_cs_high
= spi
->mode
& SPI_CS_HIGH
;
574 p
->native_cs_inited
= true;
578 static int sh_msiof_prepare_message(struct spi_controller
*ctlr
,
579 struct spi_message
*msg
)
581 struct sh_msiof_spi_priv
*p
= spi_controller_get_devdata(ctlr
);
582 const struct spi_device
*spi
= msg
->spi
;
585 /* Configure pins before asserting CS */
587 ss
= ctlr
->unused_native_cs
;
588 cs_high
= p
->native_cs_high
;
590 ss
= spi
->chip_select
;
591 cs_high
= !!(spi
->mode
& SPI_CS_HIGH
);
593 sh_msiof_spi_set_pin_regs(p
, ss
, !!(spi
->mode
& SPI_CPOL
),
594 !!(spi
->mode
& SPI_CPHA
),
595 !!(spi
->mode
& SPI_3WIRE
),
596 !!(spi
->mode
& SPI_LSB_FIRST
), cs_high
);
600 static int sh_msiof_spi_start(struct sh_msiof_spi_priv
*p
, void *rx_buf
)
602 bool slave
= spi_controller_is_slave(p
->ctlr
);
605 /* setup clock and rx/tx signals */
607 ret
= sh_msiof_modify_ctr_wait(p
, 0, SICTR_TSCKE
);
609 ret
= sh_msiof_modify_ctr_wait(p
, 0, SICTR_RXE
);
611 ret
= sh_msiof_modify_ctr_wait(p
, 0, SICTR_TXE
);
613 /* start by setting frame bit */
615 ret
= sh_msiof_modify_ctr_wait(p
, 0, SICTR_TFSE
);
620 static int sh_msiof_spi_stop(struct sh_msiof_spi_priv
*p
, void *rx_buf
)
622 bool slave
= spi_controller_is_slave(p
->ctlr
);
625 /* shut down frame, rx/tx and clock signals */
627 ret
= sh_msiof_modify_ctr_wait(p
, SICTR_TFSE
, 0);
629 ret
= sh_msiof_modify_ctr_wait(p
, SICTR_TXE
, 0);
631 ret
= sh_msiof_modify_ctr_wait(p
, SICTR_RXE
, 0);
633 ret
= sh_msiof_modify_ctr_wait(p
, SICTR_TSCKE
, 0);
638 static int sh_msiof_slave_abort(struct spi_controller
*ctlr
)
640 struct sh_msiof_spi_priv
*p
= spi_controller_get_devdata(ctlr
);
642 p
->slave_aborted
= true;
644 complete(&p
->done_txdma
);
648 static int sh_msiof_wait_for_completion(struct sh_msiof_spi_priv
*p
,
649 struct completion
*x
)
651 if (spi_controller_is_slave(p
->ctlr
)) {
652 if (wait_for_completion_interruptible(x
) ||
654 dev_dbg(&p
->pdev
->dev
, "interrupted\n");
658 if (!wait_for_completion_timeout(x
, HZ
)) {
659 dev_err(&p
->pdev
->dev
, "timeout\n");
667 static int sh_msiof_spi_txrx_once(struct sh_msiof_spi_priv
*p
,
668 void (*tx_fifo
)(struct sh_msiof_spi_priv
*,
669 const void *, int, int),
670 void (*rx_fifo
)(struct sh_msiof_spi_priv
*,
672 const void *tx_buf
, void *rx_buf
,
678 /* limit maximum word transfer to rx/tx fifo size */
680 words
= min_t(int, words
, p
->tx_fifo_size
);
682 words
= min_t(int, words
, p
->rx_fifo_size
);
684 /* the fifo contents need shifting */
685 fifo_shift
= 32 - bits
;
687 /* default FIFO watermarks for PIO */
688 sh_msiof_write(p
, SIFCTR
, 0);
690 /* setup msiof transfer mode registers */
691 sh_msiof_spi_set_mode_regs(p
, tx_buf
, rx_buf
, bits
, words
);
692 sh_msiof_write(p
, SIIER
, SIIER_TEOFE
| SIIER_REOFE
);
696 tx_fifo(p
, tx_buf
, words
, fifo_shift
);
698 reinit_completion(&p
->done
);
699 p
->slave_aborted
= false;
701 ret
= sh_msiof_spi_start(p
, rx_buf
);
703 dev_err(&p
->pdev
->dev
, "failed to start hardware\n");
707 /* wait for tx fifo to be emptied / rx fifo to be filled */
708 ret
= sh_msiof_wait_for_completion(p
, &p
->done
);
714 rx_fifo(p
, rx_buf
, words
, fifo_shift
);
716 /* clear status bits */
717 sh_msiof_reset_str(p
);
719 ret
= sh_msiof_spi_stop(p
, rx_buf
);
721 dev_err(&p
->pdev
->dev
, "failed to shut down hardware\n");
728 sh_msiof_reset_str(p
);
729 sh_msiof_spi_stop(p
, rx_buf
);
731 sh_msiof_write(p
, SIIER
, 0);
735 static void sh_msiof_dma_complete(void *arg
)
740 static int sh_msiof_dma_once(struct sh_msiof_spi_priv
*p
, const void *tx
,
741 void *rx
, unsigned int len
)
744 struct dma_async_tx_descriptor
*desc_tx
= NULL
, *desc_rx
= NULL
;
748 /* First prepare and submit the DMA request(s), as this may fail */
750 ier_bits
|= SIIER_RDREQE
| SIIER_RDMAE
;
751 desc_rx
= dmaengine_prep_slave_single(p
->ctlr
->dma_rx
,
752 p
->rx_dma_addr
, len
, DMA_DEV_TO_MEM
,
753 DMA_PREP_INTERRUPT
| DMA_CTRL_ACK
);
757 desc_rx
->callback
= sh_msiof_dma_complete
;
758 desc_rx
->callback_param
= &p
->done
;
759 cookie
= dmaengine_submit(desc_rx
);
760 if (dma_submit_error(cookie
))
765 ier_bits
|= SIIER_TDREQE
| SIIER_TDMAE
;
766 dma_sync_single_for_device(p
->ctlr
->dma_tx
->device
->dev
,
767 p
->tx_dma_addr
, len
, DMA_TO_DEVICE
);
768 desc_tx
= dmaengine_prep_slave_single(p
->ctlr
->dma_tx
,
769 p
->tx_dma_addr
, len
, DMA_MEM_TO_DEV
,
770 DMA_PREP_INTERRUPT
| DMA_CTRL_ACK
);
776 desc_tx
->callback
= sh_msiof_dma_complete
;
777 desc_tx
->callback_param
= &p
->done_txdma
;
778 cookie
= dmaengine_submit(desc_tx
);
779 if (dma_submit_error(cookie
)) {
785 /* 1 stage FIFO watermarks for DMA */
786 sh_msiof_write(p
, SIFCTR
, SIFCTR_TFWM_1
| SIFCTR_RFWM_1
);
788 /* setup msiof transfer mode registers (32-bit words) */
789 sh_msiof_spi_set_mode_regs(p
, tx
, rx
, 32, len
/ 4);
791 sh_msiof_write(p
, SIIER
, ier_bits
);
793 reinit_completion(&p
->done
);
795 reinit_completion(&p
->done_txdma
);
796 p
->slave_aborted
= false;
800 dma_async_issue_pending(p
->ctlr
->dma_rx
);
802 dma_async_issue_pending(p
->ctlr
->dma_tx
);
804 ret
= sh_msiof_spi_start(p
, rx
);
806 dev_err(&p
->pdev
->dev
, "failed to start hardware\n");
811 /* wait for tx DMA completion */
812 ret
= sh_msiof_wait_for_completion(p
, &p
->done_txdma
);
818 /* wait for rx DMA completion */
819 ret
= sh_msiof_wait_for_completion(p
, &p
->done
);
823 sh_msiof_write(p
, SIIER
, 0);
825 /* wait for tx fifo to be emptied */
826 sh_msiof_write(p
, SIIER
, SIIER_TEOFE
);
827 ret
= sh_msiof_wait_for_completion(p
, &p
->done
);
832 /* clear status bits */
833 sh_msiof_reset_str(p
);
835 ret
= sh_msiof_spi_stop(p
, rx
);
837 dev_err(&p
->pdev
->dev
, "failed to shut down hardware\n");
842 dma_sync_single_for_cpu(p
->ctlr
->dma_rx
->device
->dev
,
843 p
->rx_dma_addr
, len
, DMA_FROM_DEVICE
);
848 sh_msiof_reset_str(p
);
849 sh_msiof_spi_stop(p
, rx
);
852 dmaengine_terminate_all(p
->ctlr
->dma_tx
);
855 dmaengine_terminate_all(p
->ctlr
->dma_rx
);
856 sh_msiof_write(p
, SIIER
, 0);
860 static void copy_bswap32(u32
*dst
, const u32
*src
, unsigned int words
)
862 /* src or dst can be unaligned, but not both */
863 if ((unsigned long)src
& 3) {
865 *dst
++ = swab32(get_unaligned(src
));
868 } else if ((unsigned long)dst
& 3) {
870 put_unaligned(swab32(*src
++), dst
);
875 *dst
++ = swab32(*src
++);
879 static void copy_wswap32(u32
*dst
, const u32
*src
, unsigned int words
)
881 /* src or dst can be unaligned, but not both */
882 if ((unsigned long)src
& 3) {
884 *dst
++ = swahw32(get_unaligned(src
));
887 } else if ((unsigned long)dst
& 3) {
889 put_unaligned(swahw32(*src
++), dst
);
894 *dst
++ = swahw32(*src
++);
898 static void copy_plain32(u32
*dst
, const u32
*src
, unsigned int words
)
900 memcpy(dst
, src
, words
* 4);
903 static int sh_msiof_transfer_one(struct spi_controller
*ctlr
,
904 struct spi_device
*spi
,
905 struct spi_transfer
*t
)
907 struct sh_msiof_spi_priv
*p
= spi_controller_get_devdata(ctlr
);
908 void (*copy32
)(u32
*, const u32
*, unsigned int);
909 void (*tx_fifo
)(struct sh_msiof_spi_priv
*, const void *, int, int);
910 void (*rx_fifo
)(struct sh_msiof_spi_priv
*, void *, int, int);
911 const void *tx_buf
= t
->tx_buf
;
912 void *rx_buf
= t
->rx_buf
;
913 unsigned int len
= t
->len
;
914 unsigned int bits
= t
->bits_per_word
;
915 unsigned int bytes_per_word
;
921 /* reset registers */
922 sh_msiof_spi_reset_regs(p
);
924 /* setup clocks (clock already enabled in chipselect()) */
925 if (!spi_controller_is_slave(p
->ctlr
))
926 sh_msiof_spi_set_clk_regs(p
, clk_get_rate(p
->clk
), t
->speed_hz
);
928 while (ctlr
->dma_tx
&& len
> 15) {
930 * DMA supports 32-bit words only, hence pack 8-bit and 16-bit
931 * words, with byte resp. word swapping.
936 l
= min(round_down(len
, 4), p
->tx_fifo_size
* 4);
938 l
= min(round_down(len
, 4), p
->rx_fifo_size
* 4);
941 copy32
= copy_bswap32
;
942 } else if (bits
<= 16) {
943 copy32
= copy_wswap32
;
945 copy32
= copy_plain32
;
949 copy32(p
->tx_dma_page
, tx_buf
, l
/ 4);
951 ret
= sh_msiof_dma_once(p
, tx_buf
, rx_buf
, l
);
952 if (ret
== -EAGAIN
) {
953 dev_warn_once(&p
->pdev
->dev
,
954 "DMA not available, falling back to PIO\n");
961 copy32(rx_buf
, p
->rx_dma_page
, l
/ 4);
972 if (bits
<= 8 && len
> 15) {
979 /* setup bytes per word and fifo read/write functions */
982 tx_fifo
= sh_msiof_spi_write_fifo_8
;
983 rx_fifo
= sh_msiof_spi_read_fifo_8
;
984 } else if (bits
<= 16) {
986 if ((unsigned long)tx_buf
& 0x01)
987 tx_fifo
= sh_msiof_spi_write_fifo_16u
;
989 tx_fifo
= sh_msiof_spi_write_fifo_16
;
991 if ((unsigned long)rx_buf
& 0x01)
992 rx_fifo
= sh_msiof_spi_read_fifo_16u
;
994 rx_fifo
= sh_msiof_spi_read_fifo_16
;
997 if ((unsigned long)tx_buf
& 0x03)
998 tx_fifo
= sh_msiof_spi_write_fifo_s32u
;
1000 tx_fifo
= sh_msiof_spi_write_fifo_s32
;
1002 if ((unsigned long)rx_buf
& 0x03)
1003 rx_fifo
= sh_msiof_spi_read_fifo_s32u
;
1005 rx_fifo
= sh_msiof_spi_read_fifo_s32
;
1008 if ((unsigned long)tx_buf
& 0x03)
1009 tx_fifo
= sh_msiof_spi_write_fifo_32u
;
1011 tx_fifo
= sh_msiof_spi_write_fifo_32
;
1013 if ((unsigned long)rx_buf
& 0x03)
1014 rx_fifo
= sh_msiof_spi_read_fifo_32u
;
1016 rx_fifo
= sh_msiof_spi_read_fifo_32
;
1019 /* transfer in fifo sized chunks */
1020 words
= len
/ bytes_per_word
;
1023 n
= sh_msiof_spi_txrx_once(p
, tx_fifo
, rx_fifo
, tx_buf
, rx_buf
,
1029 tx_buf
+= n
* bytes_per_word
;
1031 rx_buf
+= n
* bytes_per_word
;
1034 if (words
== 0 && (len
% bytes_per_word
)) {
1035 words
= len
% bytes_per_word
;
1036 bits
= t
->bits_per_word
;
1038 tx_fifo
= sh_msiof_spi_write_fifo_8
;
1039 rx_fifo
= sh_msiof_spi_read_fifo_8
;
1046 static const struct sh_msiof_chipdata sh_data
= {
1047 .bits_per_word_mask
= SPI_BPW_RANGE_MASK(8, 32),
1054 static const struct sh_msiof_chipdata rcar_gen2_data
= {
1055 .bits_per_word_mask
= SPI_BPW_MASK(8) | SPI_BPW_MASK(16) |
1056 SPI_BPW_MASK(24) | SPI_BPW_MASK(32),
1059 .ctlr_flags
= SPI_CONTROLLER_MUST_TX
,
1063 static const struct sh_msiof_chipdata rcar_gen3_data
= {
1064 .bits_per_word_mask
= SPI_BPW_MASK(8) | SPI_BPW_MASK(16) |
1065 SPI_BPW_MASK(24) | SPI_BPW_MASK(32),
1068 .ctlr_flags
= SPI_CONTROLLER_MUST_TX
,
1072 static const struct of_device_id sh_msiof_match
[] = {
1073 { .compatible
= "renesas,sh-mobile-msiof", .data
= &sh_data
},
1074 { .compatible
= "renesas,msiof-r8a7743", .data
= &rcar_gen2_data
},
1075 { .compatible
= "renesas,msiof-r8a7745", .data
= &rcar_gen2_data
},
1076 { .compatible
= "renesas,msiof-r8a7790", .data
= &rcar_gen2_data
},
1077 { .compatible
= "renesas,msiof-r8a7791", .data
= &rcar_gen2_data
},
1078 { .compatible
= "renesas,msiof-r8a7792", .data
= &rcar_gen2_data
},
1079 { .compatible
= "renesas,msiof-r8a7793", .data
= &rcar_gen2_data
},
1080 { .compatible
= "renesas,msiof-r8a7794", .data
= &rcar_gen2_data
},
1081 { .compatible
= "renesas,rcar-gen2-msiof", .data
= &rcar_gen2_data
},
1082 { .compatible
= "renesas,msiof-r8a7796", .data
= &rcar_gen3_data
},
1083 { .compatible
= "renesas,rcar-gen3-msiof", .data
= &rcar_gen3_data
},
1084 { .compatible
= "renesas,sh-msiof", .data
= &sh_data
}, /* Deprecated */
1087 MODULE_DEVICE_TABLE(of
, sh_msiof_match
);
1090 static struct sh_msiof_spi_info
*sh_msiof_spi_parse_dt(struct device
*dev
)
1092 struct sh_msiof_spi_info
*info
;
1093 struct device_node
*np
= dev
->of_node
;
1096 info
= devm_kzalloc(dev
, sizeof(struct sh_msiof_spi_info
), GFP_KERNEL
);
1100 info
->mode
= of_property_read_bool(np
, "spi-slave") ? MSIOF_SPI_SLAVE
1103 /* Parse the MSIOF properties */
1104 if (info
->mode
== MSIOF_SPI_MASTER
)
1105 of_property_read_u32(np
, "num-cs", &num_cs
);
1106 of_property_read_u32(np
, "renesas,tx-fifo-size",
1107 &info
->tx_fifo_override
);
1108 of_property_read_u32(np
, "renesas,rx-fifo-size",
1109 &info
->rx_fifo_override
);
1110 of_property_read_u32(np
, "renesas,dtdl", &info
->dtdl
);
1111 of_property_read_u32(np
, "renesas,syncdl", &info
->syncdl
);
1113 info
->num_chipselect
= num_cs
;
1118 static struct sh_msiof_spi_info
*sh_msiof_spi_parse_dt(struct device
*dev
)
1124 static struct dma_chan
*sh_msiof_request_dma_chan(struct device
*dev
,
1125 enum dma_transfer_direction dir
, unsigned int id
, dma_addr_t port_addr
)
1127 dma_cap_mask_t mask
;
1128 struct dma_chan
*chan
;
1129 struct dma_slave_config cfg
;
1133 dma_cap_set(DMA_SLAVE
, mask
);
1135 chan
= dma_request_slave_channel_compat(mask
, shdma_chan_filter
,
1136 (void *)(unsigned long)id
, dev
,
1137 dir
== DMA_MEM_TO_DEV
? "tx" : "rx");
1139 dev_warn(dev
, "dma_request_slave_channel_compat failed\n");
1143 memset(&cfg
, 0, sizeof(cfg
));
1144 cfg
.direction
= dir
;
1145 if (dir
== DMA_MEM_TO_DEV
) {
1146 cfg
.dst_addr
= port_addr
;
1147 cfg
.dst_addr_width
= DMA_SLAVE_BUSWIDTH_4_BYTES
;
1149 cfg
.src_addr
= port_addr
;
1150 cfg
.src_addr_width
= DMA_SLAVE_BUSWIDTH_4_BYTES
;
1153 ret
= dmaengine_slave_config(chan
, &cfg
);
1155 dev_warn(dev
, "dmaengine_slave_config failed %d\n", ret
);
1156 dma_release_channel(chan
);
1163 static int sh_msiof_request_dma(struct sh_msiof_spi_priv
*p
)
1165 struct platform_device
*pdev
= p
->pdev
;
1166 struct device
*dev
= &pdev
->dev
;
1167 const struct sh_msiof_spi_info
*info
= p
->info
;
1168 unsigned int dma_tx_id
, dma_rx_id
;
1169 const struct resource
*res
;
1170 struct spi_controller
*ctlr
;
1171 struct device
*tx_dev
, *rx_dev
;
1174 /* In the OF case we will get the slave IDs from the DT */
1177 } else if (info
&& info
->dma_tx_id
&& info
->dma_rx_id
) {
1178 dma_tx_id
= info
->dma_tx_id
;
1179 dma_rx_id
= info
->dma_rx_id
;
1181 /* The driver assumes no error */
1185 /* The DMA engine uses the second register set, if present */
1186 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 1);
1188 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
1191 ctlr
->dma_tx
= sh_msiof_request_dma_chan(dev
, DMA_MEM_TO_DEV
,
1192 dma_tx_id
, res
->start
+ SITFDR
);
1196 ctlr
->dma_rx
= sh_msiof_request_dma_chan(dev
, DMA_DEV_TO_MEM
,
1197 dma_rx_id
, res
->start
+ SIRFDR
);
1201 p
->tx_dma_page
= (void *)__get_free_page(GFP_KERNEL
| GFP_DMA
);
1202 if (!p
->tx_dma_page
)
1205 p
->rx_dma_page
= (void *)__get_free_page(GFP_KERNEL
| GFP_DMA
);
1206 if (!p
->rx_dma_page
)
1209 tx_dev
= ctlr
->dma_tx
->device
->dev
;
1210 p
->tx_dma_addr
= dma_map_single(tx_dev
, p
->tx_dma_page
, PAGE_SIZE
,
1212 if (dma_mapping_error(tx_dev
, p
->tx_dma_addr
))
1215 rx_dev
= ctlr
->dma_rx
->device
->dev
;
1216 p
->rx_dma_addr
= dma_map_single(rx_dev
, p
->rx_dma_page
, PAGE_SIZE
,
1218 if (dma_mapping_error(rx_dev
, p
->rx_dma_addr
))
1221 dev_info(dev
, "DMA available");
1225 dma_unmap_single(tx_dev
, p
->tx_dma_addr
, PAGE_SIZE
, DMA_TO_DEVICE
);
1227 free_page((unsigned long)p
->rx_dma_page
);
1229 free_page((unsigned long)p
->tx_dma_page
);
1231 dma_release_channel(ctlr
->dma_rx
);
1233 dma_release_channel(ctlr
->dma_tx
);
1234 ctlr
->dma_tx
= NULL
;
1238 static void sh_msiof_release_dma(struct sh_msiof_spi_priv
*p
)
1240 struct spi_controller
*ctlr
= p
->ctlr
;
1245 dma_unmap_single(ctlr
->dma_rx
->device
->dev
, p
->rx_dma_addr
, PAGE_SIZE
,
1247 dma_unmap_single(ctlr
->dma_tx
->device
->dev
, p
->tx_dma_addr
, PAGE_SIZE
,
1249 free_page((unsigned long)p
->rx_dma_page
);
1250 free_page((unsigned long)p
->tx_dma_page
);
1251 dma_release_channel(ctlr
->dma_rx
);
1252 dma_release_channel(ctlr
->dma_tx
);
1255 static int sh_msiof_spi_probe(struct platform_device
*pdev
)
1257 struct spi_controller
*ctlr
;
1258 const struct sh_msiof_chipdata
*chipdata
;
1259 struct sh_msiof_spi_info
*info
;
1260 struct sh_msiof_spi_priv
*p
;
1264 chipdata
= of_device_get_match_data(&pdev
->dev
);
1266 info
= sh_msiof_spi_parse_dt(&pdev
->dev
);
1268 chipdata
= (const void *)pdev
->id_entry
->driver_data
;
1269 info
= dev_get_platdata(&pdev
->dev
);
1273 dev_err(&pdev
->dev
, "failed to obtain device info\n");
1277 if (info
->mode
== MSIOF_SPI_SLAVE
)
1278 ctlr
= spi_alloc_slave(&pdev
->dev
,
1279 sizeof(struct sh_msiof_spi_priv
));
1281 ctlr
= spi_alloc_master(&pdev
->dev
,
1282 sizeof(struct sh_msiof_spi_priv
));
1286 p
= spi_controller_get_devdata(ctlr
);
1288 platform_set_drvdata(pdev
, p
);
1291 p
->min_div_pow
= chipdata
->min_div_pow
;
1293 init_completion(&p
->done
);
1294 init_completion(&p
->done_txdma
);
1296 p
->clk
= devm_clk_get(&pdev
->dev
, NULL
);
1297 if (IS_ERR(p
->clk
)) {
1298 dev_err(&pdev
->dev
, "cannot get clock\n");
1299 ret
= PTR_ERR(p
->clk
);
1303 i
= platform_get_irq(pdev
, 0);
1309 p
->mapbase
= devm_platform_ioremap_resource(pdev
, 0);
1310 if (IS_ERR(p
->mapbase
)) {
1311 ret
= PTR_ERR(p
->mapbase
);
1315 ret
= devm_request_irq(&pdev
->dev
, i
, sh_msiof_spi_irq
, 0,
1316 dev_name(&pdev
->dev
), p
);
1318 dev_err(&pdev
->dev
, "unable to request irq\n");
1323 pm_runtime_enable(&pdev
->dev
);
1325 /* Platform data may override FIFO sizes */
1326 p
->tx_fifo_size
= chipdata
->tx_fifo_size
;
1327 p
->rx_fifo_size
= chipdata
->rx_fifo_size
;
1328 if (p
->info
->tx_fifo_override
)
1329 p
->tx_fifo_size
= p
->info
->tx_fifo_override
;
1330 if (p
->info
->rx_fifo_override
)
1331 p
->rx_fifo_size
= p
->info
->rx_fifo_override
;
1333 /* init controller code */
1334 ctlr
->mode_bits
= SPI_CPOL
| SPI_CPHA
| SPI_CS_HIGH
;
1335 ctlr
->mode_bits
|= SPI_LSB_FIRST
| SPI_3WIRE
;
1336 ctlr
->flags
= chipdata
->ctlr_flags
;
1337 ctlr
->bus_num
= pdev
->id
;
1338 ctlr
->num_chipselect
= p
->info
->num_chipselect
;
1339 ctlr
->dev
.of_node
= pdev
->dev
.of_node
;
1340 ctlr
->setup
= sh_msiof_spi_setup
;
1341 ctlr
->prepare_message
= sh_msiof_prepare_message
;
1342 ctlr
->slave_abort
= sh_msiof_slave_abort
;
1343 ctlr
->bits_per_word_mask
= chipdata
->bits_per_word_mask
;
1344 ctlr
->auto_runtime_pm
= true;
1345 ctlr
->transfer_one
= sh_msiof_transfer_one
;
1346 ctlr
->use_gpio_descriptors
= true;
1347 ctlr
->max_native_cs
= MAX_SS
;
1349 ret
= sh_msiof_request_dma(p
);
1351 dev_warn(&pdev
->dev
, "DMA not available, using PIO\n");
1353 ret
= devm_spi_register_controller(&pdev
->dev
, ctlr
);
1355 dev_err(&pdev
->dev
, "devm_spi_register_controller error.\n");
1362 sh_msiof_release_dma(p
);
1363 pm_runtime_disable(&pdev
->dev
);
1365 spi_controller_put(ctlr
);
1369 static int sh_msiof_spi_remove(struct platform_device
*pdev
)
1371 struct sh_msiof_spi_priv
*p
= platform_get_drvdata(pdev
);
1373 sh_msiof_release_dma(p
);
1374 pm_runtime_disable(&pdev
->dev
);
1378 static const struct platform_device_id spi_driver_ids
[] = {
1379 { "spi_sh_msiof", (kernel_ulong_t
)&sh_data
},
1382 MODULE_DEVICE_TABLE(platform
, spi_driver_ids
);
1384 #ifdef CONFIG_PM_SLEEP
1385 static int sh_msiof_spi_suspend(struct device
*dev
)
1387 struct sh_msiof_spi_priv
*p
= dev_get_drvdata(dev
);
1389 return spi_controller_suspend(p
->ctlr
);
1392 static int sh_msiof_spi_resume(struct device
*dev
)
1394 struct sh_msiof_spi_priv
*p
= dev_get_drvdata(dev
);
1396 return spi_controller_resume(p
->ctlr
);
1399 static SIMPLE_DEV_PM_OPS(sh_msiof_spi_pm_ops
, sh_msiof_spi_suspend
,
1400 sh_msiof_spi_resume
);
1401 #define DEV_PM_OPS (&sh_msiof_spi_pm_ops)
1403 #define DEV_PM_OPS NULL
1404 #endif /* CONFIG_PM_SLEEP */
1406 static struct platform_driver sh_msiof_spi_drv
= {
1407 .probe
= sh_msiof_spi_probe
,
1408 .remove
= sh_msiof_spi_remove
,
1409 .id_table
= spi_driver_ids
,
1411 .name
= "spi_sh_msiof",
1413 .of_match_table
= of_match_ptr(sh_msiof_match
),
1416 module_platform_driver(sh_msiof_spi_drv
);
1418 MODULE_DESCRIPTION("SuperH MSIOF SPI Controller Interface Driver");
1419 MODULE_AUTHOR("Magnus Damm");
1420 MODULE_LICENSE("GPL v2");
1421 MODULE_ALIAS("platform:spi_sh_msiof");