Linux 5.7.6
[linux/fpc-iii.git] / arch / arm / mach-davinci / davinci.h
blob208d7a4d35973f7c81230d2e3629d0cd917da192
1 /*
2 * This file contains the processor specific definitions
3 * of the TI DM644x, DM355, DM365, and DM646x.
5 * Copyright (C) 2011 Texas Instruments Incorporated
6 * Copyright (c) 2007 Deep Root Systems, LLC
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation version 2.
12 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
13 * kind, whether express or implied; without even the implied warranty
14 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 #ifndef __DAVINCI_H
18 #define __DAVINCI_H
20 #include <linux/clk.h>
21 #include <linux/videodev2.h>
22 #include <linux/davinci_emac.h>
23 #include <linux/platform_device.h>
24 #include <linux/spi/spi.h>
25 #include <linux/platform_data/davinci_asp.h>
26 #include <linux/platform_data/edma.h>
27 #include <linux/platform_data/keyscan-davinci.h>
28 #include <mach/hardware.h>
30 #include <media/davinci/vpfe_capture.h>
31 #include <media/davinci/vpif_types.h>
32 #include <media/davinci/vpss.h>
33 #include <media/davinci/vpbe_types.h>
34 #include <media/davinci/vpbe_venc.h>
35 #include <media/davinci/vpbe.h>
36 #include <media/davinci/vpbe_osd.h>
38 #define DAVINCI_PLL1_BASE 0x01c40800
39 #define DAVINCI_PLL2_BASE 0x01c40c00
40 #define DAVINCI_PWR_SLEEP_CNTRL_BASE 0x01c41000
42 #define DAVINCI_SYSTEM_MODULE_BASE 0x01c40000
43 #define SYSMOD_VDAC_CONFIG 0x2c
44 #define SYSMOD_VIDCLKCTL 0x38
45 #define SYSMOD_VPSS_CLKCTL 0x44
46 #define SYSMOD_VDD3P3VPWDN 0x48
47 #define SYSMOD_VSCLKDIS 0x6c
48 #define SYSMOD_PUPDCTL1 0x7c
50 /* VPSS CLKCTL bit definitions */
51 #define VPSS_MUXSEL_EXTCLK_ENABLE BIT(1)
52 #define VPSS_VENCCLKEN_ENABLE BIT(3)
53 #define VPSS_DACCLKEN_ENABLE BIT(4)
54 #define VPSS_PLLC2SYSCLK5_ENABLE BIT(5)
56 extern void __iomem *davinci_sysmod_base;
57 #define DAVINCI_SYSMOD_VIRT(x) (davinci_sysmod_base + (x))
58 void davinci_map_sysmod(void);
60 #define DAVINCI_GPIO_BASE 0x01C67000
61 int davinci_gpio_register(struct resource *res, int size, void *pdata);
63 #define DAVINCI_TIMER0_BASE (IO_PHYS + 0x21400)
64 #define DAVINCI_WDOG_BASE (IO_PHYS + 0x21C00)
66 /* DM355 base addresses */
67 #define DM355_ASYNC_EMIF_CONTROL_BASE 0x01e10000
68 #define DM355_ASYNC_EMIF_DATA_CE0_BASE 0x02000000
70 #define ASP1_TX_EVT_EN 1
71 #define ASP1_RX_EVT_EN 2
73 /* DM365 base addresses */
74 #define DM365_ASYNC_EMIF_CONTROL_BASE 0x01d10000
75 #define DM365_ASYNC_EMIF_DATA_CE0_BASE 0x02000000
76 #define DM365_ASYNC_EMIF_DATA_CE1_BASE 0x04000000
78 /* DM644x base addresses */
79 #define DM644X_ASYNC_EMIF_CONTROL_BASE 0x01e00000
80 #define DM644X_ASYNC_EMIF_DATA_CE0_BASE 0x02000000
81 #define DM644X_ASYNC_EMIF_DATA_CE1_BASE 0x04000000
82 #define DM644X_ASYNC_EMIF_DATA_CE2_BASE 0x06000000
83 #define DM644X_ASYNC_EMIF_DATA_CE3_BASE 0x08000000
85 /* DM646x base addresses */
86 #define DM646X_ASYNC_EMIF_CONTROL_BASE 0x20008000
87 #define DM646X_ASYNC_EMIF_CS2_SPACE_BASE 0x42000000
89 int davinci_init_wdt(void);
91 /* DM355 function declarations */
92 void dm355_init(void);
93 void dm355_init_time(void);
94 void dm355_init_irq(void);
95 void dm355_register_clocks(void);
96 void dm355_init_spi0(unsigned chipselect_mask,
97 const struct spi_board_info *info, unsigned len);
98 void dm355_init_asp1(u32 evt_enable);
99 int dm355_init_video(struct vpfe_config *, struct vpbe_config *);
100 int dm355_gpio_register(void);
102 /* DM365 function declarations */
103 void dm365_init(void);
104 void dm365_init_irq(void);
105 void dm365_init_time(void);
106 void dm365_register_clocks(void);
107 void dm365_init_asp(void);
108 void dm365_init_vc(void);
109 void dm365_init_ks(struct davinci_ks_platform_data *pdata);
110 void dm365_init_rtc(void);
111 void dm365_init_spi0(unsigned chipselect_mask,
112 const struct spi_board_info *info, unsigned len);
113 int dm365_init_video(struct vpfe_config *, struct vpbe_config *);
114 int dm365_gpio_register(void);
116 /* DM644x function declarations */
117 void dm644x_init(void);
118 void dm644x_init_irq(void);
119 void dm644x_init_devices(void);
120 void dm644x_init_time(void);
121 void dm644x_register_clocks(void);
122 void dm644x_init_asp(void);
123 int dm644x_init_video(struct vpfe_config *, struct vpbe_config *);
124 int dm644x_gpio_register(void);
126 /* DM646x function declarations */
127 void dm646x_init(void);
128 void dm646x_init_irq(void);
129 void dm646x_init_time(unsigned long ref_clk_rate, unsigned long aux_clkin_rate);
130 void dm646x_register_clocks(void);
131 void dm646x_init_mcasp0(struct snd_platform_data *pdata);
132 void dm646x_init_mcasp1(struct snd_platform_data *pdata);
133 int dm646x_init_edma(struct edma_rsv_info *rsv);
134 void dm646x_video_init(void);
135 void dm646x_setup_vpif(struct vpif_display_config *,
136 struct vpif_capture_config *);
137 int dm646x_gpio_register(void);
139 extern struct platform_device dm365_serial_device[];
140 extern struct platform_device dm355_serial_device[];
141 extern struct platform_device dm644x_serial_device[];
142 extern struct platform_device dm646x_serial_device[];
143 #endif /*__DAVINCI_H */