Linux 5.7.6
[linux/fpc-iii.git] / arch / parisc / include / asm / cache.h
blobe5de3f89763397109028c242ef700e1f9683ed6d
1 /* SPDX-License-Identifier: GPL-2.0 */
2 /*
3 * include/asm-parisc/cache.h
4 */
6 #ifndef __ARCH_PARISC_CACHE_H
7 #define __ARCH_PARISC_CACHE_H
9 #include <asm/alternative.h>
12 * PA 2.0 processors have 64 and 128-byte L2 cachelines; PA 1.1 processors
13 * have 32-byte cachelines. The L1 length appears to be 16 bytes but this
14 * is not clearly documented.
16 #define L1_CACHE_BYTES 16
17 #define L1_CACHE_SHIFT 4
19 #ifndef __ASSEMBLY__
21 #define SMP_CACHE_BYTES L1_CACHE_BYTES
23 #define ARCH_DMA_MINALIGN L1_CACHE_BYTES
25 #define __read_mostly __section(.data..read_mostly)
27 void parisc_cache_init(void); /* initializes cache-flushing */
28 void disable_sr_hashing_asm(int); /* low level support for above */
29 void disable_sr_hashing(void); /* turns off space register hashing */
30 void free_sid(unsigned long);
31 unsigned long alloc_sid(void);
33 struct seq_file;
34 extern void show_cache_info(struct seq_file *m);
36 extern int split_tlb;
37 extern int dcache_stride;
38 extern int icache_stride;
39 extern struct pdc_cache_info cache_info;
40 void parisc_setup_cache_timing(void);
42 #define pdtlb(addr) asm volatile("pdtlb 0(%%sr1,%0)" \
43 ALTERNATIVE(ALT_COND_NO_SMP, INSN_PxTLB) \
44 : : "r" (addr) : "memory")
45 #define pitlb(addr) asm volatile("pitlb 0(%%sr1,%0)" \
46 ALTERNATIVE(ALT_COND_NO_SMP, INSN_PxTLB) \
47 ALTERNATIVE(ALT_COND_NO_SPLIT_TLB, INSN_NOP) \
48 : : "r" (addr) : "memory")
49 #define pdtlb_kernel(addr) asm volatile("pdtlb 0(%0)" \
50 ALTERNATIVE(ALT_COND_NO_SMP, INSN_PxTLB) \
51 : : "r" (addr) : "memory")
53 #define asm_io_fdc(addr) asm volatile("fdc %%r0(%0)" \
54 ALTERNATIVE(ALT_COND_NO_DCACHE, INSN_NOP) \
55 ALTERNATIVE(ALT_COND_NO_IOC_FDC, INSN_NOP) \
56 : : "r" (addr) : "memory")
57 #define asm_io_sync() asm volatile("sync" \
58 ALTERNATIVE(ALT_COND_NO_DCACHE, INSN_NOP) \
59 ALTERNATIVE(ALT_COND_NO_IOC_FDC, INSN_NOP) :::"memory")
61 #endif /* ! __ASSEMBLY__ */
63 /* Classes of processor wrt: disabling space register hashing */
65 #define SRHASH_PCXST 0 /* pcxs, pcxt, pcxt_ */
66 #define SRHASH_PCXL 1 /* pcxl */
67 #define SRHASH_PA20 2 /* pcxu, pcxu_, pcxw, pcxw_ */
69 #endif