1 /* SPDX-License-Identifier: GPL-2.0 */
4 * This file contains definitions from Hyper-V Hypervisor Top-Level Functional
5 * Specification (TLFS):
6 * https://docs.microsoft.com/en-us/virtualization/hyper-v-on-windows/reference/tlfs
9 #ifndef _ASM_X86_HYPERV_TLFS_H
10 #define _ASM_X86_HYPERV_TLFS_H
12 #include <linux/types.h>
16 * While not explicitly listed in the TLFS, Hyper-V always runs with a page size
17 * of 4096. These definitions are used when communicating with Hyper-V using
18 * guest physical pages and guest physical page addresses, since the guest page
19 * size may not be 4096 on all architectures.
21 #define HV_HYP_PAGE_SHIFT 12
22 #define HV_HYP_PAGE_SIZE BIT(HV_HYP_PAGE_SHIFT)
23 #define HV_HYP_PAGE_MASK (~(HV_HYP_PAGE_SIZE - 1))
26 * The below CPUID leaves are present if VersionAndFeatures.HypervisorPresent
27 * is set by CPUID(HvCpuIdFunctionVersionAndFeatures).
29 #define HYPERV_CPUID_VENDOR_AND_MAX_FUNCTIONS 0x40000000
30 #define HYPERV_CPUID_INTERFACE 0x40000001
31 #define HYPERV_CPUID_VERSION 0x40000002
32 #define HYPERV_CPUID_FEATURES 0x40000003
33 #define HYPERV_CPUID_ENLIGHTMENT_INFO 0x40000004
34 #define HYPERV_CPUID_IMPLEMENT_LIMITS 0x40000005
35 #define HYPERV_CPUID_NESTED_FEATURES 0x4000000A
37 #define HYPERV_HYPERVISOR_PRESENT_BIT 0x80000000
38 #define HYPERV_CPUID_MIN 0x40000005
39 #define HYPERV_CPUID_MAX 0x4000ffff
42 * Feature identification. EAX indicates which features are available
43 * to the partition based upon the current partition privileges.
44 * These are HYPERV_CPUID_FEATURES.EAX bits.
47 /* VP Runtime (HV_X64_MSR_VP_RUNTIME) available */
48 #define HV_X64_MSR_VP_RUNTIME_AVAILABLE BIT(0)
49 /* Partition Reference Counter (HV_X64_MSR_TIME_REF_COUNT) available*/
50 #define HV_MSR_TIME_REF_COUNT_AVAILABLE BIT(1)
52 * Basic SynIC MSRs (HV_X64_MSR_SCONTROL through HV_X64_MSR_EOM
53 * and HV_X64_MSR_SINT0 through HV_X64_MSR_SINT15) available
55 #define HV_X64_MSR_SYNIC_AVAILABLE BIT(2)
57 * Synthetic Timer MSRs (HV_X64_MSR_STIMER0_CONFIG through
58 * HV_X64_MSR_STIMER3_COUNT) available
60 #define HV_MSR_SYNTIMER_AVAILABLE BIT(3)
62 * APIC access MSRs (HV_X64_MSR_EOI, HV_X64_MSR_ICR and HV_X64_MSR_TPR)
65 #define HV_X64_MSR_APIC_ACCESS_AVAILABLE BIT(4)
66 /* Hypercall MSRs (HV_X64_MSR_GUEST_OS_ID and HV_X64_MSR_HYPERCALL) available*/
67 #define HV_X64_MSR_HYPERCALL_AVAILABLE BIT(5)
68 /* Access virtual processor index MSR (HV_X64_MSR_VP_INDEX) available*/
69 #define HV_X64_MSR_VP_INDEX_AVAILABLE BIT(6)
70 /* Virtual system reset MSR (HV_X64_MSR_RESET) is available*/
71 #define HV_X64_MSR_RESET_AVAILABLE BIT(7)
73 * Access statistics pages MSRs (HV_X64_MSR_STATS_PARTITION_RETAIL_PAGE,
74 * HV_X64_MSR_STATS_PARTITION_INTERNAL_PAGE, HV_X64_MSR_STATS_VP_RETAIL_PAGE,
75 * HV_X64_MSR_STATS_VP_INTERNAL_PAGE) available
77 #define HV_X64_MSR_STAT_PAGES_AVAILABLE BIT(8)
78 /* Partition reference TSC MSR is available */
79 #define HV_MSR_REFERENCE_TSC_AVAILABLE BIT(9)
80 /* Partition Guest IDLE MSR is available */
81 #define HV_X64_MSR_GUEST_IDLE_AVAILABLE BIT(10)
83 * There is a single feature flag that signifies if the partition has access
84 * to MSRs with local APIC and TSC frequencies.
86 #define HV_X64_ACCESS_FREQUENCY_MSRS BIT(11)
87 /* AccessReenlightenmentControls privilege */
88 #define HV_X64_ACCESS_REENLIGHTENMENT BIT(13)
89 /* AccessTscInvariantControls privilege */
90 #define HV_X64_ACCESS_TSC_INVARIANT BIT(15)
93 * Feature identification: indicates which flags were specified at partition
94 * creation. The format is the same as the partition creation flag structure
95 * defined in section Partition Creation Flags.
96 * These are HYPERV_CPUID_FEATURES.EBX bits.
98 #define HV_X64_CREATE_PARTITIONS BIT(0)
99 #define HV_X64_ACCESS_PARTITION_ID BIT(1)
100 #define HV_X64_ACCESS_MEMORY_POOL BIT(2)
101 #define HV_X64_ADJUST_MESSAGE_BUFFERS BIT(3)
102 #define HV_X64_POST_MESSAGES BIT(4)
103 #define HV_X64_SIGNAL_EVENTS BIT(5)
104 #define HV_X64_CREATE_PORT BIT(6)
105 #define HV_X64_CONNECT_PORT BIT(7)
106 #define HV_X64_ACCESS_STATS BIT(8)
107 #define HV_X64_DEBUGGING BIT(11)
108 #define HV_X64_CPU_POWER_MANAGEMENT BIT(12)
111 * Feature identification. EDX indicates which miscellaneous features
112 * are available to the partition.
113 * These are HYPERV_CPUID_FEATURES.EDX bits.
115 /* The MWAIT instruction is available (per section MONITOR / MWAIT) */
116 #define HV_X64_MWAIT_AVAILABLE BIT(0)
117 /* Guest debugging support is available */
118 #define HV_X64_GUEST_DEBUGGING_AVAILABLE BIT(1)
119 /* Performance Monitor support is available*/
120 #define HV_X64_PERF_MONITOR_AVAILABLE BIT(2)
121 /* Support for physical CPU dynamic partitioning events is available*/
122 #define HV_X64_CPU_DYNAMIC_PARTITIONING_AVAILABLE BIT(3)
124 * Support for passing hypercall input parameter block via XMM
125 * registers is available
127 #define HV_X64_HYPERCALL_PARAMS_XMM_AVAILABLE BIT(4)
128 /* Support for a virtual guest idle state is available */
129 #define HV_X64_GUEST_IDLE_STATE_AVAILABLE BIT(5)
130 /* Frequency MSRs available */
131 #define HV_FEATURE_FREQUENCY_MSRS_AVAILABLE BIT(8)
132 /* Crash MSR available */
133 #define HV_FEATURE_GUEST_CRASH_MSR_AVAILABLE BIT(10)
134 /* stimer Direct Mode is available */
135 #define HV_STIMER_DIRECT_MODE_AVAILABLE BIT(19)
138 * Implementation recommendations. Indicates which behaviors the hypervisor
139 * recommends the OS implement for optimal performance.
140 * These are HYPERV_CPUID_ENLIGHTMENT_INFO.EAX bits.
143 * Recommend using hypercall for address space switches rather
144 * than MOV to CR3 instruction
146 #define HV_X64_AS_SWITCH_RECOMMENDED BIT(0)
147 /* Recommend using hypercall for local TLB flushes rather
148 * than INVLPG or MOV to CR3 instructions */
149 #define HV_X64_LOCAL_TLB_FLUSH_RECOMMENDED BIT(1)
151 * Recommend using hypercall for remote TLB flushes rather
152 * than inter-processor interrupts
154 #define HV_X64_REMOTE_TLB_FLUSH_RECOMMENDED BIT(2)
156 * Recommend using MSRs for accessing APIC registers
157 * EOI, ICR and TPR rather than their memory-mapped counterparts
159 #define HV_X64_APIC_ACCESS_RECOMMENDED BIT(3)
160 /* Recommend using the hypervisor-provided MSR to initiate a system RESET */
161 #define HV_X64_SYSTEM_RESET_RECOMMENDED BIT(4)
163 * Recommend using relaxed timing for this partition. If used,
164 * the VM should disable any watchdog timeouts that rely on the
165 * timely delivery of external interrupts
167 #define HV_X64_RELAXED_TIMING_RECOMMENDED BIT(5)
170 * Recommend not using Auto End-Of-Interrupt feature
172 #define HV_DEPRECATING_AEOI_RECOMMENDED BIT(9)
175 * Recommend using cluster IPI hypercalls.
177 #define HV_X64_CLUSTER_IPI_RECOMMENDED BIT(10)
179 /* Recommend using the newer ExProcessorMasks interface */
180 #define HV_X64_EX_PROCESSOR_MASKS_RECOMMENDED BIT(11)
182 /* Recommend using enlightened VMCS */
183 #define HV_X64_ENLIGHTENED_VMCS_RECOMMENDED BIT(14)
186 * Virtual processor will never share a physical core with another virtual
187 * processor, except for virtual processors that are reported as sibling SMT
190 #define HV_X64_NO_NONARCH_CORESHARING BIT(18)
192 /* Nested features. These are HYPERV_CPUID_NESTED_FEATURES.EAX bits. */
193 #define HV_X64_NESTED_DIRECT_FLUSH BIT(17)
194 #define HV_X64_NESTED_GUEST_MAPPING_FLUSH BIT(18)
195 #define HV_X64_NESTED_MSR_BITMAP BIT(19)
197 /* Hyper-V specific model specific registers (MSRs) */
199 /* MSR used to identify the guest OS. */
200 #define HV_X64_MSR_GUEST_OS_ID 0x40000000
202 /* MSR used to setup pages used to communicate with the hypervisor. */
203 #define HV_X64_MSR_HYPERCALL 0x40000001
205 /* MSR used to provide vcpu index */
206 #define HV_X64_MSR_VP_INDEX 0x40000002
208 /* MSR used to reset the guest OS. */
209 #define HV_X64_MSR_RESET 0x40000003
211 /* MSR used to provide vcpu runtime in 100ns units */
212 #define HV_X64_MSR_VP_RUNTIME 0x40000010
214 /* MSR used to read the per-partition time reference counter */
215 #define HV_X64_MSR_TIME_REF_COUNT 0x40000020
217 /* A partition's reference time stamp counter (TSC) page */
218 #define HV_X64_MSR_REFERENCE_TSC 0x40000021
220 /* MSR used to retrieve the TSC frequency */
221 #define HV_X64_MSR_TSC_FREQUENCY 0x40000022
223 /* MSR used to retrieve the local APIC timer frequency */
224 #define HV_X64_MSR_APIC_FREQUENCY 0x40000023
226 /* Define the virtual APIC registers */
227 #define HV_X64_MSR_EOI 0x40000070
228 #define HV_X64_MSR_ICR 0x40000071
229 #define HV_X64_MSR_TPR 0x40000072
230 #define HV_X64_MSR_VP_ASSIST_PAGE 0x40000073
232 /* Define synthetic interrupt controller model specific registers. */
233 #define HV_X64_MSR_SCONTROL 0x40000080
234 #define HV_X64_MSR_SVERSION 0x40000081
235 #define HV_X64_MSR_SIEFP 0x40000082
236 #define HV_X64_MSR_SIMP 0x40000083
237 #define HV_X64_MSR_EOM 0x40000084
238 #define HV_X64_MSR_SINT0 0x40000090
239 #define HV_X64_MSR_SINT1 0x40000091
240 #define HV_X64_MSR_SINT2 0x40000092
241 #define HV_X64_MSR_SINT3 0x40000093
242 #define HV_X64_MSR_SINT4 0x40000094
243 #define HV_X64_MSR_SINT5 0x40000095
244 #define HV_X64_MSR_SINT6 0x40000096
245 #define HV_X64_MSR_SINT7 0x40000097
246 #define HV_X64_MSR_SINT8 0x40000098
247 #define HV_X64_MSR_SINT9 0x40000099
248 #define HV_X64_MSR_SINT10 0x4000009A
249 #define HV_X64_MSR_SINT11 0x4000009B
250 #define HV_X64_MSR_SINT12 0x4000009C
251 #define HV_X64_MSR_SINT13 0x4000009D
252 #define HV_X64_MSR_SINT14 0x4000009E
253 #define HV_X64_MSR_SINT15 0x4000009F
256 * Synthetic Timer MSRs. Four timers per vcpu.
258 #define HV_X64_MSR_STIMER0_CONFIG 0x400000B0
259 #define HV_X64_MSR_STIMER0_COUNT 0x400000B1
260 #define HV_X64_MSR_STIMER1_CONFIG 0x400000B2
261 #define HV_X64_MSR_STIMER1_COUNT 0x400000B3
262 #define HV_X64_MSR_STIMER2_CONFIG 0x400000B4
263 #define HV_X64_MSR_STIMER2_COUNT 0x400000B5
264 #define HV_X64_MSR_STIMER3_CONFIG 0x400000B6
265 #define HV_X64_MSR_STIMER3_COUNT 0x400000B7
267 /* Hyper-V guest idle MSR */
268 #define HV_X64_MSR_GUEST_IDLE 0x400000F0
270 /* Hyper-V guest crash notification MSR's */
271 #define HV_X64_MSR_CRASH_P0 0x40000100
272 #define HV_X64_MSR_CRASH_P1 0x40000101
273 #define HV_X64_MSR_CRASH_P2 0x40000102
274 #define HV_X64_MSR_CRASH_P3 0x40000103
275 #define HV_X64_MSR_CRASH_P4 0x40000104
276 #define HV_X64_MSR_CRASH_CTL 0x40000105
278 /* TSC emulation after migration */
279 #define HV_X64_MSR_REENLIGHTENMENT_CONTROL 0x40000106
280 #define HV_X64_MSR_TSC_EMULATION_CONTROL 0x40000107
281 #define HV_X64_MSR_TSC_EMULATION_STATUS 0x40000108
283 /* TSC invariant control */
284 #define HV_X64_MSR_TSC_INVARIANT_CONTROL 0x40000118
287 * Declare the MSR used to setup pages used to communicate with the hypervisor.
289 union hv_x64_msr_hypercall_contents
{
294 u64 guest_physical_address
:52;
301 struct ms_hyperv_tsc_page
{
302 volatile u32 tsc_sequence
;
304 volatile u64 tsc_scale
;
305 volatile s64 tsc_offset
;
310 * The guest OS needs to register the guest ID with the hypervisor.
311 * The guest ID is a 64 bit entity and the structure of this ID is
312 * specified in the Hyper-V specification:
314 * msdn.microsoft.com/en-us/library/windows/hardware/ff542653%28v=vs.85%29.aspx
316 * While the current guideline does not specify how Linux guest ID(s)
317 * need to be generated, our plan is to publish the guidelines for
318 * Linux and other guest operating systems that currently are hosted
319 * on Hyper-V. The implementation here conforms to this yet
320 * unpublished guidelines.
324 * 63 - Indicates if the OS is Open Source or not; 1 is Open Source
325 * 62:56 - Os Type; Linux is 0x100
326 * 55:48 - Distro specific identification
327 * 47:16 - Linux kernel version number
328 * 15:0 - Distro specific identification
333 #define HV_LINUX_VENDOR_ID 0x8100
335 struct hv_reenlightenment_control
{
343 struct hv_tsc_emulation_control
{
348 struct hv_tsc_emulation_status
{
353 #define HV_X64_MSR_HYPERCALL_ENABLE 0x00000001
354 #define HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_SHIFT 12
355 #define HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_MASK \
356 (~((1ull << HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_SHIFT) - 1))
359 * Crash notification (HV_X64_MSR_CRASH_CTL) flags.
361 #define HV_CRASH_CTL_CRASH_NOTIFY_MSG BIT_ULL(62)
362 #define HV_CRASH_CTL_CRASH_NOTIFY BIT_ULL(63)
363 #define HV_X64_MSR_CRASH_PARAMS \
364 (1 + (HV_X64_MSR_CRASH_P4 - HV_X64_MSR_CRASH_P0))
366 #define HV_IPI_LOW_VECTOR 0x10
367 #define HV_IPI_HIGH_VECTOR 0xff
369 /* Declare the various hypercall operations. */
370 #define HVCALL_FLUSH_VIRTUAL_ADDRESS_SPACE 0x0002
371 #define HVCALL_FLUSH_VIRTUAL_ADDRESS_LIST 0x0003
372 #define HVCALL_NOTIFY_LONG_SPIN_WAIT 0x0008
373 #define HVCALL_SEND_IPI 0x000b
374 #define HVCALL_FLUSH_VIRTUAL_ADDRESS_SPACE_EX 0x0013
375 #define HVCALL_FLUSH_VIRTUAL_ADDRESS_LIST_EX 0x0014
376 #define HVCALL_SEND_IPI_EX 0x0015
377 #define HVCALL_POST_MESSAGE 0x005c
378 #define HVCALL_SIGNAL_EVENT 0x005d
379 #define HVCALL_RETARGET_INTERRUPT 0x007e
380 #define HVCALL_FLUSH_GUEST_PHYSICAL_ADDRESS_SPACE 0x00af
381 #define HVCALL_FLUSH_GUEST_PHYSICAL_ADDRESS_LIST 0x00b0
383 #define HV_X64_MSR_VP_ASSIST_PAGE_ENABLE 0x00000001
384 #define HV_X64_MSR_VP_ASSIST_PAGE_ADDRESS_SHIFT 12
385 #define HV_X64_MSR_VP_ASSIST_PAGE_ADDRESS_MASK \
386 (~((1ull << HV_X64_MSR_VP_ASSIST_PAGE_ADDRESS_SHIFT) - 1))
388 /* Hyper-V Enlightened VMCS version mask in nested features CPUID */
389 #define HV_X64_ENLIGHTENED_VMCS_VERSION 0xff
391 #define HV_X64_MSR_TSC_REFERENCE_ENABLE 0x00000001
392 #define HV_X64_MSR_TSC_REFERENCE_ADDRESS_SHIFT 12
394 #define HV_PROCESSOR_POWER_STATE_C0 0
395 #define HV_PROCESSOR_POWER_STATE_C1 1
396 #define HV_PROCESSOR_POWER_STATE_C2 2
397 #define HV_PROCESSOR_POWER_STATE_C3 3
399 #define HV_FLUSH_ALL_PROCESSORS BIT(0)
400 #define HV_FLUSH_ALL_VIRTUAL_ADDRESS_SPACES BIT(1)
401 #define HV_FLUSH_NON_GLOBAL_MAPPINGS_ONLY BIT(2)
402 #define HV_FLUSH_USE_EXTENDED_RANGE_FORMAT BIT(3)
404 enum HV_GENERIC_SET_FORMAT
{
405 HV_GENERIC_SET_SPARSE_4K
,
409 #define HV_PARTITION_ID_SELF ((u64)-1)
411 #define HV_HYPERCALL_RESULT_MASK GENMASK_ULL(15, 0)
412 #define HV_HYPERCALL_FAST_BIT BIT(16)
413 #define HV_HYPERCALL_VARHEAD_OFFSET 17
414 #define HV_HYPERCALL_REP_COMP_OFFSET 32
415 #define HV_HYPERCALL_REP_COMP_MASK GENMASK_ULL(43, 32)
416 #define HV_HYPERCALL_REP_START_OFFSET 48
417 #define HV_HYPERCALL_REP_START_MASK GENMASK_ULL(59, 48)
419 /* hypercall status code */
420 #define HV_STATUS_SUCCESS 0
421 #define HV_STATUS_INVALID_HYPERCALL_CODE 2
422 #define HV_STATUS_INVALID_HYPERCALL_INPUT 3
423 #define HV_STATUS_INVALID_ALIGNMENT 4
424 #define HV_STATUS_INVALID_PARAMETER 5
425 #define HV_STATUS_INSUFFICIENT_MEMORY 11
426 #define HV_STATUS_INVALID_PORT_ID 17
427 #define HV_STATUS_INVALID_CONNECTION_ID 18
428 #define HV_STATUS_INSUFFICIENT_BUFFERS 19
431 * The Hyper-V TimeRefCount register and the TSC
432 * page provide a guest VM clock with 100ns tick rate
434 #define HV_CLOCK_HZ (NSEC_PER_SEC/100)
436 typedef struct _HV_REFERENCE_TSC_PAGE
{
441 } __packed HV_REFERENCE_TSC_PAGE
, *PHV_REFERENCE_TSC_PAGE
;
443 /* Define the number of synthetic interrupt sources. */
444 #define HV_SYNIC_SINT_COUNT (16)
445 /* Define the expected SynIC version. */
446 #define HV_SYNIC_VERSION_1 (0x1)
447 /* Valid SynIC vectors are 16-255. */
448 #define HV_SYNIC_FIRST_VALID_VECTOR (16)
450 #define HV_SYNIC_CONTROL_ENABLE (1ULL << 0)
451 #define HV_SYNIC_SIMP_ENABLE (1ULL << 0)
452 #define HV_SYNIC_SIEFP_ENABLE (1ULL << 0)
453 #define HV_SYNIC_SINT_MASKED (1ULL << 16)
454 #define HV_SYNIC_SINT_AUTO_EOI (1ULL << 17)
455 #define HV_SYNIC_SINT_VECTOR_MASK (0xFF)
457 #define HV_SYNIC_STIMER_COUNT (4)
459 /* Define synthetic interrupt controller message constants. */
460 #define HV_MESSAGE_SIZE (256)
461 #define HV_MESSAGE_PAYLOAD_BYTE_COUNT (240)
462 #define HV_MESSAGE_PAYLOAD_QWORD_COUNT (30)
464 /* Define hypervisor message types. */
465 enum hv_message_type
{
466 HVMSG_NONE
= 0x00000000,
468 /* Memory access messages. */
469 HVMSG_UNMAPPED_GPA
= 0x80000000,
470 HVMSG_GPA_INTERCEPT
= 0x80000001,
472 /* Timer notification messages. */
473 HVMSG_TIMER_EXPIRED
= 0x80000010,
475 /* Error messages. */
476 HVMSG_INVALID_VP_REGISTER_VALUE
= 0x80000020,
477 HVMSG_UNRECOVERABLE_EXCEPTION
= 0x80000021,
478 HVMSG_UNSUPPORTED_FEATURE
= 0x80000022,
480 /* Trace buffer complete messages. */
481 HVMSG_EVENTLOG_BUFFERCOMPLETE
= 0x80000040,
483 /* Platform-specific processor intercept messages. */
484 HVMSG_X64_IOPORT_INTERCEPT
= 0x80010000,
485 HVMSG_X64_MSR_INTERCEPT
= 0x80010001,
486 HVMSG_X64_CPUID_INTERCEPT
= 0x80010002,
487 HVMSG_X64_EXCEPTION_INTERCEPT
= 0x80010003,
488 HVMSG_X64_APIC_EOI
= 0x80010004,
489 HVMSG_X64_LEGACY_FP_ERROR
= 0x80010005
492 /* Define synthetic interrupt controller message flags. */
493 union hv_message_flags
{
501 /* Define port identifier type. */
510 /* Define synthetic interrupt controller message header. */
511 struct hv_message_header
{
514 union hv_message_flags message_flags
;
518 union hv_port_id port
;
522 /* Define synthetic interrupt controller message format. */
524 struct hv_message_header header
;
526 __u64 payload
[HV_MESSAGE_PAYLOAD_QWORD_COUNT
];
530 /* Define the synthetic interrupt message page layout. */
531 struct hv_message_page
{
532 struct hv_message sint_message
[HV_SYNIC_SINT_COUNT
];
535 /* Define timer message payload structure. */
536 struct hv_timer_message_payload
{
539 __u64 expiration_time
; /* When the timer expired */
540 __u64 delivery_time
; /* When the message was delivered */
543 struct hv_nested_enlightenments_control
{
545 __u32 directhypercall
:1;
553 /* Define virtual processor assist page structure. */
554 struct hv_vp_assist_page
{
557 __u64 vtl_control
[3];
558 struct hv_nested_enlightenments_control nested_control
;
559 __u8 enlighten_vmentry
;
561 __u64 current_nested_vmcs
;
564 struct hv_enlightened_vmcs
{
568 u16 host_es_selector
;
569 u16 host_cs_selector
;
570 u16 host_ss_selector
;
571 u16 host_ds_selector
;
572 u16 host_fs_selector
;
573 u16 host_gs_selector
;
574 u16 host_tr_selector
;
585 u64 host_ia32_sysenter_esp
;
586 u64 host_ia32_sysenter_eip
;
588 u32 host_ia32_sysenter_cs
;
590 u32 pin_based_vm_exec_control
;
591 u32 vm_exit_controls
;
592 u32 secondary_vm_exec_control
;
598 u16 guest_es_selector
;
599 u16 guest_cs_selector
;
600 u16 guest_ss_selector
;
601 u16 guest_ds_selector
;
602 u16 guest_fs_selector
;
603 u16 guest_gs_selector
;
604 u16 guest_ldtr_selector
;
605 u16 guest_tr_selector
;
613 u32 guest_ldtr_limit
;
615 u32 guest_gdtr_limit
;
616 u32 guest_idtr_limit
;
618 u32 guest_es_ar_bytes
;
619 u32 guest_cs_ar_bytes
;
620 u32 guest_ss_ar_bytes
;
621 u32 guest_ds_ar_bytes
;
622 u32 guest_fs_ar_bytes
;
623 u32 guest_gs_ar_bytes
;
624 u32 guest_ldtr_ar_bytes
;
625 u32 guest_tr_ar_bytes
;
640 u64 vm_exit_msr_store_addr
;
641 u64 vm_exit_msr_load_addr
;
642 u64 vm_entry_msr_load_addr
;
644 u64 cr3_target_value0
;
645 u64 cr3_target_value1
;
646 u64 cr3_target_value2
;
647 u64 cr3_target_value3
;
649 u32 page_fault_error_code_mask
;
650 u32 page_fault_error_code_match
;
652 u32 cr3_target_count
;
653 u32 vm_exit_msr_store_count
;
654 u32 vm_exit_msr_load_count
;
655 u32 vm_entry_msr_load_count
;
658 u64 virtual_apic_page_addr
;
659 u64 vmcs_link_pointer
;
661 u64 guest_ia32_debugctl
;
670 u64 guest_pending_dbg_exceptions
;
671 u64 guest_sysenter_esp
;
672 u64 guest_sysenter_eip
;
674 u32 guest_activity_state
;
675 u32 guest_sysenter_cs
;
677 u64 cr0_guest_host_mask
;
678 u64 cr4_guest_host_mask
;
695 u16 virtual_processor_id
;
699 u64 guest_physical_address
;
701 u32 vm_instruction_error
;
703 u32 vm_exit_intr_info
;
704 u32 vm_exit_intr_error_code
;
705 u32 idt_vectoring_info_field
;
706 u32 idt_vectoring_error_code
;
707 u32 vm_exit_instruction_len
;
708 u32 vmx_instruction_info
;
710 u64 exit_qualification
;
711 u64 exit_io_instruction_ecx
;
712 u64 exit_io_instruction_esi
;
713 u64 exit_io_instruction_edi
;
714 u64 exit_io_instruction_eip
;
716 u64 guest_linear_address
;
720 u32 guest_interruptibility_info
;
721 u32 cpu_based_vm_exec_control
;
722 u32 exception_bitmap
;
723 u32 vm_entry_controls
;
724 u32 vm_entry_intr_info_field
;
725 u32 vm_entry_exception_error_code
;
726 u32 vm_entry_instruction_len
;
733 u32 hv_synthetic_controls
;
735 u32 nested_flush_hypercall
:1;
738 } __packed hv_enlightenments_control
;
742 u64 partition_assist_page
;
750 #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_NONE 0
751 #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_IO_BITMAP BIT(0)
752 #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_MSR_BITMAP BIT(1)
753 #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_CONTROL_GRP2 BIT(2)
754 #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_CONTROL_GRP1 BIT(3)
755 #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_CONTROL_PROC BIT(4)
756 #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_CONTROL_EVENT BIT(5)
757 #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_CONTROL_ENTRY BIT(6)
758 #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_CONTROL_EXCPN BIT(7)
759 #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_CRDR BIT(8)
760 #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_CONTROL_XLAT BIT(9)
761 #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_GUEST_BASIC BIT(10)
762 #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_GUEST_GRP1 BIT(11)
763 #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_GUEST_GRP2 BIT(12)
764 #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_HOST_POINTER BIT(13)
765 #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_HOST_GRP1 BIT(14)
766 #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_ENLIGHTENMENTSCONTROL BIT(15)
768 #define HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL 0xFFFF
770 /* Define synthetic interrupt controller flag constants. */
771 #define HV_EVENT_FLAGS_COUNT (256 * 8)
772 #define HV_EVENT_FLAGS_LONG_COUNT (256 / sizeof(unsigned long))
775 * Synthetic timer configuration.
777 union hv_stimer_config
{
793 /* Define the synthetic interrupt controller event flags format. */
794 union hv_synic_event_flags
{
795 unsigned long flags
[HV_EVENT_FLAGS_LONG_COUNT
];
798 /* Define SynIC control register. */
799 union hv_synic_scontrol
{
807 /* Define synthetic interrupt source. */
808 union hv_synic_sint
{
820 /* Define the format of the SIMP register */
821 union hv_synic_simp
{
826 u64 base_simp_gpa
:52;
830 /* Define the format of the SIEFP register */
831 union hv_synic_siefp
{
836 u64 base_siefp_gpa
:52;
846 /* HvCallSendSyntheticClusterIpi hypercall */
853 /* HvCallSendSyntheticClusterIpiEx hypercall */
854 struct hv_send_ipi_ex
{
857 struct hv_vpset vp_set
;
860 /* HvFlushGuestPhysicalAddressSpace hypercalls */
861 struct hv_guest_mapping_flush
{
867 * HV_MAX_FLUSH_PAGES = "additional_pages" + 1. It's limited
868 * by the bitwidth of "additional_pages" in union hv_gpa_page_range.
870 #define HV_MAX_FLUSH_PAGES (2048)
872 /* HvFlushGuestPhysicalAddressList hypercall */
873 union hv_gpa_page_range
{
876 u64 additional_pages
:11;
883 * All input flush parameters should be in single page. The max flush
884 * count is equal with how many entries of union hv_gpa_page_range can
885 * be populated into the input parameter page.
887 #define HV_MAX_FLUSH_REP_COUNT ((HV_HYP_PAGE_SIZE - 2 * sizeof(u64)) / \
888 sizeof(union hv_gpa_page_range))
890 struct hv_guest_mapping_flush_list
{
893 union hv_gpa_page_range gpa_list
[HV_MAX_FLUSH_REP_COUNT
];
896 /* HvFlushVirtualAddressSpace, HvFlushVirtualAddressList hypercalls */
897 struct hv_tlb_flush
{
904 /* HvFlushVirtualAddressSpaceEx, HvFlushVirtualAddressListEx hypercalls */
905 struct hv_tlb_flush_ex
{
908 struct hv_vpset hv_vp_set
;
912 struct hv_partition_assist_pg
{
924 struct hv_interrupt_entry
{
925 u32 source
; /* 1 for MSI(-X) */
927 union hv_msi_entry msi_entry
;
931 * flags for hv_device_interrupt_target.flags
933 #define HV_DEVICE_INTERRUPT_TARGET_MULTICAST 1
934 #define HV_DEVICE_INTERRUPT_TARGET_PROCESSOR_SET 2
936 struct hv_device_interrupt_target
{
941 struct hv_vpset vp_set
;
945 /* HvRetargetDeviceInterrupt hypercall */
946 struct hv_retarget_device_interrupt
{
947 u64 partition_id
; /* use "self" */
949 struct hv_interrupt_entry int_entry
;
951 struct hv_device_interrupt_target int_target
;
952 } __packed
__aligned(8);