1 // SPDX-License-Identifier: GPL-2.0+
3 * Freescale vf610 GPIO support through PORT and GPIO
5 * Copyright (c) 2014 Toradex AG.
7 * Author: Stefan Agner <stefan@agner.ch>.
9 #include <linux/bitops.h>
10 #include <linux/err.h>
11 #include <linux/gpio/driver.h>
12 #include <linux/init.h>
13 #include <linux/interrupt.h>
15 #include <linux/ioport.h>
16 #include <linux/irq.h>
17 #include <linux/platform_device.h>
19 #include <linux/of_device.h>
20 #include <linux/of_irq.h>
22 #define VF610_GPIO_PER_PORT 32
24 struct fsl_gpio_soc_data
{
25 /* SoCs has a Port Data Direction Register (PDDR) */
29 struct vf610_gpio_port
{
32 void __iomem
*gpio_base
;
33 const struct fsl_gpio_soc_data
*sdata
;
34 u8 irqc
[VF610_GPIO_PER_PORT
];
38 #define GPIO_PDOR 0x00
39 #define GPIO_PSOR 0x04
40 #define GPIO_PCOR 0x08
41 #define GPIO_PTOR 0x0c
42 #define GPIO_PDIR 0x10
43 #define GPIO_PDDR 0x14
45 #define PORT_PCR(n) ((n) * 0x4)
46 #define PORT_PCR_IRQC_OFFSET 16
48 #define PORT_ISFR 0xa0
49 #define PORT_DFER 0xc0
50 #define PORT_DFCR 0xc4
51 #define PORT_DFWR 0xc8
53 #define PORT_INT_OFF 0x0
54 #define PORT_INT_LOGIC_ZERO 0x8
55 #define PORT_INT_RISING_EDGE 0x9
56 #define PORT_INT_FALLING_EDGE 0xa
57 #define PORT_INT_EITHER_EDGE 0xb
58 #define PORT_INT_LOGIC_ONE 0xc
60 static struct irq_chip vf610_gpio_irq_chip
;
62 static const struct fsl_gpio_soc_data imx_data
= {
66 static const struct of_device_id vf610_gpio_dt_ids
[] = {
67 { .compatible
= "fsl,vf610-gpio", .data
= NULL
, },
68 { .compatible
= "fsl,imx7ulp-gpio", .data
= &imx_data
, },
72 static inline void vf610_gpio_writel(u32 val
, void __iomem
*reg
)
74 writel_relaxed(val
, reg
);
77 static inline u32
vf610_gpio_readl(void __iomem
*reg
)
79 return readl_relaxed(reg
);
82 static int vf610_gpio_get(struct gpio_chip
*gc
, unsigned int gpio
)
84 struct vf610_gpio_port
*port
= gpiochip_get_data(gc
);
85 unsigned long mask
= BIT(gpio
);
88 if (port
->sdata
&& port
->sdata
->have_paddr
) {
89 mask
&= vf610_gpio_readl(port
->gpio_base
+ GPIO_PDDR
);
90 addr
= mask
? port
->gpio_base
+ GPIO_PDOR
:
91 port
->gpio_base
+ GPIO_PDIR
;
92 return !!(vf610_gpio_readl(addr
) & BIT(gpio
));
94 return !!(vf610_gpio_readl(port
->gpio_base
+ GPIO_PDIR
)
99 static void vf610_gpio_set(struct gpio_chip
*gc
, unsigned int gpio
, int val
)
101 struct vf610_gpio_port
*port
= gpiochip_get_data(gc
);
102 unsigned long mask
= BIT(gpio
);
105 vf610_gpio_writel(mask
, port
->gpio_base
+ GPIO_PSOR
);
107 vf610_gpio_writel(mask
, port
->gpio_base
+ GPIO_PCOR
);
110 static int vf610_gpio_direction_input(struct gpio_chip
*chip
, unsigned gpio
)
112 struct vf610_gpio_port
*port
= gpiochip_get_data(chip
);
113 unsigned long mask
= BIT(gpio
);
116 if (port
->sdata
&& port
->sdata
->have_paddr
) {
117 val
= vf610_gpio_readl(port
->gpio_base
+ GPIO_PDDR
);
119 vf610_gpio_writel(val
, port
->gpio_base
+ GPIO_PDDR
);
122 return pinctrl_gpio_direction_input(chip
->base
+ gpio
);
125 static int vf610_gpio_direction_output(struct gpio_chip
*chip
, unsigned gpio
,
128 struct vf610_gpio_port
*port
= gpiochip_get_data(chip
);
129 unsigned long mask
= BIT(gpio
);
131 if (port
->sdata
&& port
->sdata
->have_paddr
)
132 vf610_gpio_writel(mask
, port
->gpio_base
+ GPIO_PDDR
);
134 vf610_gpio_set(chip
, gpio
, value
);
136 return pinctrl_gpio_direction_output(chip
->base
+ gpio
);
139 static void vf610_gpio_irq_handler(struct irq_desc
*desc
)
141 struct vf610_gpio_port
*port
=
142 gpiochip_get_data(irq_desc_get_handler_data(desc
));
143 struct irq_chip
*chip
= irq_desc_get_chip(desc
);
145 unsigned long irq_isfr
;
147 chained_irq_enter(chip
, desc
);
149 irq_isfr
= vf610_gpio_readl(port
->base
+ PORT_ISFR
);
151 for_each_set_bit(pin
, &irq_isfr
, VF610_GPIO_PER_PORT
) {
152 vf610_gpio_writel(BIT(pin
), port
->base
+ PORT_ISFR
);
154 generic_handle_irq(irq_find_mapping(port
->gc
.irq
.domain
, pin
));
157 chained_irq_exit(chip
, desc
);
160 static void vf610_gpio_irq_ack(struct irq_data
*d
)
162 struct vf610_gpio_port
*port
=
163 gpiochip_get_data(irq_data_get_irq_chip_data(d
));
166 vf610_gpio_writel(BIT(gpio
), port
->base
+ PORT_ISFR
);
169 static int vf610_gpio_irq_set_type(struct irq_data
*d
, u32 type
)
171 struct vf610_gpio_port
*port
=
172 gpiochip_get_data(irq_data_get_irq_chip_data(d
));
176 case IRQ_TYPE_EDGE_RISING
:
177 irqc
= PORT_INT_RISING_EDGE
;
179 case IRQ_TYPE_EDGE_FALLING
:
180 irqc
= PORT_INT_FALLING_EDGE
;
182 case IRQ_TYPE_EDGE_BOTH
:
183 irqc
= PORT_INT_EITHER_EDGE
;
185 case IRQ_TYPE_LEVEL_LOW
:
186 irqc
= PORT_INT_LOGIC_ZERO
;
188 case IRQ_TYPE_LEVEL_HIGH
:
189 irqc
= PORT_INT_LOGIC_ONE
;
195 port
->irqc
[d
->hwirq
] = irqc
;
197 if (type
& IRQ_TYPE_LEVEL_MASK
)
198 irq_set_handler_locked(d
, handle_level_irq
);
200 irq_set_handler_locked(d
, handle_edge_irq
);
205 static void vf610_gpio_irq_mask(struct irq_data
*d
)
207 struct vf610_gpio_port
*port
=
208 gpiochip_get_data(irq_data_get_irq_chip_data(d
));
209 void __iomem
*pcr_base
= port
->base
+ PORT_PCR(d
->hwirq
);
211 vf610_gpio_writel(0, pcr_base
);
214 static void vf610_gpio_irq_unmask(struct irq_data
*d
)
216 struct vf610_gpio_port
*port
=
217 gpiochip_get_data(irq_data_get_irq_chip_data(d
));
218 void __iomem
*pcr_base
= port
->base
+ PORT_PCR(d
->hwirq
);
220 vf610_gpio_writel(port
->irqc
[d
->hwirq
] << PORT_PCR_IRQC_OFFSET
,
224 static int vf610_gpio_irq_set_wake(struct irq_data
*d
, u32 enable
)
226 struct vf610_gpio_port
*port
=
227 gpiochip_get_data(irq_data_get_irq_chip_data(d
));
230 enable_irq_wake(port
->irq
);
232 disable_irq_wake(port
->irq
);
237 static struct irq_chip vf610_gpio_irq_chip
= {
238 .name
= "gpio-vf610",
239 .irq_ack
= vf610_gpio_irq_ack
,
240 .irq_mask
= vf610_gpio_irq_mask
,
241 .irq_unmask
= vf610_gpio_irq_unmask
,
242 .irq_set_type
= vf610_gpio_irq_set_type
,
243 .irq_set_wake
= vf610_gpio_irq_set_wake
,
246 static int vf610_gpio_probe(struct platform_device
*pdev
)
248 struct device
*dev
= &pdev
->dev
;
249 struct device_node
*np
= dev
->of_node
;
250 struct vf610_gpio_port
*port
;
251 struct resource
*iores
;
252 struct gpio_chip
*gc
;
255 port
= devm_kzalloc(&pdev
->dev
, sizeof(*port
), GFP_KERNEL
);
259 port
->sdata
= of_device_get_match_data(dev
);
260 iores
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
261 port
->base
= devm_ioremap_resource(dev
, iores
);
262 if (IS_ERR(port
->base
))
263 return PTR_ERR(port
->base
);
265 iores
= platform_get_resource(pdev
, IORESOURCE_MEM
, 1);
266 port
->gpio_base
= devm_ioremap_resource(dev
, iores
);
267 if (IS_ERR(port
->gpio_base
))
268 return PTR_ERR(port
->gpio_base
);
270 port
->irq
= platform_get_irq(pdev
, 0);
277 gc
->label
= "vf610-gpio";
278 gc
->ngpio
= VF610_GPIO_PER_PORT
;
279 gc
->base
= of_alias_get_id(np
, "gpio") * VF610_GPIO_PER_PORT
;
281 gc
->request
= gpiochip_generic_request
;
282 gc
->free
= gpiochip_generic_free
;
283 gc
->direction_input
= vf610_gpio_direction_input
;
284 gc
->get
= vf610_gpio_get
;
285 gc
->direction_output
= vf610_gpio_direction_output
;
286 gc
->set
= vf610_gpio_set
;
288 ret
= gpiochip_add_data(gc
, port
);
292 /* Clear the interrupt status register for all GPIO's */
293 vf610_gpio_writel(~0, port
->base
+ PORT_ISFR
);
295 ret
= gpiochip_irqchip_add(gc
, &vf610_gpio_irq_chip
, 0,
296 handle_edge_irq
, IRQ_TYPE_NONE
);
298 dev_err(dev
, "failed to add irqchip\n");
302 gpiochip_set_chained_irqchip(gc
, &vf610_gpio_irq_chip
, port
->irq
,
303 vf610_gpio_irq_handler
);
308 static struct platform_driver vf610_gpio_driver
= {
310 .name
= "gpio-vf610",
311 .of_match_table
= vf610_gpio_dt_ids
,
313 .probe
= vf610_gpio_probe
,
316 builtin_platform_driver(vf610_gpio_driver
);