Merge tag 'trace-v5.11-rc2' of git://git.kernel.org/pub/scm/linux/kernel/git/rostedt...
[linux/fpc-iii.git] / drivers / clk / meson / meson8b.c
blob862f0756b50f0c1f3ae5e1cc29ec9cf1daa470ec
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3 * Copyright (c) 2015 Endless Mobile, Inc.
4 * Author: Carlo Caione <carlo@endlessm.com>
6 * Copyright (c) 2016 BayLibre, Inc.
7 * Michael Turquette <mturquette@baylibre.com>
8 */
10 #include <linux/clk.h>
11 #include <linux/clk-provider.h>
12 #include <linux/init.h>
13 #include <linux/mfd/syscon.h>
14 #include <linux/of_address.h>
15 #include <linux/reset-controller.h>
16 #include <linux/slab.h>
17 #include <linux/regmap.h>
19 #include "meson8b.h"
20 #include "clk-regmap.h"
21 #include "clk-pll.h"
22 #include "clk-mpll.h"
24 static DEFINE_SPINLOCK(meson_clk_lock);
26 struct meson8b_clk_reset {
27 struct reset_controller_dev reset;
28 struct regmap *regmap;
31 static const struct pll_params_table sys_pll_params_table[] = {
32 PLL_PARAMS(50, 1),
33 PLL_PARAMS(51, 1),
34 PLL_PARAMS(52, 1),
35 PLL_PARAMS(53, 1),
36 PLL_PARAMS(54, 1),
37 PLL_PARAMS(55, 1),
38 PLL_PARAMS(56, 1),
39 PLL_PARAMS(57, 1),
40 PLL_PARAMS(58, 1),
41 PLL_PARAMS(59, 1),
42 PLL_PARAMS(60, 1),
43 PLL_PARAMS(61, 1),
44 PLL_PARAMS(62, 1),
45 PLL_PARAMS(63, 1),
46 PLL_PARAMS(64, 1),
47 PLL_PARAMS(65, 1),
48 PLL_PARAMS(66, 1),
49 PLL_PARAMS(67, 1),
50 PLL_PARAMS(68, 1),
51 PLL_PARAMS(84, 1),
52 { /* sentinel */ },
55 static struct clk_fixed_rate meson8b_xtal = {
56 .fixed_rate = 24000000,
57 .hw.init = &(struct clk_init_data){
58 .name = "xtal",
59 .num_parents = 0,
60 .ops = &clk_fixed_rate_ops,
64 static struct clk_regmap meson8b_fixed_pll_dco = {
65 .data = &(struct meson_clk_pll_data){
66 .en = {
67 .reg_off = HHI_MPLL_CNTL,
68 .shift = 30,
69 .width = 1,
71 .m = {
72 .reg_off = HHI_MPLL_CNTL,
73 .shift = 0,
74 .width = 9,
76 .n = {
77 .reg_off = HHI_MPLL_CNTL,
78 .shift = 9,
79 .width = 5,
81 .frac = {
82 .reg_off = HHI_MPLL_CNTL2,
83 .shift = 0,
84 .width = 12,
86 .l = {
87 .reg_off = HHI_MPLL_CNTL,
88 .shift = 31,
89 .width = 1,
91 .rst = {
92 .reg_off = HHI_MPLL_CNTL,
93 .shift = 29,
94 .width = 1,
97 .hw.init = &(struct clk_init_data){
98 .name = "fixed_pll_dco",
99 .ops = &meson_clk_pll_ro_ops,
100 .parent_data = &(const struct clk_parent_data) {
101 .fw_name = "xtal",
102 .name = "xtal",
103 .index = -1,
105 .num_parents = 1,
109 static struct clk_regmap meson8b_fixed_pll = {
110 .data = &(struct clk_regmap_div_data){
111 .offset = HHI_MPLL_CNTL,
112 .shift = 16,
113 .width = 2,
114 .flags = CLK_DIVIDER_POWER_OF_TWO,
116 .hw.init = &(struct clk_init_data){
117 .name = "fixed_pll",
118 .ops = &clk_regmap_divider_ro_ops,
119 .parent_hws = (const struct clk_hw *[]) {
120 &meson8b_fixed_pll_dco.hw
122 .num_parents = 1,
124 * This clock won't ever change at runtime so
125 * CLK_SET_RATE_PARENT is not required
130 static struct clk_regmap meson8b_hdmi_pll_dco = {
131 .data = &(struct meson_clk_pll_data){
132 .en = {
133 .reg_off = HHI_VID_PLL_CNTL,
134 .shift = 30,
135 .width = 1,
137 .m = {
138 .reg_off = HHI_VID_PLL_CNTL,
139 .shift = 0,
140 .width = 9,
142 .n = {
143 .reg_off = HHI_VID_PLL_CNTL,
144 .shift = 10,
145 .width = 5,
147 .frac = {
148 .reg_off = HHI_VID_PLL_CNTL2,
149 .shift = 0,
150 .width = 12,
152 .l = {
153 .reg_off = HHI_VID_PLL_CNTL,
154 .shift = 31,
155 .width = 1,
157 .rst = {
158 .reg_off = HHI_VID_PLL_CNTL,
159 .shift = 29,
160 .width = 1,
163 .hw.init = &(struct clk_init_data){
164 /* sometimes also called "HPLL" or "HPLL PLL" */
165 .name = "hdmi_pll_dco",
166 .ops = &meson_clk_pll_ro_ops,
167 .parent_data = &(const struct clk_parent_data) {
168 .fw_name = "xtal",
169 .name = "xtal",
170 .index = -1,
172 .num_parents = 1,
176 static struct clk_regmap meson8b_hdmi_pll_lvds_out = {
177 .data = &(struct clk_regmap_div_data){
178 .offset = HHI_VID_PLL_CNTL,
179 .shift = 16,
180 .width = 2,
181 .flags = CLK_DIVIDER_POWER_OF_TWO,
183 .hw.init = &(struct clk_init_data){
184 .name = "hdmi_pll_lvds_out",
185 .ops = &clk_regmap_divider_ro_ops,
186 .parent_hws = (const struct clk_hw *[]) {
187 &meson8b_hdmi_pll_dco.hw
189 .num_parents = 1,
190 .flags = CLK_SET_RATE_PARENT,
194 static struct clk_regmap meson8b_hdmi_pll_hdmi_out = {
195 .data = &(struct clk_regmap_div_data){
196 .offset = HHI_VID_PLL_CNTL,
197 .shift = 18,
198 .width = 2,
199 .flags = CLK_DIVIDER_POWER_OF_TWO,
201 .hw.init = &(struct clk_init_data){
202 .name = "hdmi_pll_hdmi_out",
203 .ops = &clk_regmap_divider_ro_ops,
204 .parent_hws = (const struct clk_hw *[]) {
205 &meson8b_hdmi_pll_dco.hw
207 .num_parents = 1,
208 .flags = CLK_SET_RATE_PARENT,
212 static struct clk_regmap meson8b_sys_pll_dco = {
213 .data = &(struct meson_clk_pll_data){
214 .en = {
215 .reg_off = HHI_SYS_PLL_CNTL,
216 .shift = 30,
217 .width = 1,
219 .m = {
220 .reg_off = HHI_SYS_PLL_CNTL,
221 .shift = 0,
222 .width = 9,
224 .n = {
225 .reg_off = HHI_SYS_PLL_CNTL,
226 .shift = 9,
227 .width = 5,
229 .l = {
230 .reg_off = HHI_SYS_PLL_CNTL,
231 .shift = 31,
232 .width = 1,
234 .rst = {
235 .reg_off = HHI_SYS_PLL_CNTL,
236 .shift = 29,
237 .width = 1,
239 .table = sys_pll_params_table,
241 .hw.init = &(struct clk_init_data){
242 .name = "sys_pll_dco",
243 .ops = &meson_clk_pll_ops,
244 .parent_data = &(const struct clk_parent_data) {
245 .fw_name = "xtal",
246 .name = "xtal",
247 .index = -1,
249 .num_parents = 1,
253 static struct clk_regmap meson8b_sys_pll = {
254 .data = &(struct clk_regmap_div_data){
255 .offset = HHI_SYS_PLL_CNTL,
256 .shift = 16,
257 .width = 2,
258 .flags = CLK_DIVIDER_POWER_OF_TWO,
260 .hw.init = &(struct clk_init_data){
261 .name = "sys_pll",
262 .ops = &clk_regmap_divider_ops,
263 .parent_hws = (const struct clk_hw *[]) {
264 &meson8b_sys_pll_dco.hw
266 .num_parents = 1,
267 .flags = CLK_SET_RATE_PARENT,
271 static struct clk_fixed_factor meson8b_fclk_div2_div = {
272 .mult = 1,
273 .div = 2,
274 .hw.init = &(struct clk_init_data){
275 .name = "fclk_div2_div",
276 .ops = &clk_fixed_factor_ops,
277 .parent_hws = (const struct clk_hw *[]) {
278 &meson8b_fixed_pll.hw
280 .num_parents = 1,
284 static struct clk_regmap meson8b_fclk_div2 = {
285 .data = &(struct clk_regmap_gate_data){
286 .offset = HHI_MPLL_CNTL6,
287 .bit_idx = 27,
289 .hw.init = &(struct clk_init_data){
290 .name = "fclk_div2",
291 .ops = &clk_regmap_gate_ops,
292 .parent_hws = (const struct clk_hw *[]) {
293 &meson8b_fclk_div2_div.hw
295 .num_parents = 1,
299 static struct clk_fixed_factor meson8b_fclk_div3_div = {
300 .mult = 1,
301 .div = 3,
302 .hw.init = &(struct clk_init_data){
303 .name = "fclk_div3_div",
304 .ops = &clk_fixed_factor_ops,
305 .parent_hws = (const struct clk_hw *[]) {
306 &meson8b_fixed_pll.hw
308 .num_parents = 1,
312 static struct clk_regmap meson8b_fclk_div3 = {
313 .data = &(struct clk_regmap_gate_data){
314 .offset = HHI_MPLL_CNTL6,
315 .bit_idx = 28,
317 .hw.init = &(struct clk_init_data){
318 .name = "fclk_div3",
319 .ops = &clk_regmap_gate_ops,
320 .parent_hws = (const struct clk_hw *[]) {
321 &meson8b_fclk_div3_div.hw
323 .num_parents = 1,
327 static struct clk_fixed_factor meson8b_fclk_div4_div = {
328 .mult = 1,
329 .div = 4,
330 .hw.init = &(struct clk_init_data){
331 .name = "fclk_div4_div",
332 .ops = &clk_fixed_factor_ops,
333 .parent_hws = (const struct clk_hw *[]) {
334 &meson8b_fixed_pll.hw
336 .num_parents = 1,
340 static struct clk_regmap meson8b_fclk_div4 = {
341 .data = &(struct clk_regmap_gate_data){
342 .offset = HHI_MPLL_CNTL6,
343 .bit_idx = 29,
345 .hw.init = &(struct clk_init_data){
346 .name = "fclk_div4",
347 .ops = &clk_regmap_gate_ops,
348 .parent_hws = (const struct clk_hw *[]) {
349 &meson8b_fclk_div4_div.hw
351 .num_parents = 1,
355 static struct clk_fixed_factor meson8b_fclk_div5_div = {
356 .mult = 1,
357 .div = 5,
358 .hw.init = &(struct clk_init_data){
359 .name = "fclk_div5_div",
360 .ops = &clk_fixed_factor_ops,
361 .parent_hws = (const struct clk_hw *[]) {
362 &meson8b_fixed_pll.hw
364 .num_parents = 1,
368 static struct clk_regmap meson8b_fclk_div5 = {
369 .data = &(struct clk_regmap_gate_data){
370 .offset = HHI_MPLL_CNTL6,
371 .bit_idx = 30,
373 .hw.init = &(struct clk_init_data){
374 .name = "fclk_div5",
375 .ops = &clk_regmap_gate_ops,
376 .parent_hws = (const struct clk_hw *[]) {
377 &meson8b_fclk_div5_div.hw
379 .num_parents = 1,
383 static struct clk_fixed_factor meson8b_fclk_div7_div = {
384 .mult = 1,
385 .div = 7,
386 .hw.init = &(struct clk_init_data){
387 .name = "fclk_div7_div",
388 .ops = &clk_fixed_factor_ops,
389 .parent_hws = (const struct clk_hw *[]) {
390 &meson8b_fixed_pll.hw
392 .num_parents = 1,
396 static struct clk_regmap meson8b_fclk_div7 = {
397 .data = &(struct clk_regmap_gate_data){
398 .offset = HHI_MPLL_CNTL6,
399 .bit_idx = 31,
401 .hw.init = &(struct clk_init_data){
402 .name = "fclk_div7",
403 .ops = &clk_regmap_gate_ops,
404 .parent_hws = (const struct clk_hw *[]) {
405 &meson8b_fclk_div7_div.hw
407 .num_parents = 1,
411 static struct clk_regmap meson8b_mpll_prediv = {
412 .data = &(struct clk_regmap_div_data){
413 .offset = HHI_MPLL_CNTL5,
414 .shift = 12,
415 .width = 1,
417 .hw.init = &(struct clk_init_data){
418 .name = "mpll_prediv",
419 .ops = &clk_regmap_divider_ro_ops,
420 .parent_hws = (const struct clk_hw *[]) {
421 &meson8b_fixed_pll.hw
423 .num_parents = 1,
427 static struct clk_regmap meson8b_mpll0_div = {
428 .data = &(struct meson_clk_mpll_data){
429 .sdm = {
430 .reg_off = HHI_MPLL_CNTL7,
431 .shift = 0,
432 .width = 14,
434 .sdm_en = {
435 .reg_off = HHI_MPLL_CNTL7,
436 .shift = 15,
437 .width = 1,
439 .n2 = {
440 .reg_off = HHI_MPLL_CNTL7,
441 .shift = 16,
442 .width = 9,
444 .ssen = {
445 .reg_off = HHI_MPLL_CNTL,
446 .shift = 25,
447 .width = 1,
449 .lock = &meson_clk_lock,
451 .hw.init = &(struct clk_init_data){
452 .name = "mpll0_div",
453 .ops = &meson_clk_mpll_ops,
454 .parent_hws = (const struct clk_hw *[]) {
455 &meson8b_mpll_prediv.hw
457 .num_parents = 1,
461 static struct clk_regmap meson8b_mpll0 = {
462 .data = &(struct clk_regmap_gate_data){
463 .offset = HHI_MPLL_CNTL7,
464 .bit_idx = 14,
466 .hw.init = &(struct clk_init_data){
467 .name = "mpll0",
468 .ops = &clk_regmap_gate_ops,
469 .parent_hws = (const struct clk_hw *[]) {
470 &meson8b_mpll0_div.hw
472 .num_parents = 1,
473 .flags = CLK_SET_RATE_PARENT,
477 static struct clk_regmap meson8b_mpll1_div = {
478 .data = &(struct meson_clk_mpll_data){
479 .sdm = {
480 .reg_off = HHI_MPLL_CNTL8,
481 .shift = 0,
482 .width = 14,
484 .sdm_en = {
485 .reg_off = HHI_MPLL_CNTL8,
486 .shift = 15,
487 .width = 1,
489 .n2 = {
490 .reg_off = HHI_MPLL_CNTL8,
491 .shift = 16,
492 .width = 9,
494 .lock = &meson_clk_lock,
496 .hw.init = &(struct clk_init_data){
497 .name = "mpll1_div",
498 .ops = &meson_clk_mpll_ops,
499 .parent_hws = (const struct clk_hw *[]) {
500 &meson8b_mpll_prediv.hw
502 .num_parents = 1,
506 static struct clk_regmap meson8b_mpll1 = {
507 .data = &(struct clk_regmap_gate_data){
508 .offset = HHI_MPLL_CNTL8,
509 .bit_idx = 14,
511 .hw.init = &(struct clk_init_data){
512 .name = "mpll1",
513 .ops = &clk_regmap_gate_ops,
514 .parent_hws = (const struct clk_hw *[]) {
515 &meson8b_mpll1_div.hw
517 .num_parents = 1,
518 .flags = CLK_SET_RATE_PARENT,
522 static struct clk_regmap meson8b_mpll2_div = {
523 .data = &(struct meson_clk_mpll_data){
524 .sdm = {
525 .reg_off = HHI_MPLL_CNTL9,
526 .shift = 0,
527 .width = 14,
529 .sdm_en = {
530 .reg_off = HHI_MPLL_CNTL9,
531 .shift = 15,
532 .width = 1,
534 .n2 = {
535 .reg_off = HHI_MPLL_CNTL9,
536 .shift = 16,
537 .width = 9,
539 .lock = &meson_clk_lock,
541 .hw.init = &(struct clk_init_data){
542 .name = "mpll2_div",
543 .ops = &meson_clk_mpll_ops,
544 .parent_hws = (const struct clk_hw *[]) {
545 &meson8b_mpll_prediv.hw
547 .num_parents = 1,
551 static struct clk_regmap meson8b_mpll2 = {
552 .data = &(struct clk_regmap_gate_data){
553 .offset = HHI_MPLL_CNTL9,
554 .bit_idx = 14,
556 .hw.init = &(struct clk_init_data){
557 .name = "mpll2",
558 .ops = &clk_regmap_gate_ops,
559 .parent_hws = (const struct clk_hw *[]) {
560 &meson8b_mpll2_div.hw
562 .num_parents = 1,
563 .flags = CLK_SET_RATE_PARENT,
567 static u32 mux_table_clk81[] = { 6, 5, 7 };
568 static struct clk_regmap meson8b_mpeg_clk_sel = {
569 .data = &(struct clk_regmap_mux_data){
570 .offset = HHI_MPEG_CLK_CNTL,
571 .mask = 0x7,
572 .shift = 12,
573 .table = mux_table_clk81,
575 .hw.init = &(struct clk_init_data){
576 .name = "mpeg_clk_sel",
577 .ops = &clk_regmap_mux_ro_ops,
579 * FIXME bits 14:12 selects from 8 possible parents:
580 * xtal, 1'b0 (wtf), fclk_div7, mpll_clkout1, mpll_clkout2,
581 * fclk_div4, fclk_div3, fclk_div5
583 .parent_hws = (const struct clk_hw *[]) {
584 &meson8b_fclk_div3.hw,
585 &meson8b_fclk_div4.hw,
586 &meson8b_fclk_div5.hw,
588 .num_parents = 3,
592 static struct clk_regmap meson8b_mpeg_clk_div = {
593 .data = &(struct clk_regmap_div_data){
594 .offset = HHI_MPEG_CLK_CNTL,
595 .shift = 0,
596 .width = 7,
598 .hw.init = &(struct clk_init_data){
599 .name = "mpeg_clk_div",
600 .ops = &clk_regmap_divider_ro_ops,
601 .parent_hws = (const struct clk_hw *[]) {
602 &meson8b_mpeg_clk_sel.hw
604 .num_parents = 1,
608 static struct clk_regmap meson8b_clk81 = {
609 .data = &(struct clk_regmap_gate_data){
610 .offset = HHI_MPEG_CLK_CNTL,
611 .bit_idx = 7,
613 .hw.init = &(struct clk_init_data){
614 .name = "clk81",
615 .ops = &clk_regmap_gate_ops,
616 .parent_hws = (const struct clk_hw *[]) {
617 &meson8b_mpeg_clk_div.hw
619 .num_parents = 1,
620 .flags = CLK_IS_CRITICAL,
624 static struct clk_regmap meson8b_cpu_in_sel = {
625 .data = &(struct clk_regmap_mux_data){
626 .offset = HHI_SYS_CPU_CLK_CNTL0,
627 .mask = 0x1,
628 .shift = 0,
630 .hw.init = &(struct clk_init_data){
631 .name = "cpu_in_sel",
632 .ops = &clk_regmap_mux_ops,
633 .parent_data = (const struct clk_parent_data[]) {
634 { .fw_name = "xtal", .name = "xtal", .index = -1, },
635 { .hw = &meson8b_sys_pll.hw, },
637 .num_parents = 2,
638 .flags = (CLK_SET_RATE_PARENT |
639 CLK_SET_RATE_NO_REPARENT),
643 static struct clk_fixed_factor meson8b_cpu_in_div2 = {
644 .mult = 1,
645 .div = 2,
646 .hw.init = &(struct clk_init_data){
647 .name = "cpu_in_div2",
648 .ops = &clk_fixed_factor_ops,
649 .parent_hws = (const struct clk_hw *[]) {
650 &meson8b_cpu_in_sel.hw
652 .num_parents = 1,
653 .flags = CLK_SET_RATE_PARENT,
657 static struct clk_fixed_factor meson8b_cpu_in_div3 = {
658 .mult = 1,
659 .div = 3,
660 .hw.init = &(struct clk_init_data){
661 .name = "cpu_in_div3",
662 .ops = &clk_fixed_factor_ops,
663 .parent_hws = (const struct clk_hw *[]) {
664 &meson8b_cpu_in_sel.hw
666 .num_parents = 1,
667 .flags = CLK_SET_RATE_PARENT,
671 static const struct clk_div_table cpu_scale_table[] = {
672 { .val = 1, .div = 4 },
673 { .val = 2, .div = 6 },
674 { .val = 3, .div = 8 },
675 { .val = 4, .div = 10 },
676 { .val = 5, .div = 12 },
677 { .val = 6, .div = 14 },
678 { .val = 7, .div = 16 },
679 { .val = 8, .div = 18 },
680 { /* sentinel */ },
683 static struct clk_regmap meson8b_cpu_scale_div = {
684 .data = &(struct clk_regmap_div_data){
685 .offset = HHI_SYS_CPU_CLK_CNTL1,
686 .shift = 20,
687 .width = 10,
688 .table = cpu_scale_table,
689 .flags = CLK_DIVIDER_ALLOW_ZERO,
691 .hw.init = &(struct clk_init_data){
692 .name = "cpu_scale_div",
693 .ops = &clk_regmap_divider_ops,
694 .parent_hws = (const struct clk_hw *[]) {
695 &meson8b_cpu_in_sel.hw
697 .num_parents = 1,
698 .flags = CLK_SET_RATE_PARENT,
702 static u32 mux_table_cpu_scale_out_sel[] = { 0, 1, 3 };
703 static struct clk_regmap meson8b_cpu_scale_out_sel = {
704 .data = &(struct clk_regmap_mux_data){
705 .offset = HHI_SYS_CPU_CLK_CNTL0,
706 .mask = 0x3,
707 .shift = 2,
708 .table = mux_table_cpu_scale_out_sel,
710 .hw.init = &(struct clk_init_data){
711 .name = "cpu_scale_out_sel",
712 .ops = &clk_regmap_mux_ops,
714 * NOTE: We are skipping the parent with value 0x2 (which is
715 * meson8b_cpu_in_div3) because it results in a duty cycle of
716 * 33% which makes the system unstable and can result in a
717 * lockup of the whole system.
719 .parent_hws = (const struct clk_hw *[]) {
720 &meson8b_cpu_in_sel.hw,
721 &meson8b_cpu_in_div2.hw,
722 &meson8b_cpu_scale_div.hw,
724 .num_parents = 3,
725 .flags = CLK_SET_RATE_PARENT,
729 static struct clk_regmap meson8b_cpu_clk = {
730 .data = &(struct clk_regmap_mux_data){
731 .offset = HHI_SYS_CPU_CLK_CNTL0,
732 .mask = 0x1,
733 .shift = 7,
735 .hw.init = &(struct clk_init_data){
736 .name = "cpu_clk",
737 .ops = &clk_regmap_mux_ops,
738 .parent_data = (const struct clk_parent_data[]) {
739 { .fw_name = "xtal", .name = "xtal", .index = -1, },
740 { .hw = &meson8b_cpu_scale_out_sel.hw, },
742 .num_parents = 2,
743 .flags = (CLK_SET_RATE_PARENT |
744 CLK_SET_RATE_NO_REPARENT |
745 CLK_IS_CRITICAL),
749 static struct clk_regmap meson8b_nand_clk_sel = {
750 .data = &(struct clk_regmap_mux_data){
751 .offset = HHI_NAND_CLK_CNTL,
752 .mask = 0x7,
753 .shift = 9,
754 .flags = CLK_MUX_ROUND_CLOSEST,
756 .hw.init = &(struct clk_init_data){
757 .name = "nand_clk_sel",
758 .ops = &clk_regmap_mux_ops,
759 /* FIXME all other parents are unknown: */
760 .parent_data = (const struct clk_parent_data[]) {
761 { .hw = &meson8b_fclk_div4.hw, },
762 { .hw = &meson8b_fclk_div3.hw, },
763 { .hw = &meson8b_fclk_div5.hw, },
764 { .hw = &meson8b_fclk_div7.hw, },
765 { .fw_name = "xtal", .name = "xtal", .index = -1, },
767 .num_parents = 5,
768 .flags = CLK_SET_RATE_PARENT,
772 static struct clk_regmap meson8b_nand_clk_div = {
773 .data = &(struct clk_regmap_div_data){
774 .offset = HHI_NAND_CLK_CNTL,
775 .shift = 0,
776 .width = 7,
777 .flags = CLK_DIVIDER_ROUND_CLOSEST,
779 .hw.init = &(struct clk_init_data){
780 .name = "nand_clk_div",
781 .ops = &clk_regmap_divider_ops,
782 .parent_hws = (const struct clk_hw *[]) {
783 &meson8b_nand_clk_sel.hw
785 .num_parents = 1,
786 .flags = CLK_SET_RATE_PARENT,
790 static struct clk_regmap meson8b_nand_clk_gate = {
791 .data = &(struct clk_regmap_gate_data){
792 .offset = HHI_NAND_CLK_CNTL,
793 .bit_idx = 8,
795 .hw.init = &(struct clk_init_data){
796 .name = "nand_clk_gate",
797 .ops = &clk_regmap_gate_ops,
798 .parent_hws = (const struct clk_hw *[]) {
799 &meson8b_nand_clk_div.hw
801 .num_parents = 1,
802 .flags = CLK_SET_RATE_PARENT,
806 static struct clk_fixed_factor meson8b_cpu_clk_div2 = {
807 .mult = 1,
808 .div = 2,
809 .hw.init = &(struct clk_init_data){
810 .name = "cpu_clk_div2",
811 .ops = &clk_fixed_factor_ops,
812 .parent_hws = (const struct clk_hw *[]) {
813 &meson8b_cpu_clk.hw
815 .num_parents = 1,
819 static struct clk_fixed_factor meson8b_cpu_clk_div3 = {
820 .mult = 1,
821 .div = 3,
822 .hw.init = &(struct clk_init_data){
823 .name = "cpu_clk_div3",
824 .ops = &clk_fixed_factor_ops,
825 .parent_hws = (const struct clk_hw *[]) {
826 &meson8b_cpu_clk.hw
828 .num_parents = 1,
832 static struct clk_fixed_factor meson8b_cpu_clk_div4 = {
833 .mult = 1,
834 .div = 4,
835 .hw.init = &(struct clk_init_data){
836 .name = "cpu_clk_div4",
837 .ops = &clk_fixed_factor_ops,
838 .parent_hws = (const struct clk_hw *[]) {
839 &meson8b_cpu_clk.hw
841 .num_parents = 1,
845 static struct clk_fixed_factor meson8b_cpu_clk_div5 = {
846 .mult = 1,
847 .div = 5,
848 .hw.init = &(struct clk_init_data){
849 .name = "cpu_clk_div5",
850 .ops = &clk_fixed_factor_ops,
851 .parent_hws = (const struct clk_hw *[]) {
852 &meson8b_cpu_clk.hw
854 .num_parents = 1,
858 static struct clk_fixed_factor meson8b_cpu_clk_div6 = {
859 .mult = 1,
860 .div = 6,
861 .hw.init = &(struct clk_init_data){
862 .name = "cpu_clk_div6",
863 .ops = &clk_fixed_factor_ops,
864 .parent_hws = (const struct clk_hw *[]) {
865 &meson8b_cpu_clk.hw
867 .num_parents = 1,
871 static struct clk_fixed_factor meson8b_cpu_clk_div7 = {
872 .mult = 1,
873 .div = 7,
874 .hw.init = &(struct clk_init_data){
875 .name = "cpu_clk_div7",
876 .ops = &clk_fixed_factor_ops,
877 .parent_hws = (const struct clk_hw *[]) {
878 &meson8b_cpu_clk.hw
880 .num_parents = 1,
884 static struct clk_fixed_factor meson8b_cpu_clk_div8 = {
885 .mult = 1,
886 .div = 8,
887 .hw.init = &(struct clk_init_data){
888 .name = "cpu_clk_div8",
889 .ops = &clk_fixed_factor_ops,
890 .parent_hws = (const struct clk_hw *[]) {
891 &meson8b_cpu_clk.hw
893 .num_parents = 1,
897 static u32 mux_table_apb[] = { 1, 2, 3, 4, 5, 6, 7 };
898 static struct clk_regmap meson8b_apb_clk_sel = {
899 .data = &(struct clk_regmap_mux_data){
900 .offset = HHI_SYS_CPU_CLK_CNTL1,
901 .mask = 0x7,
902 .shift = 3,
903 .table = mux_table_apb,
905 .hw.init = &(struct clk_init_data){
906 .name = "apb_clk_sel",
907 .ops = &clk_regmap_mux_ops,
908 .parent_hws = (const struct clk_hw *[]) {
909 &meson8b_cpu_clk_div2.hw,
910 &meson8b_cpu_clk_div3.hw,
911 &meson8b_cpu_clk_div4.hw,
912 &meson8b_cpu_clk_div5.hw,
913 &meson8b_cpu_clk_div6.hw,
914 &meson8b_cpu_clk_div7.hw,
915 &meson8b_cpu_clk_div8.hw,
917 .num_parents = 7,
921 static struct clk_regmap meson8b_apb_clk_gate = {
922 .data = &(struct clk_regmap_gate_data){
923 .offset = HHI_SYS_CPU_CLK_CNTL1,
924 .bit_idx = 16,
925 .flags = CLK_GATE_SET_TO_DISABLE,
927 .hw.init = &(struct clk_init_data){
928 .name = "apb_clk_dis",
929 .ops = &clk_regmap_gate_ro_ops,
930 .parent_hws = (const struct clk_hw *[]) {
931 &meson8b_apb_clk_sel.hw
933 .num_parents = 1,
934 .flags = CLK_SET_RATE_PARENT,
938 static struct clk_regmap meson8b_periph_clk_sel = {
939 .data = &(struct clk_regmap_mux_data){
940 .offset = HHI_SYS_CPU_CLK_CNTL1,
941 .mask = 0x7,
942 .shift = 6,
944 .hw.init = &(struct clk_init_data){
945 .name = "periph_clk_sel",
946 .ops = &clk_regmap_mux_ops,
947 .parent_hws = (const struct clk_hw *[]) {
948 &meson8b_cpu_clk_div2.hw,
949 &meson8b_cpu_clk_div3.hw,
950 &meson8b_cpu_clk_div4.hw,
951 &meson8b_cpu_clk_div5.hw,
952 &meson8b_cpu_clk_div6.hw,
953 &meson8b_cpu_clk_div7.hw,
954 &meson8b_cpu_clk_div8.hw,
956 .num_parents = 7,
960 static struct clk_regmap meson8b_periph_clk_gate = {
961 .data = &(struct clk_regmap_gate_data){
962 .offset = HHI_SYS_CPU_CLK_CNTL1,
963 .bit_idx = 17,
964 .flags = CLK_GATE_SET_TO_DISABLE,
966 .hw.init = &(struct clk_init_data){
967 .name = "periph_clk_dis",
968 .ops = &clk_regmap_gate_ro_ops,
969 .parent_hws = (const struct clk_hw *[]) {
970 &meson8b_periph_clk_sel.hw
972 .num_parents = 1,
973 .flags = CLK_SET_RATE_PARENT,
977 static u32 mux_table_axi[] = { 1, 2, 3, 4, 5, 6, 7 };
978 static struct clk_regmap meson8b_axi_clk_sel = {
979 .data = &(struct clk_regmap_mux_data){
980 .offset = HHI_SYS_CPU_CLK_CNTL1,
981 .mask = 0x7,
982 .shift = 9,
983 .table = mux_table_axi,
985 .hw.init = &(struct clk_init_data){
986 .name = "axi_clk_sel",
987 .ops = &clk_regmap_mux_ops,
988 .parent_hws = (const struct clk_hw *[]) {
989 &meson8b_cpu_clk_div2.hw,
990 &meson8b_cpu_clk_div3.hw,
991 &meson8b_cpu_clk_div4.hw,
992 &meson8b_cpu_clk_div5.hw,
993 &meson8b_cpu_clk_div6.hw,
994 &meson8b_cpu_clk_div7.hw,
995 &meson8b_cpu_clk_div8.hw,
997 .num_parents = 7,
1001 static struct clk_regmap meson8b_axi_clk_gate = {
1002 .data = &(struct clk_regmap_gate_data){
1003 .offset = HHI_SYS_CPU_CLK_CNTL1,
1004 .bit_idx = 18,
1005 .flags = CLK_GATE_SET_TO_DISABLE,
1007 .hw.init = &(struct clk_init_data){
1008 .name = "axi_clk_dis",
1009 .ops = &clk_regmap_gate_ro_ops,
1010 .parent_hws = (const struct clk_hw *[]) {
1011 &meson8b_axi_clk_sel.hw
1013 .num_parents = 1,
1014 .flags = CLK_SET_RATE_PARENT,
1018 static struct clk_regmap meson8b_l2_dram_clk_sel = {
1019 .data = &(struct clk_regmap_mux_data){
1020 .offset = HHI_SYS_CPU_CLK_CNTL1,
1021 .mask = 0x7,
1022 .shift = 12,
1024 .hw.init = &(struct clk_init_data){
1025 .name = "l2_dram_clk_sel",
1026 .ops = &clk_regmap_mux_ops,
1027 .parent_hws = (const struct clk_hw *[]) {
1028 &meson8b_cpu_clk_div2.hw,
1029 &meson8b_cpu_clk_div3.hw,
1030 &meson8b_cpu_clk_div4.hw,
1031 &meson8b_cpu_clk_div5.hw,
1032 &meson8b_cpu_clk_div6.hw,
1033 &meson8b_cpu_clk_div7.hw,
1034 &meson8b_cpu_clk_div8.hw,
1036 .num_parents = 7,
1040 static struct clk_regmap meson8b_l2_dram_clk_gate = {
1041 .data = &(struct clk_regmap_gate_data){
1042 .offset = HHI_SYS_CPU_CLK_CNTL1,
1043 .bit_idx = 19,
1044 .flags = CLK_GATE_SET_TO_DISABLE,
1046 .hw.init = &(struct clk_init_data){
1047 .name = "l2_dram_clk_dis",
1048 .ops = &clk_regmap_gate_ro_ops,
1049 .parent_hws = (const struct clk_hw *[]) {
1050 &meson8b_l2_dram_clk_sel.hw
1052 .num_parents = 1,
1053 .flags = CLK_SET_RATE_PARENT,
1057 static struct clk_regmap meson8b_vid_pll_in_sel = {
1058 .data = &(struct clk_regmap_mux_data){
1059 .offset = HHI_VID_DIVIDER_CNTL,
1060 .mask = 0x1,
1061 .shift = 15,
1063 .hw.init = &(struct clk_init_data){
1064 .name = "vid_pll_in_sel",
1065 .ops = &clk_regmap_mux_ro_ops,
1067 * TODO: depending on the SoC there is also a second parent:
1068 * Meson8: unknown
1069 * Meson8b: hdmi_pll_dco
1070 * Meson8m2: vid2_pll
1072 .parent_hws = (const struct clk_hw *[]) {
1073 &meson8b_hdmi_pll_lvds_out.hw
1075 .num_parents = 1,
1076 .flags = CLK_SET_RATE_PARENT,
1080 static struct clk_regmap meson8b_vid_pll_in_en = {
1081 .data = &(struct clk_regmap_gate_data){
1082 .offset = HHI_VID_DIVIDER_CNTL,
1083 .bit_idx = 16,
1085 .hw.init = &(struct clk_init_data){
1086 .name = "vid_pll_in_en",
1087 .ops = &clk_regmap_gate_ro_ops,
1088 .parent_hws = (const struct clk_hw *[]) {
1089 &meson8b_vid_pll_in_sel.hw
1091 .num_parents = 1,
1092 .flags = CLK_SET_RATE_PARENT,
1096 static struct clk_regmap meson8b_vid_pll_pre_div = {
1097 .data = &(struct clk_regmap_div_data){
1098 .offset = HHI_VID_DIVIDER_CNTL,
1099 .shift = 4,
1100 .width = 3,
1102 .hw.init = &(struct clk_init_data){
1103 .name = "vid_pll_pre_div",
1104 .ops = &clk_regmap_divider_ro_ops,
1105 .parent_hws = (const struct clk_hw *[]) {
1106 &meson8b_vid_pll_in_en.hw
1108 .num_parents = 1,
1109 .flags = CLK_SET_RATE_PARENT,
1113 static struct clk_regmap meson8b_vid_pll_post_div = {
1114 .data = &(struct clk_regmap_div_data){
1115 .offset = HHI_VID_DIVIDER_CNTL,
1116 .shift = 12,
1117 .width = 3,
1119 .hw.init = &(struct clk_init_data){
1120 .name = "vid_pll_post_div",
1121 .ops = &clk_regmap_divider_ro_ops,
1122 .parent_hws = (const struct clk_hw *[]) {
1123 &meson8b_vid_pll_pre_div.hw
1125 .num_parents = 1,
1126 .flags = CLK_SET_RATE_PARENT,
1130 static struct clk_regmap meson8b_vid_pll = {
1131 .data = &(struct clk_regmap_mux_data){
1132 .offset = HHI_VID_DIVIDER_CNTL,
1133 .mask = 0x3,
1134 .shift = 8,
1136 .hw.init = &(struct clk_init_data){
1137 .name = "vid_pll",
1138 .ops = &clk_regmap_mux_ro_ops,
1139 /* TODO: parent 0x2 is vid_pll_pre_div_mult7_div2 */
1140 .parent_hws = (const struct clk_hw *[]) {
1141 &meson8b_vid_pll_pre_div.hw,
1142 &meson8b_vid_pll_post_div.hw,
1144 .num_parents = 2,
1145 .flags = CLK_SET_RATE_PARENT,
1149 static struct clk_regmap meson8b_vid_pll_final_div = {
1150 .data = &(struct clk_regmap_div_data){
1151 .offset = HHI_VID_CLK_DIV,
1152 .shift = 0,
1153 .width = 8,
1155 .hw.init = &(struct clk_init_data){
1156 .name = "vid_pll_final_div",
1157 .ops = &clk_regmap_divider_ro_ops,
1158 .parent_hws = (const struct clk_hw *[]) {
1159 &meson8b_vid_pll.hw
1161 .num_parents = 1,
1162 .flags = CLK_SET_RATE_PARENT,
1166 static const struct clk_hw *meson8b_vclk_mux_parent_hws[] = {
1167 &meson8b_vid_pll_final_div.hw,
1168 &meson8b_fclk_div4.hw,
1169 &meson8b_fclk_div3.hw,
1170 &meson8b_fclk_div5.hw,
1171 &meson8b_vid_pll_final_div.hw,
1172 &meson8b_fclk_div7.hw,
1173 &meson8b_mpll1.hw,
1176 static struct clk_regmap meson8b_vclk_in_sel = {
1177 .data = &(struct clk_regmap_mux_data){
1178 .offset = HHI_VID_CLK_CNTL,
1179 .mask = 0x7,
1180 .shift = 16,
1182 .hw.init = &(struct clk_init_data){
1183 .name = "vclk_in_sel",
1184 .ops = &clk_regmap_mux_ro_ops,
1185 .parent_hws = meson8b_vclk_mux_parent_hws,
1186 .num_parents = ARRAY_SIZE(meson8b_vclk_mux_parent_hws),
1187 .flags = CLK_SET_RATE_PARENT,
1191 static struct clk_regmap meson8b_vclk_in_en = {
1192 .data = &(struct clk_regmap_gate_data){
1193 .offset = HHI_VID_CLK_DIV,
1194 .bit_idx = 16,
1196 .hw.init = &(struct clk_init_data){
1197 .name = "vclk_in_en",
1198 .ops = &clk_regmap_gate_ro_ops,
1199 .parent_hws = (const struct clk_hw *[]) {
1200 &meson8b_vclk_in_sel.hw
1202 .num_parents = 1,
1203 .flags = CLK_SET_RATE_PARENT,
1207 static struct clk_regmap meson8b_vclk_en = {
1208 .data = &(struct clk_regmap_gate_data){
1209 .offset = HHI_VID_CLK_CNTL,
1210 .bit_idx = 19,
1212 .hw.init = &(struct clk_init_data){
1213 .name = "vclk_en",
1214 .ops = &clk_regmap_gate_ro_ops,
1215 .parent_hws = (const struct clk_hw *[]) {
1216 &meson8b_vclk_in_en.hw
1218 .num_parents = 1,
1219 .flags = CLK_SET_RATE_PARENT,
1223 static struct clk_regmap meson8b_vclk_div1_gate = {
1224 .data = &(struct clk_regmap_gate_data){
1225 .offset = HHI_VID_CLK_CNTL,
1226 .bit_idx = 0,
1228 .hw.init = &(struct clk_init_data){
1229 .name = "vclk_div1_en",
1230 .ops = &clk_regmap_gate_ro_ops,
1231 .parent_hws = (const struct clk_hw *[]) {
1232 &meson8b_vclk_en.hw
1234 .num_parents = 1,
1235 .flags = CLK_SET_RATE_PARENT,
1239 static struct clk_fixed_factor meson8b_vclk_div2_div = {
1240 .mult = 1,
1241 .div = 2,
1242 .hw.init = &(struct clk_init_data){
1243 .name = "vclk_div2",
1244 .ops = &clk_fixed_factor_ops,
1245 .parent_hws = (const struct clk_hw *[]) {
1246 &meson8b_vclk_en.hw
1248 .num_parents = 1,
1249 .flags = CLK_SET_RATE_PARENT,
1253 static struct clk_regmap meson8b_vclk_div2_div_gate = {
1254 .data = &(struct clk_regmap_gate_data){
1255 .offset = HHI_VID_CLK_CNTL,
1256 .bit_idx = 1,
1258 .hw.init = &(struct clk_init_data){
1259 .name = "vclk_div2_en",
1260 .ops = &clk_regmap_gate_ro_ops,
1261 .parent_hws = (const struct clk_hw *[]) {
1262 &meson8b_vclk_div2_div.hw
1264 .num_parents = 1,
1265 .flags = CLK_SET_RATE_PARENT,
1269 static struct clk_fixed_factor meson8b_vclk_div4_div = {
1270 .mult = 1,
1271 .div = 4,
1272 .hw.init = &(struct clk_init_data){
1273 .name = "vclk_div4",
1274 .ops = &clk_fixed_factor_ops,
1275 .parent_hws = (const struct clk_hw *[]) {
1276 &meson8b_vclk_en.hw
1278 .num_parents = 1,
1279 .flags = CLK_SET_RATE_PARENT,
1283 static struct clk_regmap meson8b_vclk_div4_div_gate = {
1284 .data = &(struct clk_regmap_gate_data){
1285 .offset = HHI_VID_CLK_CNTL,
1286 .bit_idx = 2,
1288 .hw.init = &(struct clk_init_data){
1289 .name = "vclk_div4_en",
1290 .ops = &clk_regmap_gate_ro_ops,
1291 .parent_hws = (const struct clk_hw *[]) {
1292 &meson8b_vclk_div4_div.hw
1294 .num_parents = 1,
1295 .flags = CLK_SET_RATE_PARENT,
1299 static struct clk_fixed_factor meson8b_vclk_div6_div = {
1300 .mult = 1,
1301 .div = 6,
1302 .hw.init = &(struct clk_init_data){
1303 .name = "vclk_div6",
1304 .ops = &clk_fixed_factor_ops,
1305 .parent_hws = (const struct clk_hw *[]) {
1306 &meson8b_vclk_en.hw
1308 .num_parents = 1,
1309 .flags = CLK_SET_RATE_PARENT,
1313 static struct clk_regmap meson8b_vclk_div6_div_gate = {
1314 .data = &(struct clk_regmap_gate_data){
1315 .offset = HHI_VID_CLK_CNTL,
1316 .bit_idx = 3,
1318 .hw.init = &(struct clk_init_data){
1319 .name = "vclk_div6_en",
1320 .ops = &clk_regmap_gate_ro_ops,
1321 .parent_hws = (const struct clk_hw *[]) {
1322 &meson8b_vclk_div6_div.hw
1324 .num_parents = 1,
1325 .flags = CLK_SET_RATE_PARENT,
1329 static struct clk_fixed_factor meson8b_vclk_div12_div = {
1330 .mult = 1,
1331 .div = 12,
1332 .hw.init = &(struct clk_init_data){
1333 .name = "vclk_div12",
1334 .ops = &clk_fixed_factor_ops,
1335 .parent_hws = (const struct clk_hw *[]) {
1336 &meson8b_vclk_en.hw
1338 .num_parents = 1,
1339 .flags = CLK_SET_RATE_PARENT,
1343 static struct clk_regmap meson8b_vclk_div12_div_gate = {
1344 .data = &(struct clk_regmap_gate_data){
1345 .offset = HHI_VID_CLK_CNTL,
1346 .bit_idx = 4,
1348 .hw.init = &(struct clk_init_data){
1349 .name = "vclk_div12_en",
1350 .ops = &clk_regmap_gate_ro_ops,
1351 .parent_hws = (const struct clk_hw *[]) {
1352 &meson8b_vclk_div12_div.hw
1354 .num_parents = 1,
1355 .flags = CLK_SET_RATE_PARENT,
1359 static struct clk_regmap meson8b_vclk2_in_sel = {
1360 .data = &(struct clk_regmap_mux_data){
1361 .offset = HHI_VIID_CLK_CNTL,
1362 .mask = 0x7,
1363 .shift = 16,
1365 .hw.init = &(struct clk_init_data){
1366 .name = "vclk2_in_sel",
1367 .ops = &clk_regmap_mux_ro_ops,
1368 .parent_hws = meson8b_vclk_mux_parent_hws,
1369 .num_parents = ARRAY_SIZE(meson8b_vclk_mux_parent_hws),
1370 .flags = CLK_SET_RATE_PARENT,
1374 static struct clk_regmap meson8b_vclk2_clk_in_en = {
1375 .data = &(struct clk_regmap_gate_data){
1376 .offset = HHI_VIID_CLK_DIV,
1377 .bit_idx = 16,
1379 .hw.init = &(struct clk_init_data){
1380 .name = "vclk2_in_en",
1381 .ops = &clk_regmap_gate_ro_ops,
1382 .parent_hws = (const struct clk_hw *[]) {
1383 &meson8b_vclk2_in_sel.hw
1385 .num_parents = 1,
1386 .flags = CLK_SET_RATE_PARENT,
1390 static struct clk_regmap meson8b_vclk2_clk_en = {
1391 .data = &(struct clk_regmap_gate_data){
1392 .offset = HHI_VIID_CLK_DIV,
1393 .bit_idx = 19,
1395 .hw.init = &(struct clk_init_data){
1396 .name = "vclk2_en",
1397 .ops = &clk_regmap_gate_ro_ops,
1398 .parent_hws = (const struct clk_hw *[]) {
1399 &meson8b_vclk2_clk_in_en.hw
1401 .num_parents = 1,
1402 .flags = CLK_SET_RATE_PARENT,
1406 static struct clk_regmap meson8b_vclk2_div1_gate = {
1407 .data = &(struct clk_regmap_gate_data){
1408 .offset = HHI_VIID_CLK_DIV,
1409 .bit_idx = 0,
1411 .hw.init = &(struct clk_init_data){
1412 .name = "vclk2_div1_en",
1413 .ops = &clk_regmap_gate_ro_ops,
1414 .parent_hws = (const struct clk_hw *[]) {
1415 &meson8b_vclk2_clk_en.hw
1417 .num_parents = 1,
1418 .flags = CLK_SET_RATE_PARENT,
1422 static struct clk_fixed_factor meson8b_vclk2_div2_div = {
1423 .mult = 1,
1424 .div = 2,
1425 .hw.init = &(struct clk_init_data){
1426 .name = "vclk2_div2",
1427 .ops = &clk_fixed_factor_ops,
1428 .parent_hws = (const struct clk_hw *[]) {
1429 &meson8b_vclk2_clk_en.hw
1431 .num_parents = 1,
1432 .flags = CLK_SET_RATE_PARENT,
1436 static struct clk_regmap meson8b_vclk2_div2_div_gate = {
1437 .data = &(struct clk_regmap_gate_data){
1438 .offset = HHI_VIID_CLK_DIV,
1439 .bit_idx = 1,
1441 .hw.init = &(struct clk_init_data){
1442 .name = "vclk2_div2_en",
1443 .ops = &clk_regmap_gate_ro_ops,
1444 .parent_hws = (const struct clk_hw *[]) {
1445 &meson8b_vclk2_div2_div.hw
1447 .num_parents = 1,
1448 .flags = CLK_SET_RATE_PARENT,
1452 static struct clk_fixed_factor meson8b_vclk2_div4_div = {
1453 .mult = 1,
1454 .div = 4,
1455 .hw.init = &(struct clk_init_data){
1456 .name = "vclk2_div4",
1457 .ops = &clk_fixed_factor_ops,
1458 .parent_hws = (const struct clk_hw *[]) {
1459 &meson8b_vclk2_clk_en.hw
1461 .num_parents = 1,
1462 .flags = CLK_SET_RATE_PARENT,
1466 static struct clk_regmap meson8b_vclk2_div4_div_gate = {
1467 .data = &(struct clk_regmap_gate_data){
1468 .offset = HHI_VIID_CLK_DIV,
1469 .bit_idx = 2,
1471 .hw.init = &(struct clk_init_data){
1472 .name = "vclk2_div4_en",
1473 .ops = &clk_regmap_gate_ro_ops,
1474 .parent_hws = (const struct clk_hw *[]) {
1475 &meson8b_vclk2_div4_div.hw
1477 .num_parents = 1,
1478 .flags = CLK_SET_RATE_PARENT,
1482 static struct clk_fixed_factor meson8b_vclk2_div6_div = {
1483 .mult = 1,
1484 .div = 6,
1485 .hw.init = &(struct clk_init_data){
1486 .name = "vclk2_div6",
1487 .ops = &clk_fixed_factor_ops,
1488 .parent_hws = (const struct clk_hw *[]) {
1489 &meson8b_vclk2_clk_en.hw
1491 .num_parents = 1,
1492 .flags = CLK_SET_RATE_PARENT,
1496 static struct clk_regmap meson8b_vclk2_div6_div_gate = {
1497 .data = &(struct clk_regmap_gate_data){
1498 .offset = HHI_VIID_CLK_DIV,
1499 .bit_idx = 3,
1501 .hw.init = &(struct clk_init_data){
1502 .name = "vclk2_div6_en",
1503 .ops = &clk_regmap_gate_ro_ops,
1504 .parent_hws = (const struct clk_hw *[]) {
1505 &meson8b_vclk2_div6_div.hw
1507 .num_parents = 1,
1508 .flags = CLK_SET_RATE_PARENT,
1512 static struct clk_fixed_factor meson8b_vclk2_div12_div = {
1513 .mult = 1,
1514 .div = 12,
1515 .hw.init = &(struct clk_init_data){
1516 .name = "vclk2_div12",
1517 .ops = &clk_fixed_factor_ops,
1518 .parent_hws = (const struct clk_hw *[]) {
1519 &meson8b_vclk2_clk_en.hw
1521 .num_parents = 1,
1522 .flags = CLK_SET_RATE_PARENT,
1526 static struct clk_regmap meson8b_vclk2_div12_div_gate = {
1527 .data = &(struct clk_regmap_gate_data){
1528 .offset = HHI_VIID_CLK_DIV,
1529 .bit_idx = 4,
1531 .hw.init = &(struct clk_init_data){
1532 .name = "vclk2_div12_en",
1533 .ops = &clk_regmap_gate_ro_ops,
1534 .parent_hws = (const struct clk_hw *[]) {
1535 &meson8b_vclk2_div12_div.hw
1537 .num_parents = 1,
1538 .flags = CLK_SET_RATE_PARENT,
1542 static const struct clk_hw *meson8b_vclk_enc_mux_parent_hws[] = {
1543 &meson8b_vclk_div1_gate.hw,
1544 &meson8b_vclk_div2_div_gate.hw,
1545 &meson8b_vclk_div4_div_gate.hw,
1546 &meson8b_vclk_div6_div_gate.hw,
1547 &meson8b_vclk_div12_div_gate.hw,
1550 static struct clk_regmap meson8b_cts_enct_sel = {
1551 .data = &(struct clk_regmap_mux_data){
1552 .offset = HHI_VID_CLK_DIV,
1553 .mask = 0xf,
1554 .shift = 20,
1556 .hw.init = &(struct clk_init_data){
1557 .name = "cts_enct_sel",
1558 .ops = &clk_regmap_mux_ro_ops,
1559 .parent_hws = meson8b_vclk_enc_mux_parent_hws,
1560 .num_parents = ARRAY_SIZE(meson8b_vclk_enc_mux_parent_hws),
1561 .flags = CLK_SET_RATE_PARENT,
1565 static struct clk_regmap meson8b_cts_enct = {
1566 .data = &(struct clk_regmap_gate_data){
1567 .offset = HHI_VID_CLK_CNTL2,
1568 .bit_idx = 1,
1570 .hw.init = &(struct clk_init_data){
1571 .name = "cts_enct",
1572 .ops = &clk_regmap_gate_ro_ops,
1573 .parent_hws = (const struct clk_hw *[]) {
1574 &meson8b_cts_enct_sel.hw
1576 .num_parents = 1,
1577 .flags = CLK_SET_RATE_PARENT,
1581 static struct clk_regmap meson8b_cts_encp_sel = {
1582 .data = &(struct clk_regmap_mux_data){
1583 .offset = HHI_VID_CLK_DIV,
1584 .mask = 0xf,
1585 .shift = 24,
1587 .hw.init = &(struct clk_init_data){
1588 .name = "cts_encp_sel",
1589 .ops = &clk_regmap_mux_ro_ops,
1590 .parent_hws = meson8b_vclk_enc_mux_parent_hws,
1591 .num_parents = ARRAY_SIZE(meson8b_vclk_enc_mux_parent_hws),
1592 .flags = CLK_SET_RATE_PARENT,
1596 static struct clk_regmap meson8b_cts_encp = {
1597 .data = &(struct clk_regmap_gate_data){
1598 .offset = HHI_VID_CLK_CNTL2,
1599 .bit_idx = 2,
1601 .hw.init = &(struct clk_init_data){
1602 .name = "cts_encp",
1603 .ops = &clk_regmap_gate_ro_ops,
1604 .parent_hws = (const struct clk_hw *[]) {
1605 &meson8b_cts_encp_sel.hw
1607 .num_parents = 1,
1608 .flags = CLK_SET_RATE_PARENT,
1612 static struct clk_regmap meson8b_cts_enci_sel = {
1613 .data = &(struct clk_regmap_mux_data){
1614 .offset = HHI_VID_CLK_DIV,
1615 .mask = 0xf,
1616 .shift = 28,
1618 .hw.init = &(struct clk_init_data){
1619 .name = "cts_enci_sel",
1620 .ops = &clk_regmap_mux_ro_ops,
1621 .parent_hws = meson8b_vclk_enc_mux_parent_hws,
1622 .num_parents = ARRAY_SIZE(meson8b_vclk_enc_mux_parent_hws),
1623 .flags = CLK_SET_RATE_PARENT,
1627 static struct clk_regmap meson8b_cts_enci = {
1628 .data = &(struct clk_regmap_gate_data){
1629 .offset = HHI_VID_CLK_CNTL2,
1630 .bit_idx = 0,
1632 .hw.init = &(struct clk_init_data){
1633 .name = "cts_enci",
1634 .ops = &clk_regmap_gate_ro_ops,
1635 .parent_hws = (const struct clk_hw *[]) {
1636 &meson8b_cts_enci_sel.hw
1638 .num_parents = 1,
1639 .flags = CLK_SET_RATE_PARENT,
1643 static struct clk_regmap meson8b_hdmi_tx_pixel_sel = {
1644 .data = &(struct clk_regmap_mux_data){
1645 .offset = HHI_HDMI_CLK_CNTL,
1646 .mask = 0xf,
1647 .shift = 16,
1649 .hw.init = &(struct clk_init_data){
1650 .name = "hdmi_tx_pixel_sel",
1651 .ops = &clk_regmap_mux_ro_ops,
1652 .parent_hws = meson8b_vclk_enc_mux_parent_hws,
1653 .num_parents = ARRAY_SIZE(meson8b_vclk_enc_mux_parent_hws),
1654 .flags = CLK_SET_RATE_PARENT,
1658 static struct clk_regmap meson8b_hdmi_tx_pixel = {
1659 .data = &(struct clk_regmap_gate_data){
1660 .offset = HHI_VID_CLK_CNTL2,
1661 .bit_idx = 5,
1663 .hw.init = &(struct clk_init_data){
1664 .name = "hdmi_tx_pixel",
1665 .ops = &clk_regmap_gate_ro_ops,
1666 .parent_hws = (const struct clk_hw *[]) {
1667 &meson8b_hdmi_tx_pixel_sel.hw
1669 .num_parents = 1,
1670 .flags = CLK_SET_RATE_PARENT,
1674 static const struct clk_hw *meson8b_vclk2_enc_mux_parent_hws[] = {
1675 &meson8b_vclk2_div1_gate.hw,
1676 &meson8b_vclk2_div2_div_gate.hw,
1677 &meson8b_vclk2_div4_div_gate.hw,
1678 &meson8b_vclk2_div6_div_gate.hw,
1679 &meson8b_vclk2_div12_div_gate.hw,
1682 static struct clk_regmap meson8b_cts_encl_sel = {
1683 .data = &(struct clk_regmap_mux_data){
1684 .offset = HHI_VIID_CLK_DIV,
1685 .mask = 0xf,
1686 .shift = 12,
1688 .hw.init = &(struct clk_init_data){
1689 .name = "cts_encl_sel",
1690 .ops = &clk_regmap_mux_ro_ops,
1691 .parent_hws = meson8b_vclk2_enc_mux_parent_hws,
1692 .num_parents = ARRAY_SIZE(meson8b_vclk2_enc_mux_parent_hws),
1693 .flags = CLK_SET_RATE_PARENT,
1697 static struct clk_regmap meson8b_cts_encl = {
1698 .data = &(struct clk_regmap_gate_data){
1699 .offset = HHI_VID_CLK_CNTL2,
1700 .bit_idx = 3,
1702 .hw.init = &(struct clk_init_data){
1703 .name = "cts_encl",
1704 .ops = &clk_regmap_gate_ro_ops,
1705 .parent_hws = (const struct clk_hw *[]) {
1706 &meson8b_cts_encl_sel.hw
1708 .num_parents = 1,
1709 .flags = CLK_SET_RATE_PARENT,
1713 static struct clk_regmap meson8b_cts_vdac0_sel = {
1714 .data = &(struct clk_regmap_mux_data){
1715 .offset = HHI_VIID_CLK_DIV,
1716 .mask = 0xf,
1717 .shift = 28,
1719 .hw.init = &(struct clk_init_data){
1720 .name = "cts_vdac0_sel",
1721 .ops = &clk_regmap_mux_ro_ops,
1722 .parent_hws = meson8b_vclk2_enc_mux_parent_hws,
1723 .num_parents = ARRAY_SIZE(meson8b_vclk2_enc_mux_parent_hws),
1724 .flags = CLK_SET_RATE_PARENT,
1728 static struct clk_regmap meson8b_cts_vdac0 = {
1729 .data = &(struct clk_regmap_gate_data){
1730 .offset = HHI_VID_CLK_CNTL2,
1731 .bit_idx = 4,
1733 .hw.init = &(struct clk_init_data){
1734 .name = "cts_vdac0",
1735 .ops = &clk_regmap_gate_ro_ops,
1736 .parent_hws = (const struct clk_hw *[]) {
1737 &meson8b_cts_vdac0_sel.hw
1739 .num_parents = 1,
1740 .flags = CLK_SET_RATE_PARENT,
1744 static struct clk_regmap meson8b_hdmi_sys_sel = {
1745 .data = &(struct clk_regmap_mux_data){
1746 .offset = HHI_HDMI_CLK_CNTL,
1747 .mask = 0x3,
1748 .shift = 9,
1749 .flags = CLK_MUX_ROUND_CLOSEST,
1751 .hw.init = &(struct clk_init_data){
1752 .name = "hdmi_sys_sel",
1753 .ops = &clk_regmap_mux_ops,
1754 /* FIXME: all other parents are unknown */
1755 .parent_data = &(const struct clk_parent_data) {
1756 .fw_name = "xtal",
1757 .name = "xtal",
1758 .index = -1,
1760 .num_parents = 1,
1761 .flags = CLK_SET_RATE_NO_REPARENT,
1765 static struct clk_regmap meson8b_hdmi_sys_div = {
1766 .data = &(struct clk_regmap_div_data){
1767 .offset = HHI_HDMI_CLK_CNTL,
1768 .shift = 0,
1769 .width = 7,
1771 .hw.init = &(struct clk_init_data){
1772 .name = "hdmi_sys_div",
1773 .ops = &clk_regmap_divider_ops,
1774 .parent_hws = (const struct clk_hw *[]) {
1775 &meson8b_hdmi_sys_sel.hw
1777 .num_parents = 1,
1778 .flags = CLK_SET_RATE_PARENT,
1782 static struct clk_regmap meson8b_hdmi_sys = {
1783 .data = &(struct clk_regmap_gate_data){
1784 .offset = HHI_HDMI_CLK_CNTL,
1785 .bit_idx = 8,
1787 .hw.init = &(struct clk_init_data) {
1788 .name = "hdmi_sys",
1789 .ops = &clk_regmap_gate_ops,
1790 .parent_hws = (const struct clk_hw *[]) {
1791 &meson8b_hdmi_sys_div.hw
1793 .num_parents = 1,
1794 .flags = CLK_SET_RATE_PARENT,
1799 * The MALI IP is clocked by two identical clocks (mali_0 and mali_1)
1800 * muxed by a glitch-free switch on Meson8b and Meson8m2. The CCF can
1801 * actually manage this glitch-free mux because it does top-to-bottom
1802 * updates the each clock tree and switches to the "inactive" one when
1803 * CLK_SET_RATE_GATE is set.
1804 * Meson8 only has mali_0 and no glitch-free mux.
1806 static const struct clk_parent_data meson8b_mali_0_1_parent_data[] = {
1807 { .fw_name = "xtal", .name = "xtal", .index = -1, },
1808 { .hw = &meson8b_mpll2.hw, },
1809 { .hw = &meson8b_mpll1.hw, },
1810 { .hw = &meson8b_fclk_div7.hw, },
1811 { .hw = &meson8b_fclk_div4.hw, },
1812 { .hw = &meson8b_fclk_div3.hw, },
1813 { .hw = &meson8b_fclk_div5.hw, },
1816 static u32 meson8b_mali_0_1_mux_table[] = { 0, 2, 3, 4, 5, 6, 7 };
1818 static struct clk_regmap meson8b_mali_0_sel = {
1819 .data = &(struct clk_regmap_mux_data){
1820 .offset = HHI_MALI_CLK_CNTL,
1821 .mask = 0x7,
1822 .shift = 9,
1823 .table = meson8b_mali_0_1_mux_table,
1825 .hw.init = &(struct clk_init_data){
1826 .name = "mali_0_sel",
1827 .ops = &clk_regmap_mux_ops,
1828 .parent_data = meson8b_mali_0_1_parent_data,
1829 .num_parents = ARRAY_SIZE(meson8b_mali_0_1_parent_data),
1831 * Don't propagate rate changes up because the only changeable
1832 * parents are mpll1 and mpll2 but we need those for audio and
1833 * RGMII (Ethernet). We don't want to change the audio or
1834 * Ethernet clocks when setting the GPU frequency.
1836 .flags = 0,
1840 static struct clk_regmap meson8b_mali_0_div = {
1841 .data = &(struct clk_regmap_div_data){
1842 .offset = HHI_MALI_CLK_CNTL,
1843 .shift = 0,
1844 .width = 7,
1846 .hw.init = &(struct clk_init_data){
1847 .name = "mali_0_div",
1848 .ops = &clk_regmap_divider_ops,
1849 .parent_hws = (const struct clk_hw *[]) {
1850 &meson8b_mali_0_sel.hw
1852 .num_parents = 1,
1853 .flags = CLK_SET_RATE_PARENT,
1857 static struct clk_regmap meson8b_mali_0 = {
1858 .data = &(struct clk_regmap_gate_data){
1859 .offset = HHI_MALI_CLK_CNTL,
1860 .bit_idx = 8,
1862 .hw.init = &(struct clk_init_data){
1863 .name = "mali_0",
1864 .ops = &clk_regmap_gate_ops,
1865 .parent_hws = (const struct clk_hw *[]) {
1866 &meson8b_mali_0_div.hw
1868 .num_parents = 1,
1869 .flags = CLK_SET_RATE_GATE | CLK_SET_RATE_PARENT,
1873 static struct clk_regmap meson8b_mali_1_sel = {
1874 .data = &(struct clk_regmap_mux_data){
1875 .offset = HHI_MALI_CLK_CNTL,
1876 .mask = 0x7,
1877 .shift = 25,
1878 .table = meson8b_mali_0_1_mux_table,
1880 .hw.init = &(struct clk_init_data){
1881 .name = "mali_1_sel",
1882 .ops = &clk_regmap_mux_ops,
1883 .parent_data = meson8b_mali_0_1_parent_data,
1884 .num_parents = ARRAY_SIZE(meson8b_mali_0_1_parent_data),
1886 * Don't propagate rate changes up because the only changeable
1887 * parents are mpll1 and mpll2 but we need those for audio and
1888 * RGMII (Ethernet). We don't want to change the audio or
1889 * Ethernet clocks when setting the GPU frequency.
1891 .flags = 0,
1895 static struct clk_regmap meson8b_mali_1_div = {
1896 .data = &(struct clk_regmap_div_data){
1897 .offset = HHI_MALI_CLK_CNTL,
1898 .shift = 16,
1899 .width = 7,
1901 .hw.init = &(struct clk_init_data){
1902 .name = "mali_1_div",
1903 .ops = &clk_regmap_divider_ops,
1904 .parent_hws = (const struct clk_hw *[]) {
1905 &meson8b_mali_1_sel.hw
1907 .num_parents = 1,
1908 .flags = CLK_SET_RATE_PARENT,
1912 static struct clk_regmap meson8b_mali_1 = {
1913 .data = &(struct clk_regmap_gate_data){
1914 .offset = HHI_MALI_CLK_CNTL,
1915 .bit_idx = 24,
1917 .hw.init = &(struct clk_init_data){
1918 .name = "mali_1",
1919 .ops = &clk_regmap_gate_ops,
1920 .parent_hws = (const struct clk_hw *[]) {
1921 &meson8b_mali_1_div.hw
1923 .num_parents = 1,
1924 .flags = CLK_SET_RATE_GATE | CLK_SET_RATE_PARENT,
1928 static struct clk_regmap meson8b_mali = {
1929 .data = &(struct clk_regmap_mux_data){
1930 .offset = HHI_MALI_CLK_CNTL,
1931 .mask = 1,
1932 .shift = 31,
1934 .hw.init = &(struct clk_init_data){
1935 .name = "mali",
1936 .ops = &clk_regmap_mux_ops,
1937 .parent_hws = (const struct clk_hw *[]) {
1938 &meson8b_mali_0.hw,
1939 &meson8b_mali_1.hw,
1941 .num_parents = 2,
1942 .flags = CLK_SET_RATE_PARENT,
1946 static const struct reg_sequence meson8m2_gp_pll_init_regs[] = {
1947 { .reg = HHI_GP_PLL_CNTL2, .def = 0x59c88000 },
1948 { .reg = HHI_GP_PLL_CNTL3, .def = 0xca463823 },
1949 { .reg = HHI_GP_PLL_CNTL4, .def = 0x0286a027 },
1950 { .reg = HHI_GP_PLL_CNTL5, .def = 0x00003000 },
1953 static const struct pll_params_table meson8m2_gp_pll_params_table[] = {
1954 PLL_PARAMS(182, 3),
1955 { /* sentinel */ },
1958 static struct clk_regmap meson8m2_gp_pll_dco = {
1959 .data = &(struct meson_clk_pll_data){
1960 .en = {
1961 .reg_off = HHI_GP_PLL_CNTL,
1962 .shift = 30,
1963 .width = 1,
1965 .m = {
1966 .reg_off = HHI_GP_PLL_CNTL,
1967 .shift = 0,
1968 .width = 9,
1970 .n = {
1971 .reg_off = HHI_GP_PLL_CNTL,
1972 .shift = 9,
1973 .width = 5,
1975 .l = {
1976 .reg_off = HHI_GP_PLL_CNTL,
1977 .shift = 31,
1978 .width = 1,
1980 .rst = {
1981 .reg_off = HHI_GP_PLL_CNTL,
1982 .shift = 29,
1983 .width = 1,
1985 .table = meson8m2_gp_pll_params_table,
1986 .init_regs = meson8m2_gp_pll_init_regs,
1987 .init_count = ARRAY_SIZE(meson8m2_gp_pll_init_regs),
1989 .hw.init = &(struct clk_init_data){
1990 .name = "gp_pll_dco",
1991 .ops = &meson_clk_pll_ops,
1992 .parent_data = &(const struct clk_parent_data) {
1993 .fw_name = "xtal",
1994 .name = "xtal",
1995 .index = -1,
1997 .num_parents = 1,
2001 static struct clk_regmap meson8m2_gp_pll = {
2002 .data = &(struct clk_regmap_div_data){
2003 .offset = HHI_GP_PLL_CNTL,
2004 .shift = 16,
2005 .width = 2,
2006 .flags = CLK_DIVIDER_POWER_OF_TWO,
2008 .hw.init = &(struct clk_init_data){
2009 .name = "gp_pll",
2010 .ops = &clk_regmap_divider_ops,
2011 .parent_hws = (const struct clk_hw *[]) {
2012 &meson8m2_gp_pll_dco.hw
2014 .num_parents = 1,
2015 .flags = CLK_SET_RATE_PARENT,
2019 static const struct clk_hw *meson8b_vpu_0_1_parent_hws[] = {
2020 &meson8b_fclk_div4.hw,
2021 &meson8b_fclk_div3.hw,
2022 &meson8b_fclk_div5.hw,
2023 &meson8b_fclk_div7.hw,
2026 static const struct clk_hw *mmeson8m2_vpu_0_1_parent_hws[] = {
2027 &meson8b_fclk_div4.hw,
2028 &meson8b_fclk_div3.hw,
2029 &meson8b_fclk_div5.hw,
2030 &meson8m2_gp_pll.hw,
2033 static struct clk_regmap meson8b_vpu_0_sel = {
2034 .data = &(struct clk_regmap_mux_data){
2035 .offset = HHI_VPU_CLK_CNTL,
2036 .mask = 0x3,
2037 .shift = 9,
2039 .hw.init = &(struct clk_init_data){
2040 .name = "vpu_0_sel",
2041 .ops = &clk_regmap_mux_ops,
2042 .parent_hws = meson8b_vpu_0_1_parent_hws,
2043 .num_parents = ARRAY_SIZE(meson8b_vpu_0_1_parent_hws),
2044 .flags = CLK_SET_RATE_PARENT,
2048 static struct clk_regmap meson8m2_vpu_0_sel = {
2049 .data = &(struct clk_regmap_mux_data){
2050 .offset = HHI_VPU_CLK_CNTL,
2051 .mask = 0x3,
2052 .shift = 9,
2054 .hw.init = &(struct clk_init_data){
2055 .name = "vpu_0_sel",
2056 .ops = &clk_regmap_mux_ops,
2057 .parent_hws = mmeson8m2_vpu_0_1_parent_hws,
2058 .num_parents = ARRAY_SIZE(mmeson8m2_vpu_0_1_parent_hws),
2059 .flags = CLK_SET_RATE_PARENT,
2063 static struct clk_regmap meson8b_vpu_0_div = {
2064 .data = &(struct clk_regmap_div_data){
2065 .offset = HHI_VPU_CLK_CNTL,
2066 .shift = 0,
2067 .width = 7,
2069 .hw.init = &(struct clk_init_data){
2070 .name = "vpu_0_div",
2071 .ops = &clk_regmap_divider_ops,
2072 .parent_data = &(const struct clk_parent_data) {
2074 * Note:
2075 * meson8b and meson8m2 have different vpu_0_sels (with
2076 * different struct clk_hw). We fallback to the global
2077 * naming string mechanism so vpu_0_div picks up the
2078 * appropriate one.
2080 .name = "vpu_0_sel",
2081 .index = -1,
2083 .num_parents = 1,
2084 .flags = CLK_SET_RATE_PARENT,
2088 static struct clk_regmap meson8b_vpu_0 = {
2089 .data = &(struct clk_regmap_gate_data){
2090 .offset = HHI_VPU_CLK_CNTL,
2091 .bit_idx = 8,
2093 .hw.init = &(struct clk_init_data) {
2094 .name = "vpu_0",
2095 .ops = &clk_regmap_gate_ops,
2096 .parent_hws = (const struct clk_hw *[]) {
2097 &meson8b_vpu_0_div.hw
2099 .num_parents = 1,
2100 .flags = CLK_SET_RATE_GATE | CLK_SET_RATE_PARENT,
2104 static struct clk_regmap meson8b_vpu_1_sel = {
2105 .data = &(struct clk_regmap_mux_data){
2106 .offset = HHI_VPU_CLK_CNTL,
2107 .mask = 0x3,
2108 .shift = 25,
2110 .hw.init = &(struct clk_init_data){
2111 .name = "vpu_1_sel",
2112 .ops = &clk_regmap_mux_ops,
2113 .parent_hws = meson8b_vpu_0_1_parent_hws,
2114 .num_parents = ARRAY_SIZE(meson8b_vpu_0_1_parent_hws),
2115 .flags = CLK_SET_RATE_PARENT,
2119 static struct clk_regmap meson8m2_vpu_1_sel = {
2120 .data = &(struct clk_regmap_mux_data){
2121 .offset = HHI_VPU_CLK_CNTL,
2122 .mask = 0x3,
2123 .shift = 25,
2125 .hw.init = &(struct clk_init_data){
2126 .name = "vpu_1_sel",
2127 .ops = &clk_regmap_mux_ops,
2128 .parent_hws = mmeson8m2_vpu_0_1_parent_hws,
2129 .num_parents = ARRAY_SIZE(mmeson8m2_vpu_0_1_parent_hws),
2130 .flags = CLK_SET_RATE_PARENT,
2134 static struct clk_regmap meson8b_vpu_1_div = {
2135 .data = &(struct clk_regmap_div_data){
2136 .offset = HHI_VPU_CLK_CNTL,
2137 .shift = 16,
2138 .width = 7,
2140 .hw.init = &(struct clk_init_data){
2141 .name = "vpu_1_div",
2142 .ops = &clk_regmap_divider_ops,
2143 .parent_data = &(const struct clk_parent_data) {
2145 * Note:
2146 * meson8b and meson8m2 have different vpu_1_sels (with
2147 * different struct clk_hw). We fallback to the global
2148 * naming string mechanism so vpu_1_div picks up the
2149 * appropriate one.
2151 .name = "vpu_1_sel",
2152 .index = -1,
2154 .num_parents = 1,
2155 .flags = CLK_SET_RATE_PARENT,
2159 static struct clk_regmap meson8b_vpu_1 = {
2160 .data = &(struct clk_regmap_gate_data){
2161 .offset = HHI_VPU_CLK_CNTL,
2162 .bit_idx = 24,
2164 .hw.init = &(struct clk_init_data) {
2165 .name = "vpu_1",
2166 .ops = &clk_regmap_gate_ops,
2167 .parent_hws = (const struct clk_hw *[]) {
2168 &meson8b_vpu_1_div.hw
2170 .num_parents = 1,
2171 .flags = CLK_SET_RATE_GATE | CLK_SET_RATE_PARENT,
2176 * The VPU clock has two two identical clock trees (vpu_0 and vpu_1)
2177 * muxed by a glitch-free switch on Meson8b and Meson8m2. The CCF can
2178 * actually manage this glitch-free mux because it does top-to-bottom
2179 * updates the each clock tree and switches to the "inactive" one when
2180 * CLK_SET_RATE_GATE is set.
2181 * Meson8 only has vpu_0 and no glitch-free mux.
2183 static struct clk_regmap meson8b_vpu = {
2184 .data = &(struct clk_regmap_mux_data){
2185 .offset = HHI_VPU_CLK_CNTL,
2186 .mask = 1,
2187 .shift = 31,
2189 .hw.init = &(struct clk_init_data){
2190 .name = "vpu",
2191 .ops = &clk_regmap_mux_ops,
2192 .parent_hws = (const struct clk_hw *[]) {
2193 &meson8b_vpu_0.hw,
2194 &meson8b_vpu_1.hw,
2196 .num_parents = 2,
2197 .flags = CLK_SET_RATE_PARENT,
2201 static const struct clk_hw *meson8b_vdec_parent_hws[] = {
2202 &meson8b_fclk_div4.hw,
2203 &meson8b_fclk_div3.hw,
2204 &meson8b_fclk_div5.hw,
2205 &meson8b_fclk_div7.hw,
2206 &meson8b_mpll2.hw,
2207 &meson8b_mpll1.hw,
2210 static struct clk_regmap meson8b_vdec_1_sel = {
2211 .data = &(struct clk_regmap_mux_data){
2212 .offset = HHI_VDEC_CLK_CNTL,
2213 .mask = 0x3,
2214 .shift = 9,
2215 .flags = CLK_MUX_ROUND_CLOSEST,
2217 .hw.init = &(struct clk_init_data){
2218 .name = "vdec_1_sel",
2219 .ops = &clk_regmap_mux_ops,
2220 .parent_hws = meson8b_vdec_parent_hws,
2221 .num_parents = ARRAY_SIZE(meson8b_vdec_parent_hws),
2222 .flags = CLK_SET_RATE_PARENT,
2226 static struct clk_regmap meson8b_vdec_1_1_div = {
2227 .data = &(struct clk_regmap_div_data){
2228 .offset = HHI_VDEC_CLK_CNTL,
2229 .shift = 0,
2230 .width = 7,
2231 .flags = CLK_DIVIDER_ROUND_CLOSEST,
2233 .hw.init = &(struct clk_init_data){
2234 .name = "vdec_1_1_div",
2235 .ops = &clk_regmap_divider_ops,
2236 .parent_hws = (const struct clk_hw *[]) {
2237 &meson8b_vdec_1_sel.hw
2239 .num_parents = 1,
2240 .flags = CLK_SET_RATE_PARENT,
2244 static struct clk_regmap meson8b_vdec_1_1 = {
2245 .data = &(struct clk_regmap_gate_data){
2246 .offset = HHI_VDEC_CLK_CNTL,
2247 .bit_idx = 8,
2249 .hw.init = &(struct clk_init_data) {
2250 .name = "vdec_1_1",
2251 .ops = &clk_regmap_gate_ops,
2252 .parent_hws = (const struct clk_hw *[]) {
2253 &meson8b_vdec_1_1_div.hw
2255 .num_parents = 1,
2256 .flags = CLK_SET_RATE_PARENT,
2260 static struct clk_regmap meson8b_vdec_1_2_div = {
2261 .data = &(struct clk_regmap_div_data){
2262 .offset = HHI_VDEC3_CLK_CNTL,
2263 .shift = 0,
2264 .width = 7,
2265 .flags = CLK_DIVIDER_ROUND_CLOSEST,
2267 .hw.init = &(struct clk_init_data){
2268 .name = "vdec_1_2_div",
2269 .ops = &clk_regmap_divider_ops,
2270 .parent_hws = (const struct clk_hw *[]) {
2271 &meson8b_vdec_1_sel.hw
2273 .num_parents = 1,
2274 .flags = CLK_SET_RATE_PARENT,
2278 static struct clk_regmap meson8b_vdec_1_2 = {
2279 .data = &(struct clk_regmap_gate_data){
2280 .offset = HHI_VDEC3_CLK_CNTL,
2281 .bit_idx = 8,
2283 .hw.init = &(struct clk_init_data) {
2284 .name = "vdec_1_2",
2285 .ops = &clk_regmap_gate_ops,
2286 .parent_hws = (const struct clk_hw *[]) {
2287 &meson8b_vdec_1_2_div.hw
2289 .num_parents = 1,
2290 .flags = CLK_SET_RATE_PARENT,
2294 static struct clk_regmap meson8b_vdec_1 = {
2295 .data = &(struct clk_regmap_mux_data){
2296 .offset = HHI_VDEC3_CLK_CNTL,
2297 .mask = 0x1,
2298 .shift = 15,
2299 .flags = CLK_MUX_ROUND_CLOSEST,
2301 .hw.init = &(struct clk_init_data){
2302 .name = "vdec_1",
2303 .ops = &clk_regmap_mux_ops,
2304 .parent_hws = (const struct clk_hw *[]) {
2305 &meson8b_vdec_1_1.hw,
2306 &meson8b_vdec_1_2.hw,
2308 .num_parents = 2,
2309 .flags = CLK_SET_RATE_PARENT,
2313 static struct clk_regmap meson8b_vdec_hcodec_sel = {
2314 .data = &(struct clk_regmap_mux_data){
2315 .offset = HHI_VDEC_CLK_CNTL,
2316 .mask = 0x3,
2317 .shift = 25,
2318 .flags = CLK_MUX_ROUND_CLOSEST,
2320 .hw.init = &(struct clk_init_data){
2321 .name = "vdec_hcodec_sel",
2322 .ops = &clk_regmap_mux_ops,
2323 .parent_hws = meson8b_vdec_parent_hws,
2324 .num_parents = ARRAY_SIZE(meson8b_vdec_parent_hws),
2325 .flags = CLK_SET_RATE_PARENT,
2329 static struct clk_regmap meson8b_vdec_hcodec_div = {
2330 .data = &(struct clk_regmap_div_data){
2331 .offset = HHI_VDEC_CLK_CNTL,
2332 .shift = 16,
2333 .width = 7,
2334 .flags = CLK_DIVIDER_ROUND_CLOSEST,
2336 .hw.init = &(struct clk_init_data){
2337 .name = "vdec_hcodec_div",
2338 .ops = &clk_regmap_divider_ops,
2339 .parent_hws = (const struct clk_hw *[]) {
2340 &meson8b_vdec_hcodec_sel.hw
2342 .num_parents = 1,
2343 .flags = CLK_SET_RATE_PARENT,
2347 static struct clk_regmap meson8b_vdec_hcodec = {
2348 .data = &(struct clk_regmap_gate_data){
2349 .offset = HHI_VDEC_CLK_CNTL,
2350 .bit_idx = 24,
2352 .hw.init = &(struct clk_init_data) {
2353 .name = "vdec_hcodec",
2354 .ops = &clk_regmap_gate_ops,
2355 .parent_hws = (const struct clk_hw *[]) {
2356 &meson8b_vdec_hcodec_div.hw
2358 .num_parents = 1,
2359 .flags = CLK_SET_RATE_PARENT,
2363 static struct clk_regmap meson8b_vdec_2_sel = {
2364 .data = &(struct clk_regmap_mux_data){
2365 .offset = HHI_VDEC2_CLK_CNTL,
2366 .mask = 0x3,
2367 .shift = 9,
2368 .flags = CLK_MUX_ROUND_CLOSEST,
2370 .hw.init = &(struct clk_init_data){
2371 .name = "vdec_2_sel",
2372 .ops = &clk_regmap_mux_ops,
2373 .parent_hws = meson8b_vdec_parent_hws,
2374 .num_parents = ARRAY_SIZE(meson8b_vdec_parent_hws),
2375 .flags = CLK_SET_RATE_PARENT,
2379 static struct clk_regmap meson8b_vdec_2_div = {
2380 .data = &(struct clk_regmap_div_data){
2381 .offset = HHI_VDEC2_CLK_CNTL,
2382 .shift = 0,
2383 .width = 7,
2384 .flags = CLK_DIVIDER_ROUND_CLOSEST,
2386 .hw.init = &(struct clk_init_data){
2387 .name = "vdec_2_div",
2388 .ops = &clk_regmap_divider_ops,
2389 .parent_hws = (const struct clk_hw *[]) {
2390 &meson8b_vdec_2_sel.hw
2392 .num_parents = 1,
2393 .flags = CLK_SET_RATE_PARENT,
2397 static struct clk_regmap meson8b_vdec_2 = {
2398 .data = &(struct clk_regmap_gate_data){
2399 .offset = HHI_VDEC2_CLK_CNTL,
2400 .bit_idx = 8,
2402 .hw.init = &(struct clk_init_data) {
2403 .name = "vdec_2",
2404 .ops = &clk_regmap_gate_ops,
2405 .parent_hws = (const struct clk_hw *[]) {
2406 &meson8b_vdec_2_div.hw
2408 .num_parents = 1,
2409 .flags = CLK_SET_RATE_PARENT,
2413 static struct clk_regmap meson8b_vdec_hevc_sel = {
2414 .data = &(struct clk_regmap_mux_data){
2415 .offset = HHI_VDEC2_CLK_CNTL,
2416 .mask = 0x3,
2417 .shift = 25,
2418 .flags = CLK_MUX_ROUND_CLOSEST,
2420 .hw.init = &(struct clk_init_data){
2421 .name = "vdec_hevc_sel",
2422 .ops = &clk_regmap_mux_ops,
2423 .parent_hws = meson8b_vdec_parent_hws,
2424 .num_parents = ARRAY_SIZE(meson8b_vdec_parent_hws),
2425 .flags = CLK_SET_RATE_PARENT,
2429 static struct clk_regmap meson8b_vdec_hevc_div = {
2430 .data = &(struct clk_regmap_div_data){
2431 .offset = HHI_VDEC2_CLK_CNTL,
2432 .shift = 16,
2433 .width = 7,
2434 .flags = CLK_DIVIDER_ROUND_CLOSEST,
2436 .hw.init = &(struct clk_init_data){
2437 .name = "vdec_hevc_div",
2438 .ops = &clk_regmap_divider_ops,
2439 .parent_hws = (const struct clk_hw *[]) {
2440 &meson8b_vdec_hevc_sel.hw
2442 .num_parents = 1,
2443 .flags = CLK_SET_RATE_PARENT,
2447 static struct clk_regmap meson8b_vdec_hevc_en = {
2448 .data = &(struct clk_regmap_gate_data){
2449 .offset = HHI_VDEC2_CLK_CNTL,
2450 .bit_idx = 24,
2452 .hw.init = &(struct clk_init_data) {
2453 .name = "vdec_hevc_en",
2454 .ops = &clk_regmap_gate_ops,
2455 .parent_hws = (const struct clk_hw *[]) {
2456 &meson8b_vdec_hevc_div.hw
2458 .num_parents = 1,
2459 .flags = CLK_SET_RATE_PARENT,
2463 static struct clk_regmap meson8b_vdec_hevc = {
2464 .data = &(struct clk_regmap_mux_data){
2465 .offset = HHI_VDEC2_CLK_CNTL,
2466 .mask = 0x1,
2467 .shift = 31,
2468 .flags = CLK_MUX_ROUND_CLOSEST,
2470 .hw.init = &(struct clk_init_data){
2471 .name = "vdec_hevc",
2472 .ops = &clk_regmap_mux_ops,
2473 /* TODO: The second parent is currently unknown */
2474 .parent_hws = (const struct clk_hw *[]) {
2475 &meson8b_vdec_hevc_en.hw
2477 .num_parents = 1,
2478 .flags = CLK_SET_RATE_PARENT,
2482 /* TODO: the clock at index 0 is "DDR_PLL" which we don't support yet */
2483 static const struct clk_hw *meson8b_cts_amclk_parent_hws[] = {
2484 &meson8b_mpll0.hw,
2485 &meson8b_mpll1.hw,
2486 &meson8b_mpll2.hw
2489 static u32 meson8b_cts_amclk_mux_table[] = { 1, 2, 3 };
2491 static struct clk_regmap meson8b_cts_amclk_sel = {
2492 .data = &(struct clk_regmap_mux_data){
2493 .offset = HHI_AUD_CLK_CNTL,
2494 .mask = 0x3,
2495 .shift = 9,
2496 .table = meson8b_cts_amclk_mux_table,
2497 .flags = CLK_MUX_ROUND_CLOSEST,
2499 .hw.init = &(struct clk_init_data){
2500 .name = "cts_amclk_sel",
2501 .ops = &clk_regmap_mux_ops,
2502 .parent_hws = meson8b_cts_amclk_parent_hws,
2503 .num_parents = ARRAY_SIZE(meson8b_cts_amclk_parent_hws),
2507 static struct clk_regmap meson8b_cts_amclk_div = {
2508 .data = &(struct clk_regmap_div_data) {
2509 .offset = HHI_AUD_CLK_CNTL,
2510 .shift = 0,
2511 .width = 8,
2512 .flags = CLK_DIVIDER_ROUND_CLOSEST,
2514 .hw.init = &(struct clk_init_data){
2515 .name = "cts_amclk_div",
2516 .ops = &clk_regmap_divider_ops,
2517 .parent_hws = (const struct clk_hw *[]) {
2518 &meson8b_cts_amclk_sel.hw
2520 .num_parents = 1,
2521 .flags = CLK_SET_RATE_PARENT,
2525 static struct clk_regmap meson8b_cts_amclk = {
2526 .data = &(struct clk_regmap_gate_data){
2527 .offset = HHI_AUD_CLK_CNTL,
2528 .bit_idx = 8,
2530 .hw.init = &(struct clk_init_data){
2531 .name = "cts_amclk",
2532 .ops = &clk_regmap_gate_ops,
2533 .parent_hws = (const struct clk_hw *[]) {
2534 &meson8b_cts_amclk_div.hw
2536 .num_parents = 1,
2537 .flags = CLK_SET_RATE_PARENT,
2541 /* TODO: the clock at index 0 is "DDR_PLL" which we don't support yet */
2542 static const struct clk_hw *meson8b_cts_mclk_i958_parent_hws[] = {
2543 &meson8b_mpll0.hw,
2544 &meson8b_mpll1.hw,
2545 &meson8b_mpll2.hw
2548 static u32 meson8b_cts_mclk_i958_mux_table[] = { 1, 2, 3 };
2550 static struct clk_regmap meson8b_cts_mclk_i958_sel = {
2551 .data = &(struct clk_regmap_mux_data){
2552 .offset = HHI_AUD_CLK_CNTL2,
2553 .mask = 0x3,
2554 .shift = 25,
2555 .table = meson8b_cts_mclk_i958_mux_table,
2556 .flags = CLK_MUX_ROUND_CLOSEST,
2558 .hw.init = &(struct clk_init_data) {
2559 .name = "cts_mclk_i958_sel",
2560 .ops = &clk_regmap_mux_ops,
2561 .parent_hws = meson8b_cts_mclk_i958_parent_hws,
2562 .num_parents = ARRAY_SIZE(meson8b_cts_mclk_i958_parent_hws),
2566 static struct clk_regmap meson8b_cts_mclk_i958_div = {
2567 .data = &(struct clk_regmap_div_data){
2568 .offset = HHI_AUD_CLK_CNTL2,
2569 .shift = 16,
2570 .width = 8,
2571 .flags = CLK_DIVIDER_ROUND_CLOSEST,
2573 .hw.init = &(struct clk_init_data) {
2574 .name = "cts_mclk_i958_div",
2575 .ops = &clk_regmap_divider_ops,
2576 .parent_hws = (const struct clk_hw *[]) {
2577 &meson8b_cts_mclk_i958_sel.hw
2579 .num_parents = 1,
2580 .flags = CLK_SET_RATE_PARENT,
2584 static struct clk_regmap meson8b_cts_mclk_i958 = {
2585 .data = &(struct clk_regmap_gate_data){
2586 .offset = HHI_AUD_CLK_CNTL2,
2587 .bit_idx = 24,
2589 .hw.init = &(struct clk_init_data){
2590 .name = "cts_mclk_i958",
2591 .ops = &clk_regmap_gate_ops,
2592 .parent_hws = (const struct clk_hw *[]) {
2593 &meson8b_cts_mclk_i958_div.hw
2595 .num_parents = 1,
2596 .flags = CLK_SET_RATE_PARENT,
2600 static struct clk_regmap meson8b_cts_i958 = {
2601 .data = &(struct clk_regmap_mux_data){
2602 .offset = HHI_AUD_CLK_CNTL2,
2603 .mask = 0x1,
2604 .shift = 27,
2606 .hw.init = &(struct clk_init_data){
2607 .name = "cts_i958",
2608 .ops = &clk_regmap_mux_ops,
2609 .parent_hws = (const struct clk_hw *[]) {
2610 &meson8b_cts_amclk.hw,
2611 &meson8b_cts_mclk_i958.hw
2613 .num_parents = 2,
2615 * The parent is specific to origin of the audio data. Let the
2616 * consumer choose the appropriate parent.
2618 .flags = CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
2622 #define MESON_GATE(_name, _reg, _bit) \
2623 MESON_PCLK(_name, _reg, _bit, &meson8b_clk81.hw)
2625 /* Everything Else (EE) domain gates */
2627 static MESON_GATE(meson8b_ddr, HHI_GCLK_MPEG0, 0);
2628 static MESON_GATE(meson8b_dos, HHI_GCLK_MPEG0, 1);
2629 static MESON_GATE(meson8b_isa, HHI_GCLK_MPEG0, 5);
2630 static MESON_GATE(meson8b_pl301, HHI_GCLK_MPEG0, 6);
2631 static MESON_GATE(meson8b_periphs, HHI_GCLK_MPEG0, 7);
2632 static MESON_GATE(meson8b_spicc, HHI_GCLK_MPEG0, 8);
2633 static MESON_GATE(meson8b_i2c, HHI_GCLK_MPEG0, 9);
2634 static MESON_GATE(meson8b_sar_adc, HHI_GCLK_MPEG0, 10);
2635 static MESON_GATE(meson8b_smart_card, HHI_GCLK_MPEG0, 11);
2636 static MESON_GATE(meson8b_rng0, HHI_GCLK_MPEG0, 12);
2637 static MESON_GATE(meson8b_uart0, HHI_GCLK_MPEG0, 13);
2638 static MESON_GATE(meson8b_sdhc, HHI_GCLK_MPEG0, 14);
2639 static MESON_GATE(meson8b_stream, HHI_GCLK_MPEG0, 15);
2640 static MESON_GATE(meson8b_async_fifo, HHI_GCLK_MPEG0, 16);
2641 static MESON_GATE(meson8b_sdio, HHI_GCLK_MPEG0, 17);
2642 static MESON_GATE(meson8b_abuf, HHI_GCLK_MPEG0, 18);
2643 static MESON_GATE(meson8b_hiu_iface, HHI_GCLK_MPEG0, 19);
2644 static MESON_GATE(meson8b_assist_misc, HHI_GCLK_MPEG0, 23);
2645 static MESON_GATE(meson8b_spi, HHI_GCLK_MPEG0, 30);
2647 static MESON_GATE(meson8b_i2s_spdif, HHI_GCLK_MPEG1, 2);
2648 static MESON_GATE(meson8b_eth, HHI_GCLK_MPEG1, 3);
2649 static MESON_GATE(meson8b_demux, HHI_GCLK_MPEG1, 4);
2650 static MESON_GATE(meson8b_blkmv, HHI_GCLK_MPEG1, 14);
2651 static MESON_GATE(meson8b_aiu, HHI_GCLK_MPEG1, 15);
2652 static MESON_GATE(meson8b_uart1, HHI_GCLK_MPEG1, 16);
2653 static MESON_GATE(meson8b_g2d, HHI_GCLK_MPEG1, 20);
2654 static MESON_GATE(meson8b_usb0, HHI_GCLK_MPEG1, 21);
2655 static MESON_GATE(meson8b_usb1, HHI_GCLK_MPEG1, 22);
2656 static MESON_GATE(meson8b_reset, HHI_GCLK_MPEG1, 23);
2657 static MESON_GATE(meson8b_nand, HHI_GCLK_MPEG1, 24);
2658 static MESON_GATE(meson8b_dos_parser, HHI_GCLK_MPEG1, 25);
2659 static MESON_GATE(meson8b_usb, HHI_GCLK_MPEG1, 26);
2660 static MESON_GATE(meson8b_vdin1, HHI_GCLK_MPEG1, 28);
2661 static MESON_GATE(meson8b_ahb_arb0, HHI_GCLK_MPEG1, 29);
2662 static MESON_GATE(meson8b_efuse, HHI_GCLK_MPEG1, 30);
2663 static MESON_GATE(meson8b_boot_rom, HHI_GCLK_MPEG1, 31);
2665 static MESON_GATE(meson8b_ahb_data_bus, HHI_GCLK_MPEG2, 1);
2666 static MESON_GATE(meson8b_ahb_ctrl_bus, HHI_GCLK_MPEG2, 2);
2667 static MESON_GATE(meson8b_hdmi_intr_sync, HHI_GCLK_MPEG2, 3);
2668 static MESON_GATE(meson8b_hdmi_pclk, HHI_GCLK_MPEG2, 4);
2669 static MESON_GATE(meson8b_usb1_ddr_bridge, HHI_GCLK_MPEG2, 8);
2670 static MESON_GATE(meson8b_usb0_ddr_bridge, HHI_GCLK_MPEG2, 9);
2671 static MESON_GATE(meson8b_mmc_pclk, HHI_GCLK_MPEG2, 11);
2672 static MESON_GATE(meson8b_dvin, HHI_GCLK_MPEG2, 12);
2673 static MESON_GATE(meson8b_uart2, HHI_GCLK_MPEG2, 15);
2674 static MESON_GATE(meson8b_sana, HHI_GCLK_MPEG2, 22);
2675 static MESON_GATE(meson8b_vpu_intr, HHI_GCLK_MPEG2, 25);
2676 static MESON_GATE(meson8b_sec_ahb_ahb3_bridge, HHI_GCLK_MPEG2, 26);
2677 static MESON_GATE(meson8b_clk81_a9, HHI_GCLK_MPEG2, 29);
2679 static MESON_GATE(meson8b_vclk2_venci0, HHI_GCLK_OTHER, 1);
2680 static MESON_GATE(meson8b_vclk2_venci1, HHI_GCLK_OTHER, 2);
2681 static MESON_GATE(meson8b_vclk2_vencp0, HHI_GCLK_OTHER, 3);
2682 static MESON_GATE(meson8b_vclk2_vencp1, HHI_GCLK_OTHER, 4);
2683 static MESON_GATE(meson8b_gclk_venci_int, HHI_GCLK_OTHER, 8);
2684 static MESON_GATE(meson8b_gclk_vencp_int, HHI_GCLK_OTHER, 9);
2685 static MESON_GATE(meson8b_dac_clk, HHI_GCLK_OTHER, 10);
2686 static MESON_GATE(meson8b_aoclk_gate, HHI_GCLK_OTHER, 14);
2687 static MESON_GATE(meson8b_iec958_gate, HHI_GCLK_OTHER, 16);
2688 static MESON_GATE(meson8b_enc480p, HHI_GCLK_OTHER, 20);
2689 static MESON_GATE(meson8b_rng1, HHI_GCLK_OTHER, 21);
2690 static MESON_GATE(meson8b_gclk_vencl_int, HHI_GCLK_OTHER, 22);
2691 static MESON_GATE(meson8b_vclk2_venclmcc, HHI_GCLK_OTHER, 24);
2692 static MESON_GATE(meson8b_vclk2_vencl, HHI_GCLK_OTHER, 25);
2693 static MESON_GATE(meson8b_vclk2_other, HHI_GCLK_OTHER, 26);
2694 static MESON_GATE(meson8b_edp, HHI_GCLK_OTHER, 31);
2696 /* AIU gates */
2697 #define MESON_AIU_GLUE_GATE(_name, _reg, _bit) \
2698 MESON_PCLK(_name, _reg, _bit, &meson8b_aiu_glue.hw)
2700 static MESON_PCLK(meson8b_aiu_glue, HHI_GCLK_MPEG1, 6, &meson8b_aiu.hw);
2701 static MESON_AIU_GLUE_GATE(meson8b_iec958, HHI_GCLK_MPEG1, 7);
2702 static MESON_AIU_GLUE_GATE(meson8b_i2s_out, HHI_GCLK_MPEG1, 8);
2703 static MESON_AIU_GLUE_GATE(meson8b_amclk, HHI_GCLK_MPEG1, 9);
2704 static MESON_AIU_GLUE_GATE(meson8b_aififo2, HHI_GCLK_MPEG1, 10);
2705 static MESON_AIU_GLUE_GATE(meson8b_mixer, HHI_GCLK_MPEG1, 11);
2706 static MESON_AIU_GLUE_GATE(meson8b_mixer_iface, HHI_GCLK_MPEG1, 12);
2707 static MESON_AIU_GLUE_GATE(meson8b_adc, HHI_GCLK_MPEG1, 13);
2709 /* Always On (AO) domain gates */
2711 static MESON_GATE(meson8b_ao_media_cpu, HHI_GCLK_AO, 0);
2712 static MESON_GATE(meson8b_ao_ahb_sram, HHI_GCLK_AO, 1);
2713 static MESON_GATE(meson8b_ao_ahb_bus, HHI_GCLK_AO, 2);
2714 static MESON_GATE(meson8b_ao_iface, HHI_GCLK_AO, 3);
2716 static struct clk_hw_onecell_data meson8_hw_onecell_data = {
2717 .hws = {
2718 [CLKID_XTAL] = &meson8b_xtal.hw,
2719 [CLKID_PLL_FIXED] = &meson8b_fixed_pll.hw,
2720 [CLKID_PLL_VID] = &meson8b_vid_pll.hw,
2721 [CLKID_PLL_SYS] = &meson8b_sys_pll.hw,
2722 [CLKID_FCLK_DIV2] = &meson8b_fclk_div2.hw,
2723 [CLKID_FCLK_DIV3] = &meson8b_fclk_div3.hw,
2724 [CLKID_FCLK_DIV4] = &meson8b_fclk_div4.hw,
2725 [CLKID_FCLK_DIV5] = &meson8b_fclk_div5.hw,
2726 [CLKID_FCLK_DIV7] = &meson8b_fclk_div7.hw,
2727 [CLKID_CPUCLK] = &meson8b_cpu_clk.hw,
2728 [CLKID_MPEG_SEL] = &meson8b_mpeg_clk_sel.hw,
2729 [CLKID_MPEG_DIV] = &meson8b_mpeg_clk_div.hw,
2730 [CLKID_CLK81] = &meson8b_clk81.hw,
2731 [CLKID_DDR] = &meson8b_ddr.hw,
2732 [CLKID_DOS] = &meson8b_dos.hw,
2733 [CLKID_ISA] = &meson8b_isa.hw,
2734 [CLKID_PL301] = &meson8b_pl301.hw,
2735 [CLKID_PERIPHS] = &meson8b_periphs.hw,
2736 [CLKID_SPICC] = &meson8b_spicc.hw,
2737 [CLKID_I2C] = &meson8b_i2c.hw,
2738 [CLKID_SAR_ADC] = &meson8b_sar_adc.hw,
2739 [CLKID_SMART_CARD] = &meson8b_smart_card.hw,
2740 [CLKID_RNG0] = &meson8b_rng0.hw,
2741 [CLKID_UART0] = &meson8b_uart0.hw,
2742 [CLKID_SDHC] = &meson8b_sdhc.hw,
2743 [CLKID_STREAM] = &meson8b_stream.hw,
2744 [CLKID_ASYNC_FIFO] = &meson8b_async_fifo.hw,
2745 [CLKID_SDIO] = &meson8b_sdio.hw,
2746 [CLKID_ABUF] = &meson8b_abuf.hw,
2747 [CLKID_HIU_IFACE] = &meson8b_hiu_iface.hw,
2748 [CLKID_ASSIST_MISC] = &meson8b_assist_misc.hw,
2749 [CLKID_SPI] = &meson8b_spi.hw,
2750 [CLKID_I2S_SPDIF] = &meson8b_i2s_spdif.hw,
2751 [CLKID_ETH] = &meson8b_eth.hw,
2752 [CLKID_DEMUX] = &meson8b_demux.hw,
2753 [CLKID_AIU_GLUE] = &meson8b_aiu_glue.hw,
2754 [CLKID_IEC958] = &meson8b_iec958.hw,
2755 [CLKID_I2S_OUT] = &meson8b_i2s_out.hw,
2756 [CLKID_AMCLK] = &meson8b_amclk.hw,
2757 [CLKID_AIFIFO2] = &meson8b_aififo2.hw,
2758 [CLKID_MIXER] = &meson8b_mixer.hw,
2759 [CLKID_MIXER_IFACE] = &meson8b_mixer_iface.hw,
2760 [CLKID_ADC] = &meson8b_adc.hw,
2761 [CLKID_BLKMV] = &meson8b_blkmv.hw,
2762 [CLKID_AIU] = &meson8b_aiu.hw,
2763 [CLKID_UART1] = &meson8b_uart1.hw,
2764 [CLKID_G2D] = &meson8b_g2d.hw,
2765 [CLKID_USB0] = &meson8b_usb0.hw,
2766 [CLKID_USB1] = &meson8b_usb1.hw,
2767 [CLKID_RESET] = &meson8b_reset.hw,
2768 [CLKID_NAND] = &meson8b_nand.hw,
2769 [CLKID_DOS_PARSER] = &meson8b_dos_parser.hw,
2770 [CLKID_USB] = &meson8b_usb.hw,
2771 [CLKID_VDIN1] = &meson8b_vdin1.hw,
2772 [CLKID_AHB_ARB0] = &meson8b_ahb_arb0.hw,
2773 [CLKID_EFUSE] = &meson8b_efuse.hw,
2774 [CLKID_BOOT_ROM] = &meson8b_boot_rom.hw,
2775 [CLKID_AHB_DATA_BUS] = &meson8b_ahb_data_bus.hw,
2776 [CLKID_AHB_CTRL_BUS] = &meson8b_ahb_ctrl_bus.hw,
2777 [CLKID_HDMI_INTR_SYNC] = &meson8b_hdmi_intr_sync.hw,
2778 [CLKID_HDMI_PCLK] = &meson8b_hdmi_pclk.hw,
2779 [CLKID_USB1_DDR_BRIDGE] = &meson8b_usb1_ddr_bridge.hw,
2780 [CLKID_USB0_DDR_BRIDGE] = &meson8b_usb0_ddr_bridge.hw,
2781 [CLKID_MMC_PCLK] = &meson8b_mmc_pclk.hw,
2782 [CLKID_DVIN] = &meson8b_dvin.hw,
2783 [CLKID_UART2] = &meson8b_uart2.hw,
2784 [CLKID_SANA] = &meson8b_sana.hw,
2785 [CLKID_VPU_INTR] = &meson8b_vpu_intr.hw,
2786 [CLKID_SEC_AHB_AHB3_BRIDGE] = &meson8b_sec_ahb_ahb3_bridge.hw,
2787 [CLKID_CLK81_A9] = &meson8b_clk81_a9.hw,
2788 [CLKID_VCLK2_VENCI0] = &meson8b_vclk2_venci0.hw,
2789 [CLKID_VCLK2_VENCI1] = &meson8b_vclk2_venci1.hw,
2790 [CLKID_VCLK2_VENCP0] = &meson8b_vclk2_vencp0.hw,
2791 [CLKID_VCLK2_VENCP1] = &meson8b_vclk2_vencp1.hw,
2792 [CLKID_GCLK_VENCI_INT] = &meson8b_gclk_venci_int.hw,
2793 [CLKID_GCLK_VENCP_INT] = &meson8b_gclk_vencp_int.hw,
2794 [CLKID_DAC_CLK] = &meson8b_dac_clk.hw,
2795 [CLKID_AOCLK_GATE] = &meson8b_aoclk_gate.hw,
2796 [CLKID_IEC958_GATE] = &meson8b_iec958_gate.hw,
2797 [CLKID_ENC480P] = &meson8b_enc480p.hw,
2798 [CLKID_RNG1] = &meson8b_rng1.hw,
2799 [CLKID_GCLK_VENCL_INT] = &meson8b_gclk_vencl_int.hw,
2800 [CLKID_VCLK2_VENCLMCC] = &meson8b_vclk2_venclmcc.hw,
2801 [CLKID_VCLK2_VENCL] = &meson8b_vclk2_vencl.hw,
2802 [CLKID_VCLK2_OTHER] = &meson8b_vclk2_other.hw,
2803 [CLKID_EDP] = &meson8b_edp.hw,
2804 [CLKID_AO_MEDIA_CPU] = &meson8b_ao_media_cpu.hw,
2805 [CLKID_AO_AHB_SRAM] = &meson8b_ao_ahb_sram.hw,
2806 [CLKID_AO_AHB_BUS] = &meson8b_ao_ahb_bus.hw,
2807 [CLKID_AO_IFACE] = &meson8b_ao_iface.hw,
2808 [CLKID_MPLL0] = &meson8b_mpll0.hw,
2809 [CLKID_MPLL1] = &meson8b_mpll1.hw,
2810 [CLKID_MPLL2] = &meson8b_mpll2.hw,
2811 [CLKID_MPLL0_DIV] = &meson8b_mpll0_div.hw,
2812 [CLKID_MPLL1_DIV] = &meson8b_mpll1_div.hw,
2813 [CLKID_MPLL2_DIV] = &meson8b_mpll2_div.hw,
2814 [CLKID_CPU_IN_SEL] = &meson8b_cpu_in_sel.hw,
2815 [CLKID_CPU_IN_DIV2] = &meson8b_cpu_in_div2.hw,
2816 [CLKID_CPU_IN_DIV3] = &meson8b_cpu_in_div3.hw,
2817 [CLKID_CPU_SCALE_DIV] = &meson8b_cpu_scale_div.hw,
2818 [CLKID_CPU_SCALE_OUT_SEL] = &meson8b_cpu_scale_out_sel.hw,
2819 [CLKID_MPLL_PREDIV] = &meson8b_mpll_prediv.hw,
2820 [CLKID_FCLK_DIV2_DIV] = &meson8b_fclk_div2_div.hw,
2821 [CLKID_FCLK_DIV3_DIV] = &meson8b_fclk_div3_div.hw,
2822 [CLKID_FCLK_DIV4_DIV] = &meson8b_fclk_div4_div.hw,
2823 [CLKID_FCLK_DIV5_DIV] = &meson8b_fclk_div5_div.hw,
2824 [CLKID_FCLK_DIV7_DIV] = &meson8b_fclk_div7_div.hw,
2825 [CLKID_NAND_SEL] = &meson8b_nand_clk_sel.hw,
2826 [CLKID_NAND_DIV] = &meson8b_nand_clk_div.hw,
2827 [CLKID_NAND_CLK] = &meson8b_nand_clk_gate.hw,
2828 [CLKID_PLL_FIXED_DCO] = &meson8b_fixed_pll_dco.hw,
2829 [CLKID_HDMI_PLL_DCO] = &meson8b_hdmi_pll_dco.hw,
2830 [CLKID_PLL_SYS_DCO] = &meson8b_sys_pll_dco.hw,
2831 [CLKID_CPU_CLK_DIV2] = &meson8b_cpu_clk_div2.hw,
2832 [CLKID_CPU_CLK_DIV3] = &meson8b_cpu_clk_div3.hw,
2833 [CLKID_CPU_CLK_DIV4] = &meson8b_cpu_clk_div4.hw,
2834 [CLKID_CPU_CLK_DIV5] = &meson8b_cpu_clk_div5.hw,
2835 [CLKID_CPU_CLK_DIV6] = &meson8b_cpu_clk_div6.hw,
2836 [CLKID_CPU_CLK_DIV7] = &meson8b_cpu_clk_div7.hw,
2837 [CLKID_CPU_CLK_DIV8] = &meson8b_cpu_clk_div8.hw,
2838 [CLKID_APB_SEL] = &meson8b_apb_clk_sel.hw,
2839 [CLKID_APB] = &meson8b_apb_clk_gate.hw,
2840 [CLKID_PERIPH_SEL] = &meson8b_periph_clk_sel.hw,
2841 [CLKID_PERIPH] = &meson8b_periph_clk_gate.hw,
2842 [CLKID_AXI_SEL] = &meson8b_axi_clk_sel.hw,
2843 [CLKID_AXI] = &meson8b_axi_clk_gate.hw,
2844 [CLKID_L2_DRAM_SEL] = &meson8b_l2_dram_clk_sel.hw,
2845 [CLKID_L2_DRAM] = &meson8b_l2_dram_clk_gate.hw,
2846 [CLKID_HDMI_PLL_LVDS_OUT] = &meson8b_hdmi_pll_lvds_out.hw,
2847 [CLKID_HDMI_PLL_HDMI_OUT] = &meson8b_hdmi_pll_hdmi_out.hw,
2848 [CLKID_VID_PLL_IN_SEL] = &meson8b_vid_pll_in_sel.hw,
2849 [CLKID_VID_PLL_IN_EN] = &meson8b_vid_pll_in_en.hw,
2850 [CLKID_VID_PLL_PRE_DIV] = &meson8b_vid_pll_pre_div.hw,
2851 [CLKID_VID_PLL_POST_DIV] = &meson8b_vid_pll_post_div.hw,
2852 [CLKID_VID_PLL_FINAL_DIV] = &meson8b_vid_pll_final_div.hw,
2853 [CLKID_VCLK_IN_SEL] = &meson8b_vclk_in_sel.hw,
2854 [CLKID_VCLK_IN_EN] = &meson8b_vclk_in_en.hw,
2855 [CLKID_VCLK_EN] = &meson8b_vclk_en.hw,
2856 [CLKID_VCLK_DIV1] = &meson8b_vclk_div1_gate.hw,
2857 [CLKID_VCLK_DIV2_DIV] = &meson8b_vclk_div2_div.hw,
2858 [CLKID_VCLK_DIV2] = &meson8b_vclk_div2_div_gate.hw,
2859 [CLKID_VCLK_DIV4_DIV] = &meson8b_vclk_div4_div.hw,
2860 [CLKID_VCLK_DIV4] = &meson8b_vclk_div4_div_gate.hw,
2861 [CLKID_VCLK_DIV6_DIV] = &meson8b_vclk_div6_div.hw,
2862 [CLKID_VCLK_DIV6] = &meson8b_vclk_div6_div_gate.hw,
2863 [CLKID_VCLK_DIV12_DIV] = &meson8b_vclk_div12_div.hw,
2864 [CLKID_VCLK_DIV12] = &meson8b_vclk_div12_div_gate.hw,
2865 [CLKID_VCLK2_IN_SEL] = &meson8b_vclk2_in_sel.hw,
2866 [CLKID_VCLK2_IN_EN] = &meson8b_vclk2_clk_in_en.hw,
2867 [CLKID_VCLK2_EN] = &meson8b_vclk2_clk_en.hw,
2868 [CLKID_VCLK2_DIV1] = &meson8b_vclk2_div1_gate.hw,
2869 [CLKID_VCLK2_DIV2_DIV] = &meson8b_vclk2_div2_div.hw,
2870 [CLKID_VCLK2_DIV2] = &meson8b_vclk2_div2_div_gate.hw,
2871 [CLKID_VCLK2_DIV4_DIV] = &meson8b_vclk2_div4_div.hw,
2872 [CLKID_VCLK2_DIV4] = &meson8b_vclk2_div4_div_gate.hw,
2873 [CLKID_VCLK2_DIV6_DIV] = &meson8b_vclk2_div6_div.hw,
2874 [CLKID_VCLK2_DIV6] = &meson8b_vclk2_div6_div_gate.hw,
2875 [CLKID_VCLK2_DIV12_DIV] = &meson8b_vclk2_div12_div.hw,
2876 [CLKID_VCLK2_DIV12] = &meson8b_vclk2_div12_div_gate.hw,
2877 [CLKID_CTS_ENCT_SEL] = &meson8b_cts_enct_sel.hw,
2878 [CLKID_CTS_ENCT] = &meson8b_cts_enct.hw,
2879 [CLKID_CTS_ENCP_SEL] = &meson8b_cts_encp_sel.hw,
2880 [CLKID_CTS_ENCP] = &meson8b_cts_encp.hw,
2881 [CLKID_CTS_ENCI_SEL] = &meson8b_cts_enci_sel.hw,
2882 [CLKID_CTS_ENCI] = &meson8b_cts_enci.hw,
2883 [CLKID_HDMI_TX_PIXEL_SEL] = &meson8b_hdmi_tx_pixel_sel.hw,
2884 [CLKID_HDMI_TX_PIXEL] = &meson8b_hdmi_tx_pixel.hw,
2885 [CLKID_CTS_ENCL_SEL] = &meson8b_cts_encl_sel.hw,
2886 [CLKID_CTS_ENCL] = &meson8b_cts_encl.hw,
2887 [CLKID_CTS_VDAC0_SEL] = &meson8b_cts_vdac0_sel.hw,
2888 [CLKID_CTS_VDAC0] = &meson8b_cts_vdac0.hw,
2889 [CLKID_HDMI_SYS_SEL] = &meson8b_hdmi_sys_sel.hw,
2890 [CLKID_HDMI_SYS_DIV] = &meson8b_hdmi_sys_div.hw,
2891 [CLKID_HDMI_SYS] = &meson8b_hdmi_sys.hw,
2892 [CLKID_MALI_0_SEL] = &meson8b_mali_0_sel.hw,
2893 [CLKID_MALI_0_DIV] = &meson8b_mali_0_div.hw,
2894 [CLKID_MALI] = &meson8b_mali_0.hw,
2895 [CLKID_VPU_0_SEL] = &meson8b_vpu_0_sel.hw,
2896 [CLKID_VPU_0_DIV] = &meson8b_vpu_0_div.hw,
2897 [CLKID_VPU] = &meson8b_vpu_0.hw,
2898 [CLKID_VDEC_1_SEL] = &meson8b_vdec_1_sel.hw,
2899 [CLKID_VDEC_1_1_DIV] = &meson8b_vdec_1_1_div.hw,
2900 [CLKID_VDEC_1] = &meson8b_vdec_1_1.hw,
2901 [CLKID_VDEC_HCODEC_SEL] = &meson8b_vdec_hcodec_sel.hw,
2902 [CLKID_VDEC_HCODEC_DIV] = &meson8b_vdec_hcodec_div.hw,
2903 [CLKID_VDEC_HCODEC] = &meson8b_vdec_hcodec.hw,
2904 [CLKID_VDEC_2_SEL] = &meson8b_vdec_2_sel.hw,
2905 [CLKID_VDEC_2_DIV] = &meson8b_vdec_2_div.hw,
2906 [CLKID_VDEC_2] = &meson8b_vdec_2.hw,
2907 [CLKID_VDEC_HEVC_SEL] = &meson8b_vdec_hevc_sel.hw,
2908 [CLKID_VDEC_HEVC_DIV] = &meson8b_vdec_hevc_div.hw,
2909 [CLKID_VDEC_HEVC_EN] = &meson8b_vdec_hevc_en.hw,
2910 [CLKID_VDEC_HEVC] = &meson8b_vdec_hevc.hw,
2911 [CLKID_CTS_AMCLK_SEL] = &meson8b_cts_amclk_sel.hw,
2912 [CLKID_CTS_AMCLK_DIV] = &meson8b_cts_amclk_div.hw,
2913 [CLKID_CTS_AMCLK] = &meson8b_cts_amclk.hw,
2914 [CLKID_CTS_MCLK_I958_SEL] = &meson8b_cts_mclk_i958_sel.hw,
2915 [CLKID_CTS_MCLK_I958_DIV] = &meson8b_cts_mclk_i958_div.hw,
2916 [CLKID_CTS_MCLK_I958] = &meson8b_cts_mclk_i958.hw,
2917 [CLKID_CTS_I958] = &meson8b_cts_i958.hw,
2918 [CLK_NR_CLKS] = NULL,
2920 .num = CLK_NR_CLKS,
2923 static struct clk_hw_onecell_data meson8b_hw_onecell_data = {
2924 .hws = {
2925 [CLKID_XTAL] = &meson8b_xtal.hw,
2926 [CLKID_PLL_FIXED] = &meson8b_fixed_pll.hw,
2927 [CLKID_PLL_VID] = &meson8b_vid_pll.hw,
2928 [CLKID_PLL_SYS] = &meson8b_sys_pll.hw,
2929 [CLKID_FCLK_DIV2] = &meson8b_fclk_div2.hw,
2930 [CLKID_FCLK_DIV3] = &meson8b_fclk_div3.hw,
2931 [CLKID_FCLK_DIV4] = &meson8b_fclk_div4.hw,
2932 [CLKID_FCLK_DIV5] = &meson8b_fclk_div5.hw,
2933 [CLKID_FCLK_DIV7] = &meson8b_fclk_div7.hw,
2934 [CLKID_CPUCLK] = &meson8b_cpu_clk.hw,
2935 [CLKID_MPEG_SEL] = &meson8b_mpeg_clk_sel.hw,
2936 [CLKID_MPEG_DIV] = &meson8b_mpeg_clk_div.hw,
2937 [CLKID_CLK81] = &meson8b_clk81.hw,
2938 [CLKID_DDR] = &meson8b_ddr.hw,
2939 [CLKID_DOS] = &meson8b_dos.hw,
2940 [CLKID_ISA] = &meson8b_isa.hw,
2941 [CLKID_PL301] = &meson8b_pl301.hw,
2942 [CLKID_PERIPHS] = &meson8b_periphs.hw,
2943 [CLKID_SPICC] = &meson8b_spicc.hw,
2944 [CLKID_I2C] = &meson8b_i2c.hw,
2945 [CLKID_SAR_ADC] = &meson8b_sar_adc.hw,
2946 [CLKID_SMART_CARD] = &meson8b_smart_card.hw,
2947 [CLKID_RNG0] = &meson8b_rng0.hw,
2948 [CLKID_UART0] = &meson8b_uart0.hw,
2949 [CLKID_SDHC] = &meson8b_sdhc.hw,
2950 [CLKID_STREAM] = &meson8b_stream.hw,
2951 [CLKID_ASYNC_FIFO] = &meson8b_async_fifo.hw,
2952 [CLKID_SDIO] = &meson8b_sdio.hw,
2953 [CLKID_ABUF] = &meson8b_abuf.hw,
2954 [CLKID_HIU_IFACE] = &meson8b_hiu_iface.hw,
2955 [CLKID_ASSIST_MISC] = &meson8b_assist_misc.hw,
2956 [CLKID_SPI] = &meson8b_spi.hw,
2957 [CLKID_I2S_SPDIF] = &meson8b_i2s_spdif.hw,
2958 [CLKID_ETH] = &meson8b_eth.hw,
2959 [CLKID_DEMUX] = &meson8b_demux.hw,
2960 [CLKID_AIU_GLUE] = &meson8b_aiu_glue.hw,
2961 [CLKID_IEC958] = &meson8b_iec958.hw,
2962 [CLKID_I2S_OUT] = &meson8b_i2s_out.hw,
2963 [CLKID_AMCLK] = &meson8b_amclk.hw,
2964 [CLKID_AIFIFO2] = &meson8b_aififo2.hw,
2965 [CLKID_MIXER] = &meson8b_mixer.hw,
2966 [CLKID_MIXER_IFACE] = &meson8b_mixer_iface.hw,
2967 [CLKID_ADC] = &meson8b_adc.hw,
2968 [CLKID_BLKMV] = &meson8b_blkmv.hw,
2969 [CLKID_AIU] = &meson8b_aiu.hw,
2970 [CLKID_UART1] = &meson8b_uart1.hw,
2971 [CLKID_G2D] = &meson8b_g2d.hw,
2972 [CLKID_USB0] = &meson8b_usb0.hw,
2973 [CLKID_USB1] = &meson8b_usb1.hw,
2974 [CLKID_RESET] = &meson8b_reset.hw,
2975 [CLKID_NAND] = &meson8b_nand.hw,
2976 [CLKID_DOS_PARSER] = &meson8b_dos_parser.hw,
2977 [CLKID_USB] = &meson8b_usb.hw,
2978 [CLKID_VDIN1] = &meson8b_vdin1.hw,
2979 [CLKID_AHB_ARB0] = &meson8b_ahb_arb0.hw,
2980 [CLKID_EFUSE] = &meson8b_efuse.hw,
2981 [CLKID_BOOT_ROM] = &meson8b_boot_rom.hw,
2982 [CLKID_AHB_DATA_BUS] = &meson8b_ahb_data_bus.hw,
2983 [CLKID_AHB_CTRL_BUS] = &meson8b_ahb_ctrl_bus.hw,
2984 [CLKID_HDMI_INTR_SYNC] = &meson8b_hdmi_intr_sync.hw,
2985 [CLKID_HDMI_PCLK] = &meson8b_hdmi_pclk.hw,
2986 [CLKID_USB1_DDR_BRIDGE] = &meson8b_usb1_ddr_bridge.hw,
2987 [CLKID_USB0_DDR_BRIDGE] = &meson8b_usb0_ddr_bridge.hw,
2988 [CLKID_MMC_PCLK] = &meson8b_mmc_pclk.hw,
2989 [CLKID_DVIN] = &meson8b_dvin.hw,
2990 [CLKID_UART2] = &meson8b_uart2.hw,
2991 [CLKID_SANA] = &meson8b_sana.hw,
2992 [CLKID_VPU_INTR] = &meson8b_vpu_intr.hw,
2993 [CLKID_SEC_AHB_AHB3_BRIDGE] = &meson8b_sec_ahb_ahb3_bridge.hw,
2994 [CLKID_CLK81_A9] = &meson8b_clk81_a9.hw,
2995 [CLKID_VCLK2_VENCI0] = &meson8b_vclk2_venci0.hw,
2996 [CLKID_VCLK2_VENCI1] = &meson8b_vclk2_venci1.hw,
2997 [CLKID_VCLK2_VENCP0] = &meson8b_vclk2_vencp0.hw,
2998 [CLKID_VCLK2_VENCP1] = &meson8b_vclk2_vencp1.hw,
2999 [CLKID_GCLK_VENCI_INT] = &meson8b_gclk_venci_int.hw,
3000 [CLKID_GCLK_VENCP_INT] = &meson8b_gclk_vencp_int.hw,
3001 [CLKID_DAC_CLK] = &meson8b_dac_clk.hw,
3002 [CLKID_AOCLK_GATE] = &meson8b_aoclk_gate.hw,
3003 [CLKID_IEC958_GATE] = &meson8b_iec958_gate.hw,
3004 [CLKID_ENC480P] = &meson8b_enc480p.hw,
3005 [CLKID_RNG1] = &meson8b_rng1.hw,
3006 [CLKID_GCLK_VENCL_INT] = &meson8b_gclk_vencl_int.hw,
3007 [CLKID_VCLK2_VENCLMCC] = &meson8b_vclk2_venclmcc.hw,
3008 [CLKID_VCLK2_VENCL] = &meson8b_vclk2_vencl.hw,
3009 [CLKID_VCLK2_OTHER] = &meson8b_vclk2_other.hw,
3010 [CLKID_EDP] = &meson8b_edp.hw,
3011 [CLKID_AO_MEDIA_CPU] = &meson8b_ao_media_cpu.hw,
3012 [CLKID_AO_AHB_SRAM] = &meson8b_ao_ahb_sram.hw,
3013 [CLKID_AO_AHB_BUS] = &meson8b_ao_ahb_bus.hw,
3014 [CLKID_AO_IFACE] = &meson8b_ao_iface.hw,
3015 [CLKID_MPLL0] = &meson8b_mpll0.hw,
3016 [CLKID_MPLL1] = &meson8b_mpll1.hw,
3017 [CLKID_MPLL2] = &meson8b_mpll2.hw,
3018 [CLKID_MPLL0_DIV] = &meson8b_mpll0_div.hw,
3019 [CLKID_MPLL1_DIV] = &meson8b_mpll1_div.hw,
3020 [CLKID_MPLL2_DIV] = &meson8b_mpll2_div.hw,
3021 [CLKID_CPU_IN_SEL] = &meson8b_cpu_in_sel.hw,
3022 [CLKID_CPU_IN_DIV2] = &meson8b_cpu_in_div2.hw,
3023 [CLKID_CPU_IN_DIV3] = &meson8b_cpu_in_div3.hw,
3024 [CLKID_CPU_SCALE_DIV] = &meson8b_cpu_scale_div.hw,
3025 [CLKID_CPU_SCALE_OUT_SEL] = &meson8b_cpu_scale_out_sel.hw,
3026 [CLKID_MPLL_PREDIV] = &meson8b_mpll_prediv.hw,
3027 [CLKID_FCLK_DIV2_DIV] = &meson8b_fclk_div2_div.hw,
3028 [CLKID_FCLK_DIV3_DIV] = &meson8b_fclk_div3_div.hw,
3029 [CLKID_FCLK_DIV4_DIV] = &meson8b_fclk_div4_div.hw,
3030 [CLKID_FCLK_DIV5_DIV] = &meson8b_fclk_div5_div.hw,
3031 [CLKID_FCLK_DIV7_DIV] = &meson8b_fclk_div7_div.hw,
3032 [CLKID_NAND_SEL] = &meson8b_nand_clk_sel.hw,
3033 [CLKID_NAND_DIV] = &meson8b_nand_clk_div.hw,
3034 [CLKID_NAND_CLK] = &meson8b_nand_clk_gate.hw,
3035 [CLKID_PLL_FIXED_DCO] = &meson8b_fixed_pll_dco.hw,
3036 [CLKID_HDMI_PLL_DCO] = &meson8b_hdmi_pll_dco.hw,
3037 [CLKID_PLL_SYS_DCO] = &meson8b_sys_pll_dco.hw,
3038 [CLKID_CPU_CLK_DIV2] = &meson8b_cpu_clk_div2.hw,
3039 [CLKID_CPU_CLK_DIV3] = &meson8b_cpu_clk_div3.hw,
3040 [CLKID_CPU_CLK_DIV4] = &meson8b_cpu_clk_div4.hw,
3041 [CLKID_CPU_CLK_DIV5] = &meson8b_cpu_clk_div5.hw,
3042 [CLKID_CPU_CLK_DIV6] = &meson8b_cpu_clk_div6.hw,
3043 [CLKID_CPU_CLK_DIV7] = &meson8b_cpu_clk_div7.hw,
3044 [CLKID_CPU_CLK_DIV8] = &meson8b_cpu_clk_div8.hw,
3045 [CLKID_APB_SEL] = &meson8b_apb_clk_sel.hw,
3046 [CLKID_APB] = &meson8b_apb_clk_gate.hw,
3047 [CLKID_PERIPH_SEL] = &meson8b_periph_clk_sel.hw,
3048 [CLKID_PERIPH] = &meson8b_periph_clk_gate.hw,
3049 [CLKID_AXI_SEL] = &meson8b_axi_clk_sel.hw,
3050 [CLKID_AXI] = &meson8b_axi_clk_gate.hw,
3051 [CLKID_L2_DRAM_SEL] = &meson8b_l2_dram_clk_sel.hw,
3052 [CLKID_L2_DRAM] = &meson8b_l2_dram_clk_gate.hw,
3053 [CLKID_HDMI_PLL_LVDS_OUT] = &meson8b_hdmi_pll_lvds_out.hw,
3054 [CLKID_HDMI_PLL_HDMI_OUT] = &meson8b_hdmi_pll_hdmi_out.hw,
3055 [CLKID_VID_PLL_IN_SEL] = &meson8b_vid_pll_in_sel.hw,
3056 [CLKID_VID_PLL_IN_EN] = &meson8b_vid_pll_in_en.hw,
3057 [CLKID_VID_PLL_PRE_DIV] = &meson8b_vid_pll_pre_div.hw,
3058 [CLKID_VID_PLL_POST_DIV] = &meson8b_vid_pll_post_div.hw,
3059 [CLKID_VID_PLL_FINAL_DIV] = &meson8b_vid_pll_final_div.hw,
3060 [CLKID_VCLK_IN_SEL] = &meson8b_vclk_in_sel.hw,
3061 [CLKID_VCLK_IN_EN] = &meson8b_vclk_in_en.hw,
3062 [CLKID_VCLK_EN] = &meson8b_vclk_en.hw,
3063 [CLKID_VCLK_DIV1] = &meson8b_vclk_div1_gate.hw,
3064 [CLKID_VCLK_DIV2_DIV] = &meson8b_vclk_div2_div.hw,
3065 [CLKID_VCLK_DIV2] = &meson8b_vclk_div2_div_gate.hw,
3066 [CLKID_VCLK_DIV4_DIV] = &meson8b_vclk_div4_div.hw,
3067 [CLKID_VCLK_DIV4] = &meson8b_vclk_div4_div_gate.hw,
3068 [CLKID_VCLK_DIV6_DIV] = &meson8b_vclk_div6_div.hw,
3069 [CLKID_VCLK_DIV6] = &meson8b_vclk_div6_div_gate.hw,
3070 [CLKID_VCLK_DIV12_DIV] = &meson8b_vclk_div12_div.hw,
3071 [CLKID_VCLK_DIV12] = &meson8b_vclk_div12_div_gate.hw,
3072 [CLKID_VCLK2_IN_SEL] = &meson8b_vclk2_in_sel.hw,
3073 [CLKID_VCLK2_IN_EN] = &meson8b_vclk2_clk_in_en.hw,
3074 [CLKID_VCLK2_EN] = &meson8b_vclk2_clk_en.hw,
3075 [CLKID_VCLK2_DIV1] = &meson8b_vclk2_div1_gate.hw,
3076 [CLKID_VCLK2_DIV2_DIV] = &meson8b_vclk2_div2_div.hw,
3077 [CLKID_VCLK2_DIV2] = &meson8b_vclk2_div2_div_gate.hw,
3078 [CLKID_VCLK2_DIV4_DIV] = &meson8b_vclk2_div4_div.hw,
3079 [CLKID_VCLK2_DIV4] = &meson8b_vclk2_div4_div_gate.hw,
3080 [CLKID_VCLK2_DIV6_DIV] = &meson8b_vclk2_div6_div.hw,
3081 [CLKID_VCLK2_DIV6] = &meson8b_vclk2_div6_div_gate.hw,
3082 [CLKID_VCLK2_DIV12_DIV] = &meson8b_vclk2_div12_div.hw,
3083 [CLKID_VCLK2_DIV12] = &meson8b_vclk2_div12_div_gate.hw,
3084 [CLKID_CTS_ENCT_SEL] = &meson8b_cts_enct_sel.hw,
3085 [CLKID_CTS_ENCT] = &meson8b_cts_enct.hw,
3086 [CLKID_CTS_ENCP_SEL] = &meson8b_cts_encp_sel.hw,
3087 [CLKID_CTS_ENCP] = &meson8b_cts_encp.hw,
3088 [CLKID_CTS_ENCI_SEL] = &meson8b_cts_enci_sel.hw,
3089 [CLKID_CTS_ENCI] = &meson8b_cts_enci.hw,
3090 [CLKID_HDMI_TX_PIXEL_SEL] = &meson8b_hdmi_tx_pixel_sel.hw,
3091 [CLKID_HDMI_TX_PIXEL] = &meson8b_hdmi_tx_pixel.hw,
3092 [CLKID_CTS_ENCL_SEL] = &meson8b_cts_encl_sel.hw,
3093 [CLKID_CTS_ENCL] = &meson8b_cts_encl.hw,
3094 [CLKID_CTS_VDAC0_SEL] = &meson8b_cts_vdac0_sel.hw,
3095 [CLKID_CTS_VDAC0] = &meson8b_cts_vdac0.hw,
3096 [CLKID_HDMI_SYS_SEL] = &meson8b_hdmi_sys_sel.hw,
3097 [CLKID_HDMI_SYS_DIV] = &meson8b_hdmi_sys_div.hw,
3098 [CLKID_HDMI_SYS] = &meson8b_hdmi_sys.hw,
3099 [CLKID_MALI_0_SEL] = &meson8b_mali_0_sel.hw,
3100 [CLKID_MALI_0_DIV] = &meson8b_mali_0_div.hw,
3101 [CLKID_MALI_0] = &meson8b_mali_0.hw,
3102 [CLKID_MALI_1_SEL] = &meson8b_mali_1_sel.hw,
3103 [CLKID_MALI_1_DIV] = &meson8b_mali_1_div.hw,
3104 [CLKID_MALI_1] = &meson8b_mali_1.hw,
3105 [CLKID_MALI] = &meson8b_mali.hw,
3106 [CLKID_VPU_0_SEL] = &meson8b_vpu_0_sel.hw,
3107 [CLKID_VPU_0_DIV] = &meson8b_vpu_0_div.hw,
3108 [CLKID_VPU_0] = &meson8b_vpu_0.hw,
3109 [CLKID_VPU_1_SEL] = &meson8b_vpu_1_sel.hw,
3110 [CLKID_VPU_1_DIV] = &meson8b_vpu_1_div.hw,
3111 [CLKID_VPU_1] = &meson8b_vpu_1.hw,
3112 [CLKID_VPU] = &meson8b_vpu.hw,
3113 [CLKID_VDEC_1_SEL] = &meson8b_vdec_1_sel.hw,
3114 [CLKID_VDEC_1_1_DIV] = &meson8b_vdec_1_1_div.hw,
3115 [CLKID_VDEC_1_1] = &meson8b_vdec_1_1.hw,
3116 [CLKID_VDEC_1_2_DIV] = &meson8b_vdec_1_2_div.hw,
3117 [CLKID_VDEC_1_2] = &meson8b_vdec_1_2.hw,
3118 [CLKID_VDEC_1] = &meson8b_vdec_1.hw,
3119 [CLKID_VDEC_HCODEC_SEL] = &meson8b_vdec_hcodec_sel.hw,
3120 [CLKID_VDEC_HCODEC_DIV] = &meson8b_vdec_hcodec_div.hw,
3121 [CLKID_VDEC_HCODEC] = &meson8b_vdec_hcodec.hw,
3122 [CLKID_VDEC_2_SEL] = &meson8b_vdec_2_sel.hw,
3123 [CLKID_VDEC_2_DIV] = &meson8b_vdec_2_div.hw,
3124 [CLKID_VDEC_2] = &meson8b_vdec_2.hw,
3125 [CLKID_VDEC_HEVC_SEL] = &meson8b_vdec_hevc_sel.hw,
3126 [CLKID_VDEC_HEVC_DIV] = &meson8b_vdec_hevc_div.hw,
3127 [CLKID_VDEC_HEVC_EN] = &meson8b_vdec_hevc_en.hw,
3128 [CLKID_VDEC_HEVC] = &meson8b_vdec_hevc.hw,
3129 [CLKID_CTS_AMCLK_SEL] = &meson8b_cts_amclk_sel.hw,
3130 [CLKID_CTS_AMCLK_DIV] = &meson8b_cts_amclk_div.hw,
3131 [CLKID_CTS_AMCLK] = &meson8b_cts_amclk.hw,
3132 [CLKID_CTS_MCLK_I958_SEL] = &meson8b_cts_mclk_i958_sel.hw,
3133 [CLKID_CTS_MCLK_I958_DIV] = &meson8b_cts_mclk_i958_div.hw,
3134 [CLKID_CTS_MCLK_I958] = &meson8b_cts_mclk_i958.hw,
3135 [CLKID_CTS_I958] = &meson8b_cts_i958.hw,
3136 [CLK_NR_CLKS] = NULL,
3138 .num = CLK_NR_CLKS,
3141 static struct clk_hw_onecell_data meson8m2_hw_onecell_data = {
3142 .hws = {
3143 [CLKID_XTAL] = &meson8b_xtal.hw,
3144 [CLKID_PLL_FIXED] = &meson8b_fixed_pll.hw,
3145 [CLKID_PLL_VID] = &meson8b_vid_pll.hw,
3146 [CLKID_PLL_SYS] = &meson8b_sys_pll.hw,
3147 [CLKID_FCLK_DIV2] = &meson8b_fclk_div2.hw,
3148 [CLKID_FCLK_DIV3] = &meson8b_fclk_div3.hw,
3149 [CLKID_FCLK_DIV4] = &meson8b_fclk_div4.hw,
3150 [CLKID_FCLK_DIV5] = &meson8b_fclk_div5.hw,
3151 [CLKID_FCLK_DIV7] = &meson8b_fclk_div7.hw,
3152 [CLKID_CPUCLK] = &meson8b_cpu_clk.hw,
3153 [CLKID_MPEG_SEL] = &meson8b_mpeg_clk_sel.hw,
3154 [CLKID_MPEG_DIV] = &meson8b_mpeg_clk_div.hw,
3155 [CLKID_CLK81] = &meson8b_clk81.hw,
3156 [CLKID_DDR] = &meson8b_ddr.hw,
3157 [CLKID_DOS] = &meson8b_dos.hw,
3158 [CLKID_ISA] = &meson8b_isa.hw,
3159 [CLKID_PL301] = &meson8b_pl301.hw,
3160 [CLKID_PERIPHS] = &meson8b_periphs.hw,
3161 [CLKID_SPICC] = &meson8b_spicc.hw,
3162 [CLKID_I2C] = &meson8b_i2c.hw,
3163 [CLKID_SAR_ADC] = &meson8b_sar_adc.hw,
3164 [CLKID_SMART_CARD] = &meson8b_smart_card.hw,
3165 [CLKID_RNG0] = &meson8b_rng0.hw,
3166 [CLKID_UART0] = &meson8b_uart0.hw,
3167 [CLKID_SDHC] = &meson8b_sdhc.hw,
3168 [CLKID_STREAM] = &meson8b_stream.hw,
3169 [CLKID_ASYNC_FIFO] = &meson8b_async_fifo.hw,
3170 [CLKID_SDIO] = &meson8b_sdio.hw,
3171 [CLKID_ABUF] = &meson8b_abuf.hw,
3172 [CLKID_HIU_IFACE] = &meson8b_hiu_iface.hw,
3173 [CLKID_ASSIST_MISC] = &meson8b_assist_misc.hw,
3174 [CLKID_SPI] = &meson8b_spi.hw,
3175 [CLKID_I2S_SPDIF] = &meson8b_i2s_spdif.hw,
3176 [CLKID_ETH] = &meson8b_eth.hw,
3177 [CLKID_DEMUX] = &meson8b_demux.hw,
3178 [CLKID_AIU_GLUE] = &meson8b_aiu_glue.hw,
3179 [CLKID_IEC958] = &meson8b_iec958.hw,
3180 [CLKID_I2S_OUT] = &meson8b_i2s_out.hw,
3181 [CLKID_AMCLK] = &meson8b_amclk.hw,
3182 [CLKID_AIFIFO2] = &meson8b_aififo2.hw,
3183 [CLKID_MIXER] = &meson8b_mixer.hw,
3184 [CLKID_MIXER_IFACE] = &meson8b_mixer_iface.hw,
3185 [CLKID_ADC] = &meson8b_adc.hw,
3186 [CLKID_BLKMV] = &meson8b_blkmv.hw,
3187 [CLKID_AIU] = &meson8b_aiu.hw,
3188 [CLKID_UART1] = &meson8b_uart1.hw,
3189 [CLKID_G2D] = &meson8b_g2d.hw,
3190 [CLKID_USB0] = &meson8b_usb0.hw,
3191 [CLKID_USB1] = &meson8b_usb1.hw,
3192 [CLKID_RESET] = &meson8b_reset.hw,
3193 [CLKID_NAND] = &meson8b_nand.hw,
3194 [CLKID_DOS_PARSER] = &meson8b_dos_parser.hw,
3195 [CLKID_USB] = &meson8b_usb.hw,
3196 [CLKID_VDIN1] = &meson8b_vdin1.hw,
3197 [CLKID_AHB_ARB0] = &meson8b_ahb_arb0.hw,
3198 [CLKID_EFUSE] = &meson8b_efuse.hw,
3199 [CLKID_BOOT_ROM] = &meson8b_boot_rom.hw,
3200 [CLKID_AHB_DATA_BUS] = &meson8b_ahb_data_bus.hw,
3201 [CLKID_AHB_CTRL_BUS] = &meson8b_ahb_ctrl_bus.hw,
3202 [CLKID_HDMI_INTR_SYNC] = &meson8b_hdmi_intr_sync.hw,
3203 [CLKID_HDMI_PCLK] = &meson8b_hdmi_pclk.hw,
3204 [CLKID_USB1_DDR_BRIDGE] = &meson8b_usb1_ddr_bridge.hw,
3205 [CLKID_USB0_DDR_BRIDGE] = &meson8b_usb0_ddr_bridge.hw,
3206 [CLKID_MMC_PCLK] = &meson8b_mmc_pclk.hw,
3207 [CLKID_DVIN] = &meson8b_dvin.hw,
3208 [CLKID_UART2] = &meson8b_uart2.hw,
3209 [CLKID_SANA] = &meson8b_sana.hw,
3210 [CLKID_VPU_INTR] = &meson8b_vpu_intr.hw,
3211 [CLKID_SEC_AHB_AHB3_BRIDGE] = &meson8b_sec_ahb_ahb3_bridge.hw,
3212 [CLKID_CLK81_A9] = &meson8b_clk81_a9.hw,
3213 [CLKID_VCLK2_VENCI0] = &meson8b_vclk2_venci0.hw,
3214 [CLKID_VCLK2_VENCI1] = &meson8b_vclk2_venci1.hw,
3215 [CLKID_VCLK2_VENCP0] = &meson8b_vclk2_vencp0.hw,
3216 [CLKID_VCLK2_VENCP1] = &meson8b_vclk2_vencp1.hw,
3217 [CLKID_GCLK_VENCI_INT] = &meson8b_gclk_venci_int.hw,
3218 [CLKID_GCLK_VENCP_INT] = &meson8b_gclk_vencp_int.hw,
3219 [CLKID_DAC_CLK] = &meson8b_dac_clk.hw,
3220 [CLKID_AOCLK_GATE] = &meson8b_aoclk_gate.hw,
3221 [CLKID_IEC958_GATE] = &meson8b_iec958_gate.hw,
3222 [CLKID_ENC480P] = &meson8b_enc480p.hw,
3223 [CLKID_RNG1] = &meson8b_rng1.hw,
3224 [CLKID_GCLK_VENCL_INT] = &meson8b_gclk_vencl_int.hw,
3225 [CLKID_VCLK2_VENCLMCC] = &meson8b_vclk2_venclmcc.hw,
3226 [CLKID_VCLK2_VENCL] = &meson8b_vclk2_vencl.hw,
3227 [CLKID_VCLK2_OTHER] = &meson8b_vclk2_other.hw,
3228 [CLKID_EDP] = &meson8b_edp.hw,
3229 [CLKID_AO_MEDIA_CPU] = &meson8b_ao_media_cpu.hw,
3230 [CLKID_AO_AHB_SRAM] = &meson8b_ao_ahb_sram.hw,
3231 [CLKID_AO_AHB_BUS] = &meson8b_ao_ahb_bus.hw,
3232 [CLKID_AO_IFACE] = &meson8b_ao_iface.hw,
3233 [CLKID_MPLL0] = &meson8b_mpll0.hw,
3234 [CLKID_MPLL1] = &meson8b_mpll1.hw,
3235 [CLKID_MPLL2] = &meson8b_mpll2.hw,
3236 [CLKID_MPLL0_DIV] = &meson8b_mpll0_div.hw,
3237 [CLKID_MPLL1_DIV] = &meson8b_mpll1_div.hw,
3238 [CLKID_MPLL2_DIV] = &meson8b_mpll2_div.hw,
3239 [CLKID_CPU_IN_SEL] = &meson8b_cpu_in_sel.hw,
3240 [CLKID_CPU_IN_DIV2] = &meson8b_cpu_in_div2.hw,
3241 [CLKID_CPU_IN_DIV3] = &meson8b_cpu_in_div3.hw,
3242 [CLKID_CPU_SCALE_DIV] = &meson8b_cpu_scale_div.hw,
3243 [CLKID_CPU_SCALE_OUT_SEL] = &meson8b_cpu_scale_out_sel.hw,
3244 [CLKID_MPLL_PREDIV] = &meson8b_mpll_prediv.hw,
3245 [CLKID_FCLK_DIV2_DIV] = &meson8b_fclk_div2_div.hw,
3246 [CLKID_FCLK_DIV3_DIV] = &meson8b_fclk_div3_div.hw,
3247 [CLKID_FCLK_DIV4_DIV] = &meson8b_fclk_div4_div.hw,
3248 [CLKID_FCLK_DIV5_DIV] = &meson8b_fclk_div5_div.hw,
3249 [CLKID_FCLK_DIV7_DIV] = &meson8b_fclk_div7_div.hw,
3250 [CLKID_NAND_SEL] = &meson8b_nand_clk_sel.hw,
3251 [CLKID_NAND_DIV] = &meson8b_nand_clk_div.hw,
3252 [CLKID_NAND_CLK] = &meson8b_nand_clk_gate.hw,
3253 [CLKID_PLL_FIXED_DCO] = &meson8b_fixed_pll_dco.hw,
3254 [CLKID_HDMI_PLL_DCO] = &meson8b_hdmi_pll_dco.hw,
3255 [CLKID_PLL_SYS_DCO] = &meson8b_sys_pll_dco.hw,
3256 [CLKID_CPU_CLK_DIV2] = &meson8b_cpu_clk_div2.hw,
3257 [CLKID_CPU_CLK_DIV3] = &meson8b_cpu_clk_div3.hw,
3258 [CLKID_CPU_CLK_DIV4] = &meson8b_cpu_clk_div4.hw,
3259 [CLKID_CPU_CLK_DIV5] = &meson8b_cpu_clk_div5.hw,
3260 [CLKID_CPU_CLK_DIV6] = &meson8b_cpu_clk_div6.hw,
3261 [CLKID_CPU_CLK_DIV7] = &meson8b_cpu_clk_div7.hw,
3262 [CLKID_CPU_CLK_DIV8] = &meson8b_cpu_clk_div8.hw,
3263 [CLKID_APB_SEL] = &meson8b_apb_clk_sel.hw,
3264 [CLKID_APB] = &meson8b_apb_clk_gate.hw,
3265 [CLKID_PERIPH_SEL] = &meson8b_periph_clk_sel.hw,
3266 [CLKID_PERIPH] = &meson8b_periph_clk_gate.hw,
3267 [CLKID_AXI_SEL] = &meson8b_axi_clk_sel.hw,
3268 [CLKID_AXI] = &meson8b_axi_clk_gate.hw,
3269 [CLKID_L2_DRAM_SEL] = &meson8b_l2_dram_clk_sel.hw,
3270 [CLKID_L2_DRAM] = &meson8b_l2_dram_clk_gate.hw,
3271 [CLKID_HDMI_PLL_LVDS_OUT] = &meson8b_hdmi_pll_lvds_out.hw,
3272 [CLKID_HDMI_PLL_HDMI_OUT] = &meson8b_hdmi_pll_hdmi_out.hw,
3273 [CLKID_VID_PLL_IN_SEL] = &meson8b_vid_pll_in_sel.hw,
3274 [CLKID_VID_PLL_IN_EN] = &meson8b_vid_pll_in_en.hw,
3275 [CLKID_VID_PLL_PRE_DIV] = &meson8b_vid_pll_pre_div.hw,
3276 [CLKID_VID_PLL_POST_DIV] = &meson8b_vid_pll_post_div.hw,
3277 [CLKID_VID_PLL_FINAL_DIV] = &meson8b_vid_pll_final_div.hw,
3278 [CLKID_VCLK_IN_SEL] = &meson8b_vclk_in_sel.hw,
3279 [CLKID_VCLK_IN_EN] = &meson8b_vclk_in_en.hw,
3280 [CLKID_VCLK_EN] = &meson8b_vclk_en.hw,
3281 [CLKID_VCLK_DIV1] = &meson8b_vclk_div1_gate.hw,
3282 [CLKID_VCLK_DIV2_DIV] = &meson8b_vclk_div2_div.hw,
3283 [CLKID_VCLK_DIV2] = &meson8b_vclk_div2_div_gate.hw,
3284 [CLKID_VCLK_DIV4_DIV] = &meson8b_vclk_div4_div.hw,
3285 [CLKID_VCLK_DIV4] = &meson8b_vclk_div4_div_gate.hw,
3286 [CLKID_VCLK_DIV6_DIV] = &meson8b_vclk_div6_div.hw,
3287 [CLKID_VCLK_DIV6] = &meson8b_vclk_div6_div_gate.hw,
3288 [CLKID_VCLK_DIV12_DIV] = &meson8b_vclk_div12_div.hw,
3289 [CLKID_VCLK_DIV12] = &meson8b_vclk_div12_div_gate.hw,
3290 [CLKID_VCLK2_IN_SEL] = &meson8b_vclk2_in_sel.hw,
3291 [CLKID_VCLK2_IN_EN] = &meson8b_vclk2_clk_in_en.hw,
3292 [CLKID_VCLK2_EN] = &meson8b_vclk2_clk_en.hw,
3293 [CLKID_VCLK2_DIV1] = &meson8b_vclk2_div1_gate.hw,
3294 [CLKID_VCLK2_DIV2_DIV] = &meson8b_vclk2_div2_div.hw,
3295 [CLKID_VCLK2_DIV2] = &meson8b_vclk2_div2_div_gate.hw,
3296 [CLKID_VCLK2_DIV4_DIV] = &meson8b_vclk2_div4_div.hw,
3297 [CLKID_VCLK2_DIV4] = &meson8b_vclk2_div4_div_gate.hw,
3298 [CLKID_VCLK2_DIV6_DIV] = &meson8b_vclk2_div6_div.hw,
3299 [CLKID_VCLK2_DIV6] = &meson8b_vclk2_div6_div_gate.hw,
3300 [CLKID_VCLK2_DIV12_DIV] = &meson8b_vclk2_div12_div.hw,
3301 [CLKID_VCLK2_DIV12] = &meson8b_vclk2_div12_div_gate.hw,
3302 [CLKID_CTS_ENCT_SEL] = &meson8b_cts_enct_sel.hw,
3303 [CLKID_CTS_ENCT] = &meson8b_cts_enct.hw,
3304 [CLKID_CTS_ENCP_SEL] = &meson8b_cts_encp_sel.hw,
3305 [CLKID_CTS_ENCP] = &meson8b_cts_encp.hw,
3306 [CLKID_CTS_ENCI_SEL] = &meson8b_cts_enci_sel.hw,
3307 [CLKID_CTS_ENCI] = &meson8b_cts_enci.hw,
3308 [CLKID_HDMI_TX_PIXEL_SEL] = &meson8b_hdmi_tx_pixel_sel.hw,
3309 [CLKID_HDMI_TX_PIXEL] = &meson8b_hdmi_tx_pixel.hw,
3310 [CLKID_CTS_ENCL_SEL] = &meson8b_cts_encl_sel.hw,
3311 [CLKID_CTS_ENCL] = &meson8b_cts_encl.hw,
3312 [CLKID_CTS_VDAC0_SEL] = &meson8b_cts_vdac0_sel.hw,
3313 [CLKID_CTS_VDAC0] = &meson8b_cts_vdac0.hw,
3314 [CLKID_HDMI_SYS_SEL] = &meson8b_hdmi_sys_sel.hw,
3315 [CLKID_HDMI_SYS_DIV] = &meson8b_hdmi_sys_div.hw,
3316 [CLKID_HDMI_SYS] = &meson8b_hdmi_sys.hw,
3317 [CLKID_MALI_0_SEL] = &meson8b_mali_0_sel.hw,
3318 [CLKID_MALI_0_DIV] = &meson8b_mali_0_div.hw,
3319 [CLKID_MALI_0] = &meson8b_mali_0.hw,
3320 [CLKID_MALI_1_SEL] = &meson8b_mali_1_sel.hw,
3321 [CLKID_MALI_1_DIV] = &meson8b_mali_1_div.hw,
3322 [CLKID_MALI_1] = &meson8b_mali_1.hw,
3323 [CLKID_MALI] = &meson8b_mali.hw,
3324 [CLKID_GP_PLL_DCO] = &meson8m2_gp_pll_dco.hw,
3325 [CLKID_GP_PLL] = &meson8m2_gp_pll.hw,
3326 [CLKID_VPU_0_SEL] = &meson8m2_vpu_0_sel.hw,
3327 [CLKID_VPU_0_DIV] = &meson8b_vpu_0_div.hw,
3328 [CLKID_VPU_0] = &meson8b_vpu_0.hw,
3329 [CLKID_VPU_1_SEL] = &meson8m2_vpu_1_sel.hw,
3330 [CLKID_VPU_1_DIV] = &meson8b_vpu_1_div.hw,
3331 [CLKID_VPU_1] = &meson8b_vpu_1.hw,
3332 [CLKID_VPU] = &meson8b_vpu.hw,
3333 [CLKID_VDEC_1_SEL] = &meson8b_vdec_1_sel.hw,
3334 [CLKID_VDEC_1_1_DIV] = &meson8b_vdec_1_1_div.hw,
3335 [CLKID_VDEC_1_1] = &meson8b_vdec_1_1.hw,
3336 [CLKID_VDEC_1_2_DIV] = &meson8b_vdec_1_2_div.hw,
3337 [CLKID_VDEC_1_2] = &meson8b_vdec_1_2.hw,
3338 [CLKID_VDEC_1] = &meson8b_vdec_1.hw,
3339 [CLKID_VDEC_HCODEC_SEL] = &meson8b_vdec_hcodec_sel.hw,
3340 [CLKID_VDEC_HCODEC_DIV] = &meson8b_vdec_hcodec_div.hw,
3341 [CLKID_VDEC_HCODEC] = &meson8b_vdec_hcodec.hw,
3342 [CLKID_VDEC_2_SEL] = &meson8b_vdec_2_sel.hw,
3343 [CLKID_VDEC_2_DIV] = &meson8b_vdec_2_div.hw,
3344 [CLKID_VDEC_2] = &meson8b_vdec_2.hw,
3345 [CLKID_VDEC_HEVC_SEL] = &meson8b_vdec_hevc_sel.hw,
3346 [CLKID_VDEC_HEVC_DIV] = &meson8b_vdec_hevc_div.hw,
3347 [CLKID_VDEC_HEVC_EN] = &meson8b_vdec_hevc_en.hw,
3348 [CLKID_VDEC_HEVC] = &meson8b_vdec_hevc.hw,
3349 [CLKID_CTS_AMCLK_SEL] = &meson8b_cts_amclk_sel.hw,
3350 [CLKID_CTS_AMCLK_DIV] = &meson8b_cts_amclk_div.hw,
3351 [CLKID_CTS_AMCLK] = &meson8b_cts_amclk.hw,
3352 [CLKID_CTS_MCLK_I958_SEL] = &meson8b_cts_mclk_i958_sel.hw,
3353 [CLKID_CTS_MCLK_I958_DIV] = &meson8b_cts_mclk_i958_div.hw,
3354 [CLKID_CTS_MCLK_I958] = &meson8b_cts_mclk_i958.hw,
3355 [CLKID_CTS_I958] = &meson8b_cts_i958.hw,
3356 [CLK_NR_CLKS] = NULL,
3358 .num = CLK_NR_CLKS,
3361 static struct clk_regmap *const meson8b_clk_regmaps[] = {
3362 &meson8b_clk81,
3363 &meson8b_ddr,
3364 &meson8b_dos,
3365 &meson8b_isa,
3366 &meson8b_pl301,
3367 &meson8b_periphs,
3368 &meson8b_spicc,
3369 &meson8b_i2c,
3370 &meson8b_sar_adc,
3371 &meson8b_smart_card,
3372 &meson8b_rng0,
3373 &meson8b_uart0,
3374 &meson8b_sdhc,
3375 &meson8b_stream,
3376 &meson8b_async_fifo,
3377 &meson8b_sdio,
3378 &meson8b_abuf,
3379 &meson8b_hiu_iface,
3380 &meson8b_assist_misc,
3381 &meson8b_spi,
3382 &meson8b_i2s_spdif,
3383 &meson8b_eth,
3384 &meson8b_demux,
3385 &meson8b_aiu_glue,
3386 &meson8b_iec958,
3387 &meson8b_i2s_out,
3388 &meson8b_amclk,
3389 &meson8b_aififo2,
3390 &meson8b_mixer,
3391 &meson8b_mixer_iface,
3392 &meson8b_adc,
3393 &meson8b_blkmv,
3394 &meson8b_aiu,
3395 &meson8b_uart1,
3396 &meson8b_g2d,
3397 &meson8b_usb0,
3398 &meson8b_usb1,
3399 &meson8b_reset,
3400 &meson8b_nand,
3401 &meson8b_dos_parser,
3402 &meson8b_usb,
3403 &meson8b_vdin1,
3404 &meson8b_ahb_arb0,
3405 &meson8b_efuse,
3406 &meson8b_boot_rom,
3407 &meson8b_ahb_data_bus,
3408 &meson8b_ahb_ctrl_bus,
3409 &meson8b_hdmi_intr_sync,
3410 &meson8b_hdmi_pclk,
3411 &meson8b_usb1_ddr_bridge,
3412 &meson8b_usb0_ddr_bridge,
3413 &meson8b_mmc_pclk,
3414 &meson8b_dvin,
3415 &meson8b_uart2,
3416 &meson8b_sana,
3417 &meson8b_vpu_intr,
3418 &meson8b_sec_ahb_ahb3_bridge,
3419 &meson8b_clk81_a9,
3420 &meson8b_vclk2_venci0,
3421 &meson8b_vclk2_venci1,
3422 &meson8b_vclk2_vencp0,
3423 &meson8b_vclk2_vencp1,
3424 &meson8b_gclk_venci_int,
3425 &meson8b_gclk_vencp_int,
3426 &meson8b_dac_clk,
3427 &meson8b_aoclk_gate,
3428 &meson8b_iec958_gate,
3429 &meson8b_enc480p,
3430 &meson8b_rng1,
3431 &meson8b_gclk_vencl_int,
3432 &meson8b_vclk2_venclmcc,
3433 &meson8b_vclk2_vencl,
3434 &meson8b_vclk2_other,
3435 &meson8b_edp,
3436 &meson8b_ao_media_cpu,
3437 &meson8b_ao_ahb_sram,
3438 &meson8b_ao_ahb_bus,
3439 &meson8b_ao_iface,
3440 &meson8b_mpeg_clk_div,
3441 &meson8b_mpeg_clk_sel,
3442 &meson8b_mpll0,
3443 &meson8b_mpll1,
3444 &meson8b_mpll2,
3445 &meson8b_mpll0_div,
3446 &meson8b_mpll1_div,
3447 &meson8b_mpll2_div,
3448 &meson8b_fixed_pll,
3449 &meson8b_sys_pll,
3450 &meson8b_cpu_in_sel,
3451 &meson8b_cpu_scale_div,
3452 &meson8b_cpu_scale_out_sel,
3453 &meson8b_cpu_clk,
3454 &meson8b_mpll_prediv,
3455 &meson8b_fclk_div2,
3456 &meson8b_fclk_div3,
3457 &meson8b_fclk_div4,
3458 &meson8b_fclk_div5,
3459 &meson8b_fclk_div7,
3460 &meson8b_nand_clk_sel,
3461 &meson8b_nand_clk_div,
3462 &meson8b_nand_clk_gate,
3463 &meson8b_fixed_pll_dco,
3464 &meson8b_hdmi_pll_dco,
3465 &meson8b_sys_pll_dco,
3466 &meson8b_apb_clk_sel,
3467 &meson8b_apb_clk_gate,
3468 &meson8b_periph_clk_sel,
3469 &meson8b_periph_clk_gate,
3470 &meson8b_axi_clk_sel,
3471 &meson8b_axi_clk_gate,
3472 &meson8b_l2_dram_clk_sel,
3473 &meson8b_l2_dram_clk_gate,
3474 &meson8b_hdmi_pll_lvds_out,
3475 &meson8b_hdmi_pll_hdmi_out,
3476 &meson8b_vid_pll_in_sel,
3477 &meson8b_vid_pll_in_en,
3478 &meson8b_vid_pll_pre_div,
3479 &meson8b_vid_pll_post_div,
3480 &meson8b_vid_pll,
3481 &meson8b_vid_pll_final_div,
3482 &meson8b_vclk_in_sel,
3483 &meson8b_vclk_in_en,
3484 &meson8b_vclk_en,
3485 &meson8b_vclk_div1_gate,
3486 &meson8b_vclk_div2_div_gate,
3487 &meson8b_vclk_div4_div_gate,
3488 &meson8b_vclk_div6_div_gate,
3489 &meson8b_vclk_div12_div_gate,
3490 &meson8b_vclk2_in_sel,
3491 &meson8b_vclk2_clk_in_en,
3492 &meson8b_vclk2_clk_en,
3493 &meson8b_vclk2_div1_gate,
3494 &meson8b_vclk2_div2_div_gate,
3495 &meson8b_vclk2_div4_div_gate,
3496 &meson8b_vclk2_div6_div_gate,
3497 &meson8b_vclk2_div12_div_gate,
3498 &meson8b_cts_enct_sel,
3499 &meson8b_cts_enct,
3500 &meson8b_cts_encp_sel,
3501 &meson8b_cts_encp,
3502 &meson8b_cts_enci_sel,
3503 &meson8b_cts_enci,
3504 &meson8b_hdmi_tx_pixel_sel,
3505 &meson8b_hdmi_tx_pixel,
3506 &meson8b_cts_encl_sel,
3507 &meson8b_cts_encl,
3508 &meson8b_cts_vdac0_sel,
3509 &meson8b_cts_vdac0,
3510 &meson8b_hdmi_sys_sel,
3511 &meson8b_hdmi_sys_div,
3512 &meson8b_hdmi_sys,
3513 &meson8b_mali_0_sel,
3514 &meson8b_mali_0_div,
3515 &meson8b_mali_0,
3516 &meson8b_mali_1_sel,
3517 &meson8b_mali_1_div,
3518 &meson8b_mali_1,
3519 &meson8b_mali,
3520 &meson8m2_gp_pll_dco,
3521 &meson8m2_gp_pll,
3522 &meson8b_vpu_0_sel,
3523 &meson8m2_vpu_0_sel,
3524 &meson8b_vpu_0_div,
3525 &meson8b_vpu_0,
3526 &meson8b_vpu_1_sel,
3527 &meson8m2_vpu_1_sel,
3528 &meson8b_vpu_1_div,
3529 &meson8b_vpu_1,
3530 &meson8b_vpu,
3531 &meson8b_vdec_1_sel,
3532 &meson8b_vdec_1_1_div,
3533 &meson8b_vdec_1_1,
3534 &meson8b_vdec_1_2_div,
3535 &meson8b_vdec_1_2,
3536 &meson8b_vdec_1,
3537 &meson8b_vdec_hcodec_sel,
3538 &meson8b_vdec_hcodec_div,
3539 &meson8b_vdec_hcodec,
3540 &meson8b_vdec_2_sel,
3541 &meson8b_vdec_2_div,
3542 &meson8b_vdec_2,
3543 &meson8b_vdec_hevc_sel,
3544 &meson8b_vdec_hevc_div,
3545 &meson8b_vdec_hevc_en,
3546 &meson8b_vdec_hevc,
3547 &meson8b_cts_amclk,
3548 &meson8b_cts_amclk_sel,
3549 &meson8b_cts_amclk_div,
3550 &meson8b_cts_mclk_i958_sel,
3551 &meson8b_cts_mclk_i958_div,
3552 &meson8b_cts_mclk_i958,
3553 &meson8b_cts_i958,
3556 static const struct meson8b_clk_reset_line {
3557 u32 reg;
3558 u8 bit_idx;
3559 bool active_low;
3560 } meson8b_clk_reset_bits[] = {
3561 [CLKC_RESET_L2_CACHE_SOFT_RESET] = {
3562 .reg = HHI_SYS_CPU_CLK_CNTL0,
3563 .bit_idx = 30,
3564 .active_low = false,
3566 [CLKC_RESET_AXI_64_TO_128_BRIDGE_A5_SOFT_RESET] = {
3567 .reg = HHI_SYS_CPU_CLK_CNTL0,
3568 .bit_idx = 29,
3569 .active_low = false,
3571 [CLKC_RESET_SCU_SOFT_RESET] = {
3572 .reg = HHI_SYS_CPU_CLK_CNTL0,
3573 .bit_idx = 28,
3574 .active_low = false,
3576 [CLKC_RESET_CPU3_SOFT_RESET] = {
3577 .reg = HHI_SYS_CPU_CLK_CNTL0,
3578 .bit_idx = 27,
3579 .active_low = false,
3581 [CLKC_RESET_CPU2_SOFT_RESET] = {
3582 .reg = HHI_SYS_CPU_CLK_CNTL0,
3583 .bit_idx = 26,
3584 .active_low = false,
3586 [CLKC_RESET_CPU1_SOFT_RESET] = {
3587 .reg = HHI_SYS_CPU_CLK_CNTL0,
3588 .bit_idx = 25,
3589 .active_low = false,
3591 [CLKC_RESET_CPU0_SOFT_RESET] = {
3592 .reg = HHI_SYS_CPU_CLK_CNTL0,
3593 .bit_idx = 24,
3594 .active_low = false,
3596 [CLKC_RESET_A5_GLOBAL_RESET] = {
3597 .reg = HHI_SYS_CPU_CLK_CNTL0,
3598 .bit_idx = 18,
3599 .active_low = false,
3601 [CLKC_RESET_A5_AXI_SOFT_RESET] = {
3602 .reg = HHI_SYS_CPU_CLK_CNTL0,
3603 .bit_idx = 17,
3604 .active_low = false,
3606 [CLKC_RESET_A5_ABP_SOFT_RESET] = {
3607 .reg = HHI_SYS_CPU_CLK_CNTL0,
3608 .bit_idx = 16,
3609 .active_low = false,
3611 [CLKC_RESET_AXI_64_TO_128_BRIDGE_MMC_SOFT_RESET] = {
3612 .reg = HHI_SYS_CPU_CLK_CNTL1,
3613 .bit_idx = 30,
3614 .active_low = false,
3616 [CLKC_RESET_VID_CLK_CNTL_SOFT_RESET] = {
3617 .reg = HHI_VID_CLK_CNTL,
3618 .bit_idx = 15,
3619 .active_low = false,
3621 [CLKC_RESET_VID_DIVIDER_CNTL_SOFT_RESET_POST] = {
3622 .reg = HHI_VID_DIVIDER_CNTL,
3623 .bit_idx = 7,
3624 .active_low = false,
3626 [CLKC_RESET_VID_DIVIDER_CNTL_SOFT_RESET_PRE] = {
3627 .reg = HHI_VID_DIVIDER_CNTL,
3628 .bit_idx = 3,
3629 .active_low = false,
3631 [CLKC_RESET_VID_DIVIDER_CNTL_RESET_N_POST] = {
3632 .reg = HHI_VID_DIVIDER_CNTL,
3633 .bit_idx = 1,
3634 .active_low = true,
3636 [CLKC_RESET_VID_DIVIDER_CNTL_RESET_N_PRE] = {
3637 .reg = HHI_VID_DIVIDER_CNTL,
3638 .bit_idx = 0,
3639 .active_low = true,
3643 static int meson8b_clk_reset_update(struct reset_controller_dev *rcdev,
3644 unsigned long id, bool assert)
3646 struct meson8b_clk_reset *meson8b_clk_reset =
3647 container_of(rcdev, struct meson8b_clk_reset, reset);
3648 const struct meson8b_clk_reset_line *reset;
3649 unsigned int value = 0;
3650 unsigned long flags;
3652 if (id >= ARRAY_SIZE(meson8b_clk_reset_bits))
3653 return -EINVAL;
3655 reset = &meson8b_clk_reset_bits[id];
3657 if (assert != reset->active_low)
3658 value = BIT(reset->bit_idx);
3660 spin_lock_irqsave(&meson_clk_lock, flags);
3662 regmap_update_bits(meson8b_clk_reset->regmap, reset->reg,
3663 BIT(reset->bit_idx), value);
3665 spin_unlock_irqrestore(&meson_clk_lock, flags);
3667 return 0;
3670 static int meson8b_clk_reset_assert(struct reset_controller_dev *rcdev,
3671 unsigned long id)
3673 return meson8b_clk_reset_update(rcdev, id, true);
3676 static int meson8b_clk_reset_deassert(struct reset_controller_dev *rcdev,
3677 unsigned long id)
3679 return meson8b_clk_reset_update(rcdev, id, false);
3682 static const struct reset_control_ops meson8b_clk_reset_ops = {
3683 .assert = meson8b_clk_reset_assert,
3684 .deassert = meson8b_clk_reset_deassert,
3687 struct meson8b_nb_data {
3688 struct notifier_block nb;
3689 struct clk_hw *cpu_clk;
3692 static int meson8b_cpu_clk_notifier_cb(struct notifier_block *nb,
3693 unsigned long event, void *data)
3695 struct meson8b_nb_data *nb_data =
3696 container_of(nb, struct meson8b_nb_data, nb);
3697 struct clk_hw *parent_clk;
3698 int ret;
3700 switch (event) {
3701 case PRE_RATE_CHANGE:
3702 /* xtal */
3703 parent_clk = clk_hw_get_parent_by_index(nb_data->cpu_clk, 0);
3704 break;
3706 case POST_RATE_CHANGE:
3707 /* cpu_scale_out_sel */
3708 parent_clk = clk_hw_get_parent_by_index(nb_data->cpu_clk, 1);
3709 break;
3711 default:
3712 return NOTIFY_DONE;
3715 ret = clk_hw_set_parent(nb_data->cpu_clk, parent_clk);
3716 if (ret)
3717 return notifier_from_errno(ret);
3719 udelay(100);
3721 return NOTIFY_OK;
3724 static struct meson8b_nb_data meson8b_cpu_nb_data = {
3725 .nb.notifier_call = meson8b_cpu_clk_notifier_cb,
3728 static const struct regmap_config clkc_regmap_config = {
3729 .reg_bits = 32,
3730 .val_bits = 32,
3731 .reg_stride = 4,
3734 static void __init meson8b_clkc_init_common(struct device_node *np,
3735 struct clk_hw_onecell_data *clk_hw_onecell_data)
3737 struct meson8b_clk_reset *rstc;
3738 const char *notifier_clk_name;
3739 struct clk *notifier_clk;
3740 void __iomem *clk_base;
3741 struct regmap *map;
3742 int i, ret;
3744 map = syscon_node_to_regmap(of_get_parent(np));
3745 if (IS_ERR(map)) {
3746 pr_info("failed to get HHI regmap - Trying obsolete regs\n");
3748 /* Generic clocks, PLLs and some of the reset-bits */
3749 clk_base = of_iomap(np, 1);
3750 if (!clk_base) {
3751 pr_err("%s: Unable to map clk base\n", __func__);
3752 return;
3755 map = regmap_init_mmio(NULL, clk_base, &clkc_regmap_config);
3756 if (IS_ERR(map))
3757 return;
3760 rstc = kzalloc(sizeof(*rstc), GFP_KERNEL);
3761 if (!rstc)
3762 return;
3764 /* Reset Controller */
3765 rstc->regmap = map;
3766 rstc->reset.ops = &meson8b_clk_reset_ops;
3767 rstc->reset.nr_resets = ARRAY_SIZE(meson8b_clk_reset_bits);
3768 rstc->reset.of_node = np;
3769 ret = reset_controller_register(&rstc->reset);
3770 if (ret) {
3771 pr_err("%s: Failed to register clkc reset controller: %d\n",
3772 __func__, ret);
3773 return;
3776 /* Populate regmap for the regmap backed clocks */
3777 for (i = 0; i < ARRAY_SIZE(meson8b_clk_regmaps); i++)
3778 meson8b_clk_regmaps[i]->map = map;
3781 * always skip CLKID_UNUSED and also skip XTAL if the .dtb provides the
3782 * XTAL clock as input.
3784 if (!IS_ERR(of_clk_get_by_name(np, "xtal")))
3785 i = CLKID_PLL_FIXED;
3786 else
3787 i = CLKID_XTAL;
3789 /* register all clks */
3790 for (; i < CLK_NR_CLKS; i++) {
3791 /* array might be sparse */
3792 if (!clk_hw_onecell_data->hws[i])
3793 continue;
3795 ret = of_clk_hw_register(np, clk_hw_onecell_data->hws[i]);
3796 if (ret)
3797 return;
3800 meson8b_cpu_nb_data.cpu_clk = clk_hw_onecell_data->hws[CLKID_CPUCLK];
3803 * FIXME we shouldn't program the muxes in notifier handlers. The
3804 * tricky programming sequence will be handled by the forthcoming
3805 * coordinated clock rates mechanism once that feature is released.
3807 notifier_clk_name = clk_hw_get_name(&meson8b_cpu_scale_out_sel.hw);
3808 notifier_clk = __clk_lookup(notifier_clk_name);
3809 ret = clk_notifier_register(notifier_clk, &meson8b_cpu_nb_data.nb);
3810 if (ret) {
3811 pr_err("%s: failed to register the CPU clock notifier\n",
3812 __func__);
3813 return;
3816 ret = of_clk_add_hw_provider(np, of_clk_hw_onecell_get,
3817 clk_hw_onecell_data);
3818 if (ret)
3819 pr_err("%s: failed to register clock provider\n", __func__);
3822 static void __init meson8_clkc_init(struct device_node *np)
3824 return meson8b_clkc_init_common(np, &meson8_hw_onecell_data);
3827 static void __init meson8b_clkc_init(struct device_node *np)
3829 return meson8b_clkc_init_common(np, &meson8b_hw_onecell_data);
3832 static void __init meson8m2_clkc_init(struct device_node *np)
3834 return meson8b_clkc_init_common(np, &meson8m2_hw_onecell_data);
3837 CLK_OF_DECLARE_DRIVER(meson8_clkc, "amlogic,meson8-clkc",
3838 meson8_clkc_init);
3839 CLK_OF_DECLARE_DRIVER(meson8b_clkc, "amlogic,meson8b-clkc",
3840 meson8b_clkc_init);
3841 CLK_OF_DECLARE_DRIVER(meson8m2_clkc, "amlogic,meson8m2-clkc",
3842 meson8m2_clkc_init);