1 /* SPDX-License-Identifier: GPL-2.0 */
2 #ifndef __MACH_MMP_CLK_H
3 #define __MACH_MMP_CLK_H
5 #include <linux/clk-provider.h>
6 #include <linux/pm_domain.h>
7 #include <linux/clkdev.h>
9 #define APBC_NO_BUS_CTRL BIT(0)
10 #define APBC_POWER_CTRL BIT(1)
13 /* Clock type "factor" */
14 struct mmp_clk_factor_masks
{
16 unsigned int num_mask
;
17 unsigned int den_mask
;
18 unsigned int num_shift
;
19 unsigned int den_shift
;
20 unsigned int enable_mask
;
23 struct mmp_clk_factor_tbl
{
28 struct mmp_clk_factor
{
31 struct mmp_clk_factor_masks
*masks
;
32 struct mmp_clk_factor_tbl
*ftbl
;
33 unsigned int ftbl_cnt
;
37 extern struct clk
*mmp_clk_register_factor(const char *name
,
38 const char *parent_name
, unsigned long flags
,
39 void __iomem
*base
, struct mmp_clk_factor_masks
*masks
,
40 struct mmp_clk_factor_tbl
*ftbl
, unsigned int ftbl_cnt
,
43 /* Clock type "mix" */
44 #define MMP_CLK_BITS_MASK(width, shift) \
45 (((1 << (width)) - 1) << (shift))
46 #define MMP_CLK_BITS_GET_VAL(data, width, shift) \
47 ((data & MMP_CLK_BITS_MASK(width, shift)) >> (shift))
48 #define MMP_CLK_BITS_SET_VAL(val, width, shift) \
49 (((val) << (shift)) & MMP_CLK_BITS_MASK(width, shift))
57 /* The register layout */
58 struct mmp_clk_mix_reg_info
{
59 void __iomem
*reg_clk_ctrl
;
60 void __iomem
*reg_clk_sel
;
68 /* The suggested clock table from user. */
69 struct mmp_clk_mix_clk_table
{
76 struct mmp_clk_mix_config
{
77 struct mmp_clk_mix_reg_info reg_info
;
78 struct mmp_clk_mix_clk_table
*table
;
79 unsigned int table_size
;
81 struct clk_div_table
*div_table
;
88 struct mmp_clk_mix_reg_info reg_info
;
89 struct mmp_clk_mix_clk_table
*table
;
91 struct clk_div_table
*div_table
;
92 unsigned int table_size
;
99 extern const struct clk_ops mmp_clk_mix_ops
;
100 extern struct clk
*mmp_clk_register_mix(struct device
*dev
,
102 const char * const *parent_names
,
105 struct mmp_clk_mix_config
*config
,
109 /* Clock type "gate". MMP private gate */
110 #define MMP_CLK_GATE_NEED_DELAY BIT(0)
112 struct mmp_clk_gate
{
122 extern const struct clk_ops mmp_clk_gate_ops
;
123 extern struct clk
*mmp_clk_register_gate(struct device
*dev
, const char *name
,
124 const char *parent_name
, unsigned long flags
,
125 void __iomem
*reg
, u32 mask
, u32 val_enable
,
126 u32 val_disable
, unsigned int gate_flags
,
129 extern struct clk
*mmp_clk_register_apbc(const char *name
,
130 const char *parent_name
, void __iomem
*base
,
131 unsigned int delay
, unsigned int apbc_flags
, spinlock_t
*lock
);
132 extern struct clk
*mmp_clk_register_apmu(const char *name
,
133 const char *parent_name
, void __iomem
*base
, u32 enable_mask
,
136 struct mmp_clk_unit
{
137 unsigned int nr_clks
;
138 struct clk
**clk_table
;
139 struct clk_onecell_data clk_data
;
142 struct mmp_param_fixed_rate_clk
{
145 const char *parent_name
;
147 unsigned long fixed_rate
;
149 void mmp_register_fixed_rate_clks(struct mmp_clk_unit
*unit
,
150 struct mmp_param_fixed_rate_clk
*clks
,
153 struct mmp_param_fixed_factor_clk
{
156 const char *parent_name
;
161 void mmp_register_fixed_factor_clks(struct mmp_clk_unit
*unit
,
162 struct mmp_param_fixed_factor_clk
*clks
,
165 struct mmp_param_general_gate_clk
{
168 const char *parent_name
;
170 unsigned long offset
;
175 void mmp_register_general_gate_clks(struct mmp_clk_unit
*unit
,
176 struct mmp_param_general_gate_clk
*clks
,
177 void __iomem
*base
, int size
);
179 struct mmp_param_gate_clk
{
182 const char *parent_name
;
184 unsigned long offset
;
188 unsigned int gate_flags
;
191 void mmp_register_gate_clks(struct mmp_clk_unit
*unit
,
192 struct mmp_param_gate_clk
*clks
,
193 void __iomem
*base
, int size
);
195 struct mmp_param_mux_clk
{
198 const char * const *parent_name
;
201 unsigned long offset
;
207 void mmp_register_mux_clks(struct mmp_clk_unit
*unit
,
208 struct mmp_param_mux_clk
*clks
,
209 void __iomem
*base
, int size
);
211 struct mmp_param_div_clk
{
214 const char *parent_name
;
216 unsigned long offset
;
222 void mmp_register_div_clks(struct mmp_clk_unit
*unit
,
223 struct mmp_param_div_clk
*clks
,
224 void __iomem
*base
, int size
);
226 struct mmp_param_pll_clk
{
229 unsigned long default_rate
;
230 unsigned long enable_offset
;
232 unsigned long offset
;
235 unsigned long input_rate
;
236 unsigned long postdiv_offset
;
237 unsigned long postdiv_shift
;
239 void mmp_register_pll_clks(struct mmp_clk_unit
*unit
,
240 struct mmp_param_pll_clk
*clks
,
241 void __iomem
*base
, int size
);
243 #define DEFINE_MIX_REG_INFO(w_d, s_d, w_m, s_m, fc) \
245 .width_div = (w_d), \
246 .shift_div = (s_d), \
247 .width_mux = (w_m), \
248 .shift_mux = (s_m), \
252 void mmp_clk_init(struct device_node
*np
, struct mmp_clk_unit
*unit
,
254 void mmp_clk_add(struct mmp_clk_unit
*unit
, unsigned int id
,
258 #define MMP_PM_DOMAIN_NO_DISABLE BIT(0)
260 struct generic_pm_domain
*mmp_pm_domain_register(const char *name
,
262 u32 power_on
, u32 reset
, u32 clock_enable
,
263 unsigned int flags
, spinlock_t
*lock
);