1 // SPDX-License-Identifier: GPL-2.0-only
3 * timer-ti-32k.c - OMAP2 32k Timer Support
5 * Copyright (C) 2009 Nokia Corporation
7 * Update to use new clocksource/clockevent layers
8 * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
9 * Copyright (C) 2007 MontaVista Software, Inc.
12 * Copyright (C) 2005 Nokia Corporation
13 * Author: Paul Mundt <paul.mundt@nokia.com>
14 * Juha Yrjölä <juha.yrjola@nokia.com>
15 * OMAP Dual-mode timer framework support by Timo Teras
17 * Some parts based off of TI's 24xx code:
19 * Copyright (C) 2004-2009 Texas Instruments, Inc.
21 * Roughly modelled after the OMAP1 MPU timer code.
22 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
24 * Copyright (C) 2015 Texas Instruments Incorporated - https://www.ti.com
27 #include <linux/clk.h>
28 #include <linux/init.h>
29 #include <linux/time.h>
30 #include <linux/sched_clock.h>
31 #include <linux/clocksource.h>
33 #include <linux/of_address.h>
36 * 32KHz clocksource ... always available, on pretty most chips except
37 * OMAP 730 and 1510. Other timers could be used as clocksources, with
38 * higher resolution in free-running counter modes (e.g. 12 MHz xtal),
39 * but systems won't necessarily want to spend resources that way.
42 #define OMAP2_32KSYNCNT_REV_OFF 0x0
43 #define OMAP2_32KSYNCNT_REV_SCHEME (0x3 << 30)
44 #define OMAP2_32KSYNCNT_CR_OFF_LOW 0x10
45 #define OMAP2_32KSYNCNT_CR_OFF_HIGH 0x30
49 void __iomem
*counter
;
50 struct clocksource cs
;
53 static inline struct ti_32k
*to_ti_32k(struct clocksource
*cs
)
55 return container_of(cs
, struct ti_32k
, cs
);
58 static u64 notrace
ti_32k_read_cycles(struct clocksource
*cs
)
60 struct ti_32k
*ti
= to_ti_32k(cs
);
62 return (u64
)readl_relaxed(ti
->counter
);
65 static struct ti_32k ti_32k_timer
= {
67 .name
= "32k_counter",
69 .read
= ti_32k_read_cycles
,
70 .mask
= CLOCKSOURCE_MASK(32),
71 .flags
= CLOCK_SOURCE_IS_CONTINUOUS
,
75 static u64 notrace
omap_32k_read_sched_clock(void)
77 return ti_32k_read_cycles(&ti_32k_timer
.cs
);
80 static void __init
ti_32k_timer_enable_clock(struct device_node
*np
,
86 clock
= of_clk_get_by_name(np
->parent
, name
);
88 /* Only some SoCs have a separate interface clock */
89 if (PTR_ERR(clock
) == -EINVAL
&& !strncmp("ick", name
, 3))
92 pr_warn("%s: could not get clock %s %li\n",
93 __func__
, name
, PTR_ERR(clock
));
97 error
= clk_prepare_enable(clock
);
99 pr_warn("%s: could not enable %s: %i\n",
100 __func__
, name
, error
);
105 static void __init
ti_32k_timer_module_init(struct device_node
*np
,
108 void __iomem
*sysc
= base
+ 4;
110 if (!of_device_is_compatible(np
->parent
, "ti,sysc"))
113 ti_32k_timer_enable_clock(np
, "fck");
114 ti_32k_timer_enable_clock(np
, "ick");
117 * Force idle module as wkup domain is active with MPU.
118 * No need to tag the module disabled for ti-sysc probe.
120 writel_relaxed(0, sysc
);
123 static int __init
ti_32k_timer_init(struct device_node
*np
)
127 ti_32k_timer
.base
= of_iomap(np
, 0);
128 if (!ti_32k_timer
.base
) {
129 pr_err("Can't ioremap 32k timer base\n");
133 if (!of_machine_is_compatible("ti,am43"))
134 ti_32k_timer
.cs
.flags
|= CLOCK_SOURCE_SUSPEND_NONSTOP
;
136 ti_32k_timer
.counter
= ti_32k_timer
.base
;
137 ti_32k_timer_module_init(np
, ti_32k_timer
.base
);
140 * 32k sync Counter IP register offsets vary between the highlander
141 * version and the legacy ones.
143 * The 'SCHEME' bits(30-31) of the revision register is used to identify
146 if (readl_relaxed(ti_32k_timer
.base
+ OMAP2_32KSYNCNT_REV_OFF
) &
147 OMAP2_32KSYNCNT_REV_SCHEME
)
148 ti_32k_timer
.counter
+= OMAP2_32KSYNCNT_CR_OFF_HIGH
;
150 ti_32k_timer
.counter
+= OMAP2_32KSYNCNT_CR_OFF_LOW
;
152 pr_info("OMAP clocksource: 32k_counter at 32768 Hz\n");
154 ret
= clocksource_register_hz(&ti_32k_timer
.cs
, 32768);
156 pr_err("32k_counter: can't register clocksource\n");
160 sched_clock_register(omap_32k_read_sched_clock
, 32, 32768);
164 TIMER_OF_DECLARE(ti_32k_timer
, "ti,omap-counter32k",