1 // SPDX-License-Identifier: GPL-2.0-only
5 * Copyright (C) 2013 Texas Instruments Incorporated - https://www.ti.com
6 * Author: Sourav Poddar <sourav.poddar@ti.com>
9 #include <linux/kernel.h>
10 #include <linux/init.h>
11 #include <linux/interrupt.h>
12 #include <linux/module.h>
13 #include <linux/device.h>
14 #include <linux/delay.h>
15 #include <linux/dma-mapping.h>
16 #include <linux/dmaengine.h>
17 #include <linux/omap-dma.h>
18 #include <linux/platform_device.h>
19 #include <linux/err.h>
20 #include <linux/clk.h>
22 #include <linux/slab.h>
23 #include <linux/pm_runtime.h>
25 #include <linux/of_device.h>
26 #include <linux/pinctrl/consumer.h>
27 #include <linux/mfd/syscon.h>
28 #include <linux/regmap.h>
29 #include <linux/sizes.h>
31 #include <linux/spi/spi.h>
32 #include <linux/spi/spi-mem.h>
39 struct completion transfer_complete
;
41 /* list synchronization */
42 struct mutex list_lock
;
44 struct spi_master
*master
;
46 void __iomem
*mmap_base
;
48 struct regmap
*ctrl_base
;
49 unsigned int ctrl_reg
;
53 struct ti_qspi_regs ctx_reg
;
55 dma_addr_t mmap_phys_base
;
56 dma_addr_t rx_bb_dma_addr
;
58 struct dma_chan
*rx_chan
;
60 u32 spi_max_frequency
;
68 #define QSPI_PID (0x0)
69 #define QSPI_SYSCONFIG (0x10)
70 #define QSPI_SPI_CLOCK_CNTRL_REG (0x40)
71 #define QSPI_SPI_DC_REG (0x44)
72 #define QSPI_SPI_CMD_REG (0x48)
73 #define QSPI_SPI_STATUS_REG (0x4c)
74 #define QSPI_SPI_DATA_REG (0x50)
75 #define QSPI_SPI_SETUP_REG(n) ((0x54 + 4 * n))
76 #define QSPI_SPI_SWITCH_REG (0x64)
77 #define QSPI_SPI_DATA_REG_1 (0x68)
78 #define QSPI_SPI_DATA_REG_2 (0x6c)
79 #define QSPI_SPI_DATA_REG_3 (0x70)
81 #define QSPI_COMPLETION_TIMEOUT msecs_to_jiffies(2000)
84 #define QSPI_CLK_EN (1 << 31)
85 #define QSPI_CLK_DIV_MAX 0xffff
88 #define QSPI_EN_CS(n) (n << 28)
89 #define QSPI_WLEN(n) ((n - 1) << 19)
90 #define QSPI_3_PIN (1 << 18)
91 #define QSPI_RD_SNGL (1 << 16)
92 #define QSPI_WR_SNGL (2 << 16)
93 #define QSPI_RD_DUAL (3 << 16)
94 #define QSPI_RD_QUAD (7 << 16)
95 #define QSPI_INVAL (4 << 16)
96 #define QSPI_FLEN(n) ((n - 1) << 0)
97 #define QSPI_WLEN_MAX_BITS 128
98 #define QSPI_WLEN_MAX_BYTES 16
99 #define QSPI_WLEN_MASK QSPI_WLEN(QSPI_WLEN_MAX_BITS)
101 /* STATUS REGISTER */
106 #define QSPI_DD(m, n) (m << (3 + n * 8))
107 #define QSPI_CKPHA(n) (1 << (2 + n * 8))
108 #define QSPI_CSPOL(n) (1 << (1 + n * 8))
109 #define QSPI_CKPOL(n) (1 << (n * 8))
111 #define QSPI_FRAME 4096
113 #define QSPI_AUTOSUSPEND_TIMEOUT 2000
115 #define MEM_CS_EN(n) ((n + 1) << 8)
116 #define MEM_CS_MASK (7 << 8)
118 #define MM_SWITCH 0x1
120 #define QSPI_SETUP_RD_NORMAL (0x0 << 12)
121 #define QSPI_SETUP_RD_DUAL (0x1 << 12)
122 #define QSPI_SETUP_RD_QUAD (0x3 << 12)
123 #define QSPI_SETUP_ADDR_SHIFT 8
124 #define QSPI_SETUP_DUMMY_SHIFT 10
126 #define QSPI_DMA_BUFFER_SIZE SZ_64K
128 static inline unsigned long ti_qspi_read(struct ti_qspi
*qspi
,
131 return readl(qspi
->base
+ reg
);
134 static inline void ti_qspi_write(struct ti_qspi
*qspi
,
135 unsigned long val
, unsigned long reg
)
137 writel(val
, qspi
->base
+ reg
);
140 static int ti_qspi_setup(struct spi_device
*spi
)
142 struct ti_qspi
*qspi
= spi_master_get_devdata(spi
->master
);
143 struct ti_qspi_regs
*ctx_reg
= &qspi
->ctx_reg
;
144 int clk_div
= 0, ret
;
145 u32 clk_ctrl_reg
, clk_rate
, clk_mask
;
147 if (spi
->master
->busy
) {
148 dev_dbg(qspi
->dev
, "master busy doing other transfers\n");
152 if (!qspi
->spi_max_frequency
) {
153 dev_err(qspi
->dev
, "spi max frequency not defined\n");
157 clk_rate
= clk_get_rate(qspi
->fclk
);
159 clk_div
= DIV_ROUND_UP(clk_rate
, qspi
->spi_max_frequency
) - 1;
162 dev_dbg(qspi
->dev
, "clock divider < 0, using /1 divider\n");
166 if (clk_div
> QSPI_CLK_DIV_MAX
) {
167 dev_dbg(qspi
->dev
, "clock divider >%d , using /%d divider\n",
168 QSPI_CLK_DIV_MAX
, QSPI_CLK_DIV_MAX
+ 1);
172 dev_dbg(qspi
->dev
, "hz: %d, clock divider %d\n",
173 qspi
->spi_max_frequency
, clk_div
);
175 ret
= pm_runtime_get_sync(qspi
->dev
);
177 pm_runtime_put_noidle(qspi
->dev
);
178 dev_err(qspi
->dev
, "pm_runtime_get_sync() failed\n");
182 clk_ctrl_reg
= ti_qspi_read(qspi
, QSPI_SPI_CLOCK_CNTRL_REG
);
184 clk_ctrl_reg
&= ~QSPI_CLK_EN
;
187 ti_qspi_write(qspi
, clk_ctrl_reg
, QSPI_SPI_CLOCK_CNTRL_REG
);
190 clk_mask
= QSPI_CLK_EN
| clk_div
;
191 ti_qspi_write(qspi
, clk_mask
, QSPI_SPI_CLOCK_CNTRL_REG
);
192 ctx_reg
->clkctrl
= clk_mask
;
194 pm_runtime_mark_last_busy(qspi
->dev
);
195 ret
= pm_runtime_put_autosuspend(qspi
->dev
);
197 dev_err(qspi
->dev
, "pm_runtime_put_autosuspend() failed\n");
204 static void ti_qspi_restore_ctx(struct ti_qspi
*qspi
)
206 struct ti_qspi_regs
*ctx_reg
= &qspi
->ctx_reg
;
208 ti_qspi_write(qspi
, ctx_reg
->clkctrl
, QSPI_SPI_CLOCK_CNTRL_REG
);
211 static inline u32
qspi_is_busy(struct ti_qspi
*qspi
)
214 unsigned long timeout
= jiffies
+ QSPI_COMPLETION_TIMEOUT
;
216 stat
= ti_qspi_read(qspi
, QSPI_SPI_STATUS_REG
);
217 while ((stat
& BUSY
) && time_after(timeout
, jiffies
)) {
219 stat
= ti_qspi_read(qspi
, QSPI_SPI_STATUS_REG
);
222 WARN(stat
& BUSY
, "qspi busy\n");
226 static inline int ti_qspi_poll_wc(struct ti_qspi
*qspi
)
229 unsigned long timeout
= jiffies
+ QSPI_COMPLETION_TIMEOUT
;
232 stat
= ti_qspi_read(qspi
, QSPI_SPI_STATUS_REG
);
236 } while (time_after(timeout
, jiffies
));
238 stat
= ti_qspi_read(qspi
, QSPI_SPI_STATUS_REG
);
244 static int qspi_write_msg(struct ti_qspi
*qspi
, struct spi_transfer
*t
,
253 cmd
= qspi
->cmd
| QSPI_WR_SNGL
;
254 wlen
= t
->bits_per_word
>> 3; /* in bytes */
258 if (qspi_is_busy(qspi
))
263 dev_dbg(qspi
->dev
, "tx cmd %08x dc %08x data %02x\n",
264 cmd
, qspi
->dc
, *txbuf
);
265 if (count
>= QSPI_WLEN_MAX_BYTES
) {
266 u32
*txp
= (u32
*)txbuf
;
268 data
= cpu_to_be32(*txp
++);
269 writel(data
, qspi
->base
+
270 QSPI_SPI_DATA_REG_3
);
271 data
= cpu_to_be32(*txp
++);
272 writel(data
, qspi
->base
+
273 QSPI_SPI_DATA_REG_2
);
274 data
= cpu_to_be32(*txp
++);
275 writel(data
, qspi
->base
+
276 QSPI_SPI_DATA_REG_1
);
277 data
= cpu_to_be32(*txp
++);
278 writel(data
, qspi
->base
+
280 xfer_len
= QSPI_WLEN_MAX_BYTES
;
281 cmd
|= QSPI_WLEN(QSPI_WLEN_MAX_BITS
);
283 writeb(*txbuf
, qspi
->base
+ QSPI_SPI_DATA_REG
);
284 cmd
= qspi
->cmd
| QSPI_WR_SNGL
;
286 cmd
|= QSPI_WLEN(wlen
);
290 dev_dbg(qspi
->dev
, "tx cmd %08x dc %08x data %04x\n",
291 cmd
, qspi
->dc
, *txbuf
);
292 writew(*((u16
*)txbuf
), qspi
->base
+ QSPI_SPI_DATA_REG
);
295 dev_dbg(qspi
->dev
, "tx cmd %08x dc %08x data %08x\n",
296 cmd
, qspi
->dc
, *txbuf
);
297 writel(*((u32
*)txbuf
), qspi
->base
+ QSPI_SPI_DATA_REG
);
301 ti_qspi_write(qspi
, cmd
, QSPI_SPI_CMD_REG
);
302 if (ti_qspi_poll_wc(qspi
)) {
303 dev_err(qspi
->dev
, "write timed out\n");
313 static int qspi_read_msg(struct ti_qspi
*qspi
, struct spi_transfer
*t
,
324 switch (t
->rx_nbits
) {
335 wlen
= t
->bits_per_word
>> 3; /* in bytes */
339 dev_dbg(qspi
->dev
, "rx cmd %08x dc %08x\n", cmd
, qspi
->dc
);
340 if (qspi_is_busy(qspi
))
346 * Optimize the 8-bit words transfers, as used by
347 * the SPI flash devices.
349 if (count
>= QSPI_WLEN_MAX_BYTES
) {
350 rxlen
= QSPI_WLEN_MAX_BYTES
;
352 rxlen
= min(count
, 4);
354 rx_wlen
= rxlen
<< 3;
355 cmd
&= ~QSPI_WLEN_MASK
;
356 cmd
|= QSPI_WLEN(rx_wlen
);
363 ti_qspi_write(qspi
, cmd
, QSPI_SPI_CMD_REG
);
364 if (ti_qspi_poll_wc(qspi
)) {
365 dev_err(qspi
->dev
, "read timed out\n");
372 * Optimize the 8-bit words transfers, as used by
373 * the SPI flash devices.
375 if (count
>= QSPI_WLEN_MAX_BYTES
) {
376 u32
*rxp
= (u32
*) rxbuf
;
377 rx
= readl(qspi
->base
+ QSPI_SPI_DATA_REG_3
);
378 *rxp
++ = be32_to_cpu(rx
);
379 rx
= readl(qspi
->base
+ QSPI_SPI_DATA_REG_2
);
380 *rxp
++ = be32_to_cpu(rx
);
381 rx
= readl(qspi
->base
+ QSPI_SPI_DATA_REG_1
);
382 *rxp
++ = be32_to_cpu(rx
);
383 rx
= readl(qspi
->base
+ QSPI_SPI_DATA_REG
);
384 *rxp
++ = be32_to_cpu(rx
);
387 rx
= readl(qspi
->base
+ QSPI_SPI_DATA_REG
);
389 *rxp
++ = rx
>> (rx_wlen
- 8);
391 *rxp
++ = rx
>> (rx_wlen
- 16);
393 *rxp
++ = rx
>> (rx_wlen
- 24);
399 *((u16
*)rxbuf
) = readw(qspi
->base
+ QSPI_SPI_DATA_REG
);
402 *((u32
*)rxbuf
) = readl(qspi
->base
+ QSPI_SPI_DATA_REG
);
412 static int qspi_transfer_msg(struct ti_qspi
*qspi
, struct spi_transfer
*t
,
418 ret
= qspi_write_msg(qspi
, t
, count
);
420 dev_dbg(qspi
->dev
, "Error while writing\n");
426 ret
= qspi_read_msg(qspi
, t
, count
);
428 dev_dbg(qspi
->dev
, "Error while reading\n");
436 static void ti_qspi_dma_callback(void *param
)
438 struct ti_qspi
*qspi
= param
;
440 complete(&qspi
->transfer_complete
);
443 static int ti_qspi_dma_xfer(struct ti_qspi
*qspi
, dma_addr_t dma_dst
,
444 dma_addr_t dma_src
, size_t len
)
446 struct dma_chan
*chan
= qspi
->rx_chan
;
448 enum dma_ctrl_flags flags
= DMA_CTRL_ACK
| DMA_PREP_INTERRUPT
;
449 struct dma_async_tx_descriptor
*tx
;
452 tx
= dmaengine_prep_dma_memcpy(chan
, dma_dst
, dma_src
, len
, flags
);
454 dev_err(qspi
->dev
, "device_prep_dma_memcpy error\n");
458 tx
->callback
= ti_qspi_dma_callback
;
459 tx
->callback_param
= qspi
;
460 cookie
= tx
->tx_submit(tx
);
461 reinit_completion(&qspi
->transfer_complete
);
463 ret
= dma_submit_error(cookie
);
465 dev_err(qspi
->dev
, "dma_submit_error %d\n", cookie
);
469 dma_async_issue_pending(chan
);
470 ret
= wait_for_completion_timeout(&qspi
->transfer_complete
,
471 msecs_to_jiffies(len
));
473 dmaengine_terminate_sync(chan
);
474 dev_err(qspi
->dev
, "DMA wait_for_completion_timeout\n");
481 static int ti_qspi_dma_bounce_buffer(struct ti_qspi
*qspi
, loff_t offs
,
482 void *to
, size_t readsize
)
484 dma_addr_t dma_src
= qspi
->mmap_phys_base
+ offs
;
488 * Use bounce buffer as FS like jffs2, ubifs may pass
489 * buffers that does not belong to kernel lowmem region.
491 while (readsize
!= 0) {
492 size_t xfer_len
= min_t(size_t, QSPI_DMA_BUFFER_SIZE
,
495 ret
= ti_qspi_dma_xfer(qspi
, qspi
->rx_bb_dma_addr
,
499 memcpy(to
, qspi
->rx_bb_addr
, xfer_len
);
500 readsize
-= xfer_len
;
508 static int ti_qspi_dma_xfer_sg(struct ti_qspi
*qspi
, struct sg_table rx_sg
,
511 struct scatterlist
*sg
;
512 dma_addr_t dma_src
= qspi
->mmap_phys_base
+ from
;
516 for_each_sg(rx_sg
.sgl
, sg
, rx_sg
.nents
, i
) {
517 dma_dst
= sg_dma_address(sg
);
518 len
= sg_dma_len(sg
);
519 ret
= ti_qspi_dma_xfer(qspi
, dma_dst
, dma_src
, len
);
528 static void ti_qspi_enable_memory_map(struct spi_device
*spi
)
530 struct ti_qspi
*qspi
= spi_master_get_devdata(spi
->master
);
532 ti_qspi_write(qspi
, MM_SWITCH
, QSPI_SPI_SWITCH_REG
);
533 if (qspi
->ctrl_base
) {
534 regmap_update_bits(qspi
->ctrl_base
, qspi
->ctrl_reg
,
536 MEM_CS_EN(spi
->chip_select
));
538 qspi
->mmap_enabled
= true;
539 qspi
->current_cs
= spi
->chip_select
;
542 static void ti_qspi_disable_memory_map(struct spi_device
*spi
)
544 struct ti_qspi
*qspi
= spi_master_get_devdata(spi
->master
);
546 ti_qspi_write(qspi
, 0, QSPI_SPI_SWITCH_REG
);
548 regmap_update_bits(qspi
->ctrl_base
, qspi
->ctrl_reg
,
550 qspi
->mmap_enabled
= false;
551 qspi
->current_cs
= -1;
554 static void ti_qspi_setup_mmap_read(struct spi_device
*spi
, u8 opcode
,
555 u8 data_nbits
, u8 addr_width
,
558 struct ti_qspi
*qspi
= spi_master_get_devdata(spi
->master
);
561 switch (data_nbits
) {
563 memval
|= QSPI_SETUP_RD_QUAD
;
566 memval
|= QSPI_SETUP_RD_DUAL
;
569 memval
|= QSPI_SETUP_RD_NORMAL
;
572 memval
|= ((addr_width
- 1) << QSPI_SETUP_ADDR_SHIFT
|
573 dummy_bytes
<< QSPI_SETUP_DUMMY_SHIFT
);
574 ti_qspi_write(qspi
, memval
,
575 QSPI_SPI_SETUP_REG(spi
->chip_select
));
578 static int ti_qspi_adjust_op_size(struct spi_mem
*mem
, struct spi_mem_op
*op
)
580 struct ti_qspi
*qspi
= spi_controller_get_devdata(mem
->spi
->master
);
583 if (op
->data
.dir
== SPI_MEM_DATA_IN
) {
584 if (op
->addr
.val
< qspi
->mmap_size
) {
585 /* Limit MMIO to the mmaped region */
586 if (op
->addr
.val
+ op
->data
.nbytes
> qspi
->mmap_size
) {
587 max_len
= qspi
->mmap_size
- op
->addr
.val
;
588 op
->data
.nbytes
= min((size_t) op
->data
.nbytes
,
593 * Use fallback mode (SW generated transfers) above the
595 * Adjust size to comply with the QSPI max frame length.
597 max_len
= QSPI_FRAME
;
598 max_len
-= 1 + op
->addr
.nbytes
+ op
->dummy
.nbytes
;
599 op
->data
.nbytes
= min((size_t) op
->data
.nbytes
,
607 static int ti_qspi_exec_mem_op(struct spi_mem
*mem
,
608 const struct spi_mem_op
*op
)
610 struct ti_qspi
*qspi
= spi_master_get_devdata(mem
->spi
->master
);
614 /* Only optimize read path. */
615 if (!op
->data
.nbytes
|| op
->data
.dir
!= SPI_MEM_DATA_IN
||
616 !op
->addr
.nbytes
|| op
->addr
.nbytes
> 4)
619 /* Address exceeds MMIO window size, fall back to regular mode. */
621 if (from
+ op
->data
.nbytes
> qspi
->mmap_size
)
624 mutex_lock(&qspi
->list_lock
);
626 if (!qspi
->mmap_enabled
|| qspi
->current_cs
!= mem
->spi
->chip_select
)
627 ti_qspi_enable_memory_map(mem
->spi
);
628 ti_qspi_setup_mmap_read(mem
->spi
, op
->cmd
.opcode
, op
->data
.buswidth
,
629 op
->addr
.nbytes
, op
->dummy
.nbytes
);
634 if (virt_addr_valid(op
->data
.buf
.in
) &&
635 !spi_controller_dma_map_mem_op_data(mem
->spi
->master
, op
,
637 ret
= ti_qspi_dma_xfer_sg(qspi
, sgt
, from
);
638 spi_controller_dma_unmap_mem_op_data(mem
->spi
->master
,
641 ret
= ti_qspi_dma_bounce_buffer(qspi
, from
,
646 memcpy_fromio(op
->data
.buf
.in
, qspi
->mmap_base
+ from
,
650 mutex_unlock(&qspi
->list_lock
);
655 static const struct spi_controller_mem_ops ti_qspi_mem_ops
= {
656 .exec_op
= ti_qspi_exec_mem_op
,
657 .adjust_op_size
= ti_qspi_adjust_op_size
,
660 static int ti_qspi_start_transfer_one(struct spi_master
*master
,
661 struct spi_message
*m
)
663 struct ti_qspi
*qspi
= spi_master_get_devdata(master
);
664 struct spi_device
*spi
= m
->spi
;
665 struct spi_transfer
*t
;
667 unsigned int frame_len_words
, transfer_len_words
;
670 /* setup device control reg */
673 if (spi
->mode
& SPI_CPHA
)
674 qspi
->dc
|= QSPI_CKPHA(spi
->chip_select
);
675 if (spi
->mode
& SPI_CPOL
)
676 qspi
->dc
|= QSPI_CKPOL(spi
->chip_select
);
677 if (spi
->mode
& SPI_CS_HIGH
)
678 qspi
->dc
|= QSPI_CSPOL(spi
->chip_select
);
681 list_for_each_entry(t
, &m
->transfers
, transfer_list
)
682 frame_len_words
+= t
->len
/ (t
->bits_per_word
>> 3);
683 frame_len_words
= min_t(unsigned int, frame_len_words
, QSPI_FRAME
);
685 /* setup command reg */
687 qspi
->cmd
|= QSPI_EN_CS(spi
->chip_select
);
688 qspi
->cmd
|= QSPI_FLEN(frame_len_words
);
690 ti_qspi_write(qspi
, qspi
->dc
, QSPI_SPI_DC_REG
);
692 mutex_lock(&qspi
->list_lock
);
694 if (qspi
->mmap_enabled
)
695 ti_qspi_disable_memory_map(spi
);
697 list_for_each_entry(t
, &m
->transfers
, transfer_list
) {
698 qspi
->cmd
= ((qspi
->cmd
& ~QSPI_WLEN_MASK
) |
699 QSPI_WLEN(t
->bits_per_word
));
701 wlen
= t
->bits_per_word
>> 3;
702 transfer_len_words
= min(t
->len
/ wlen
, frame_len_words
);
704 ret
= qspi_transfer_msg(qspi
, t
, transfer_len_words
* wlen
);
706 dev_dbg(qspi
->dev
, "transfer message failed\n");
707 mutex_unlock(&qspi
->list_lock
);
711 m
->actual_length
+= transfer_len_words
* wlen
;
712 frame_len_words
-= transfer_len_words
;
713 if (frame_len_words
== 0)
717 mutex_unlock(&qspi
->list_lock
);
719 ti_qspi_write(qspi
, qspi
->cmd
| QSPI_INVAL
, QSPI_SPI_CMD_REG
);
721 spi_finalize_current_message(master
);
726 static int ti_qspi_runtime_resume(struct device
*dev
)
728 struct ti_qspi
*qspi
;
730 qspi
= dev_get_drvdata(dev
);
731 ti_qspi_restore_ctx(qspi
);
736 static const struct of_device_id ti_qspi_match
[] = {
737 {.compatible
= "ti,dra7xxx-qspi" },
738 {.compatible
= "ti,am4372-qspi" },
741 MODULE_DEVICE_TABLE(of
, ti_qspi_match
);
743 static int ti_qspi_probe(struct platform_device
*pdev
)
745 struct ti_qspi
*qspi
;
746 struct spi_master
*master
;
747 struct resource
*r
, *res_mmap
;
748 struct device_node
*np
= pdev
->dev
.of_node
;
750 int ret
= 0, num_cs
, irq
;
753 master
= spi_alloc_master(&pdev
->dev
, sizeof(*qspi
));
757 master
->mode_bits
= SPI_CPOL
| SPI_CPHA
| SPI_RX_DUAL
| SPI_RX_QUAD
;
759 master
->flags
= SPI_MASTER_HALF_DUPLEX
;
760 master
->setup
= ti_qspi_setup
;
761 master
->auto_runtime_pm
= true;
762 master
->transfer_one_message
= ti_qspi_start_transfer_one
;
763 master
->dev
.of_node
= pdev
->dev
.of_node
;
764 master
->bits_per_word_mask
= SPI_BPW_MASK(32) | SPI_BPW_MASK(16) |
766 master
->mem_ops
= &ti_qspi_mem_ops
;
768 if (!of_property_read_u32(np
, "num-cs", &num_cs
))
769 master
->num_chipselect
= num_cs
;
771 qspi
= spi_master_get_devdata(master
);
772 qspi
->master
= master
;
773 qspi
->dev
= &pdev
->dev
;
774 platform_set_drvdata(pdev
, qspi
);
776 r
= platform_get_resource_byname(pdev
, IORESOURCE_MEM
, "qspi_base");
778 r
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
780 dev_err(&pdev
->dev
, "missing platform data\n");
786 res_mmap
= platform_get_resource_byname(pdev
,
787 IORESOURCE_MEM
, "qspi_mmap");
788 if (res_mmap
== NULL
) {
789 res_mmap
= platform_get_resource(pdev
, IORESOURCE_MEM
, 1);
790 if (res_mmap
== NULL
) {
792 "memory mapped resource not required\n");
797 qspi
->mmap_size
= resource_size(res_mmap
);
799 irq
= platform_get_irq(pdev
, 0);
805 mutex_init(&qspi
->list_lock
);
807 qspi
->base
= devm_ioremap_resource(&pdev
->dev
, r
);
808 if (IS_ERR(qspi
->base
)) {
809 ret
= PTR_ERR(qspi
->base
);
814 if (of_property_read_bool(np
, "syscon-chipselects")) {
816 syscon_regmap_lookup_by_phandle(np
,
817 "syscon-chipselects");
818 if (IS_ERR(qspi
->ctrl_base
)) {
819 ret
= PTR_ERR(qspi
->ctrl_base
);
822 ret
= of_property_read_u32_index(np
,
823 "syscon-chipselects",
827 "couldn't get ctrl_mod reg index\n");
832 qspi
->fclk
= devm_clk_get(&pdev
->dev
, "fck");
833 if (IS_ERR(qspi
->fclk
)) {
834 ret
= PTR_ERR(qspi
->fclk
);
835 dev_err(&pdev
->dev
, "could not get clk: %d\n", ret
);
838 pm_runtime_use_autosuspend(&pdev
->dev
);
839 pm_runtime_set_autosuspend_delay(&pdev
->dev
, QSPI_AUTOSUSPEND_TIMEOUT
);
840 pm_runtime_enable(&pdev
->dev
);
842 if (!of_property_read_u32(np
, "spi-max-frequency", &max_freq
))
843 qspi
->spi_max_frequency
= max_freq
;
846 dma_cap_set(DMA_MEMCPY
, mask
);
848 qspi
->rx_chan
= dma_request_chan_by_mask(&mask
);
849 if (IS_ERR(qspi
->rx_chan
)) {
851 "No Rx DMA available, trying mmap mode\n");
852 qspi
->rx_chan
= NULL
;
856 qspi
->rx_bb_addr
= dma_alloc_coherent(qspi
->dev
,
857 QSPI_DMA_BUFFER_SIZE
,
858 &qspi
->rx_bb_dma_addr
,
859 GFP_KERNEL
| GFP_DMA
);
860 if (!qspi
->rx_bb_addr
) {
862 "dma_alloc_coherent failed, using PIO mode\n");
863 dma_release_channel(qspi
->rx_chan
);
866 master
->dma_rx
= qspi
->rx_chan
;
867 init_completion(&qspi
->transfer_complete
);
869 qspi
->mmap_phys_base
= (dma_addr_t
)res_mmap
->start
;
872 if (!qspi
->rx_chan
&& res_mmap
) {
873 qspi
->mmap_base
= devm_ioremap_resource(&pdev
->dev
, res_mmap
);
874 if (IS_ERR(qspi
->mmap_base
)) {
876 "mmap failed with error %ld using PIO mode\n",
877 PTR_ERR(qspi
->mmap_base
));
878 qspi
->mmap_base
= NULL
;
879 master
->mem_ops
= NULL
;
882 qspi
->mmap_enabled
= false;
883 qspi
->current_cs
= -1;
885 ret
= devm_spi_register_master(&pdev
->dev
, master
);
889 pm_runtime_disable(&pdev
->dev
);
891 spi_master_put(master
);
895 static int ti_qspi_remove(struct platform_device
*pdev
)
897 struct ti_qspi
*qspi
= platform_get_drvdata(pdev
);
900 rc
= spi_master_suspend(qspi
->master
);
904 pm_runtime_put_sync(&pdev
->dev
);
905 pm_runtime_disable(&pdev
->dev
);
907 if (qspi
->rx_bb_addr
)
908 dma_free_coherent(qspi
->dev
, QSPI_DMA_BUFFER_SIZE
,
910 qspi
->rx_bb_dma_addr
);
912 dma_release_channel(qspi
->rx_chan
);
917 static const struct dev_pm_ops ti_qspi_pm_ops
= {
918 .runtime_resume
= ti_qspi_runtime_resume
,
921 static struct platform_driver ti_qspi_driver
= {
922 .probe
= ti_qspi_probe
,
923 .remove
= ti_qspi_remove
,
926 .pm
= &ti_qspi_pm_ops
,
927 .of_match_table
= ti_qspi_match
,
931 module_platform_driver(ti_qspi_driver
);
933 MODULE_AUTHOR("Sourav Poddar <sourav.poddar@ti.com>");
934 MODULE_LICENSE("GPL v2");
935 MODULE_DESCRIPTION("TI QSPI controller driver");
936 MODULE_ALIAS("platform:ti-qspi");