1 // SPDX-License-Identifier: GPL-2.0-only
3 * linux/drivers/video/omap2/dss/venc.c
5 * Copyright (C) 2009 Nokia Corporation
6 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
8 * VENC settings from TI's DSS driver
11 #define DSS_SUBSYS_NAME "VENC"
13 #include <linux/kernel.h>
14 #include <linux/module.h>
15 #include <linux/clk.h>
16 #include <linux/err.h>
18 #include <linux/mutex.h>
19 #include <linux/completion.h>
20 #include <linux/delay.h>
21 #include <linux/string.h>
22 #include <linux/seq_file.h>
23 #include <linux/platform_device.h>
24 #include <linux/regulator/consumer.h>
25 #include <linux/pm_runtime.h>
27 #include <linux/component.h>
29 #include <video/omapfb_dss.h>
32 #include "dss_features.h"
35 #define VENC_REV_ID 0x00
36 #define VENC_STATUS 0x04
37 #define VENC_F_CONTROL 0x08
38 #define VENC_VIDOUT_CTRL 0x10
39 #define VENC_SYNC_CTRL 0x14
40 #define VENC_LLEN 0x1C
41 #define VENC_FLENS 0x20
42 #define VENC_HFLTR_CTRL 0x24
43 #define VENC_CC_CARR_WSS_CARR 0x28
44 #define VENC_C_PHASE 0x2C
45 #define VENC_GAIN_U 0x30
46 #define VENC_GAIN_V 0x34
47 #define VENC_GAIN_Y 0x38
48 #define VENC_BLACK_LEVEL 0x3C
49 #define VENC_BLANK_LEVEL 0x40
50 #define VENC_X_COLOR 0x44
51 #define VENC_M_CONTROL 0x48
52 #define VENC_BSTAMP_WSS_DATA 0x4C
53 #define VENC_S_CARR 0x50
54 #define VENC_LINE21 0x54
55 #define VENC_LN_SEL 0x58
56 #define VENC_L21__WC_CTL 0x5C
57 #define VENC_HTRIGGER_VTRIGGER 0x60
58 #define VENC_SAVID__EAVID 0x64
59 #define VENC_FLEN__FAL 0x68
60 #define VENC_LAL__PHASE_RESET 0x6C
61 #define VENC_HS_INT_START_STOP_X 0x70
62 #define VENC_HS_EXT_START_STOP_X 0x74
63 #define VENC_VS_INT_START_X 0x78
64 #define VENC_VS_INT_STOP_X__VS_INT_START_Y 0x7C
65 #define VENC_VS_INT_STOP_Y__VS_EXT_START_X 0x80
66 #define VENC_VS_EXT_STOP_X__VS_EXT_START_Y 0x84
67 #define VENC_VS_EXT_STOP_Y 0x88
68 #define VENC_AVID_START_STOP_X 0x90
69 #define VENC_AVID_START_STOP_Y 0x94
70 #define VENC_FID_INT_START_X__FID_INT_START_Y 0xA0
71 #define VENC_FID_INT_OFFSET_Y__FID_EXT_START_X 0xA4
72 #define VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y 0xA8
73 #define VENC_TVDETGP_INT_START_STOP_X 0xB0
74 #define VENC_TVDETGP_INT_START_STOP_Y 0xB4
75 #define VENC_GEN_CTRL 0xB8
76 #define VENC_OUTPUT_CONTROL 0xC4
77 #define VENC_OUTPUT_TEST 0xC8
78 #define VENC_DAC_B__DAC_C 0xC8
101 u32 htrigger_vtrigger
;
104 u32 lal__phase_reset
;
105 u32 hs_int_start_stop_x
;
106 u32 hs_ext_start_stop_x
;
108 u32 vs_int_stop_x__vs_int_start_y
;
109 u32 vs_int_stop_y__vs_ext_start_x
;
110 u32 vs_ext_stop_x__vs_ext_start_y
;
112 u32 avid_start_stop_x
;
113 u32 avid_start_stop_y
;
114 u32 fid_int_start_x__fid_int_start_y
;
115 u32 fid_int_offset_y__fid_ext_start_x
;
116 u32 fid_ext_start_y__fid_ext_offset_y
;
117 u32 tvdetgp_int_start_stop_x
;
118 u32 tvdetgp_int_start_stop_y
;
123 static const struct venc_config venc_config_pal_trm
= {
127 .llen
= 0x35F, /* 863 */
128 .flens
= 0x270, /* 624 */
130 .cc_carr_wss_carr
= 0x2F7225ED,
139 .bstamp_wss_data
= 0x3F,
140 .s_carr
= 0x2A098ACB,
142 .ln_sel
= 0x01290015,
143 .l21__wc_ctl
= 0x0000F603,
144 .htrigger_vtrigger
= 0,
146 .savid__eavid
= 0x06A70108,
147 .flen__fal
= 0x00180270,
148 .lal__phase_reset
= 0x00040135,
149 .hs_int_start_stop_x
= 0x00880358,
150 .hs_ext_start_stop_x
= 0x000F035F,
151 .vs_int_start_x
= 0x01A70000,
152 .vs_int_stop_x__vs_int_start_y
= 0x000001A7,
153 .vs_int_stop_y__vs_ext_start_x
= 0x01AF0000,
154 .vs_ext_stop_x__vs_ext_start_y
= 0x000101AF,
155 .vs_ext_stop_y
= 0x00000025,
156 .avid_start_stop_x
= 0x03530083,
157 .avid_start_stop_y
= 0x026C002E,
158 .fid_int_start_x__fid_int_start_y
= 0x0001008A,
159 .fid_int_offset_y__fid_ext_start_x
= 0x002E0138,
160 .fid_ext_start_y__fid_ext_offset_y
= 0x01380001,
162 .tvdetgp_int_start_stop_x
= 0x00140001,
163 .tvdetgp_int_start_stop_y
= 0x00010001,
164 .gen_ctrl
= 0x00FF0000,
168 static const struct venc_config venc_config_ntsc_trm
= {
175 .cc_carr_wss_carr
= 0x043F2631,
184 .bstamp_wss_data
= 0x38,
185 .s_carr
= 0x21F07C1F,
187 .ln_sel
= 0x01310011,
188 .l21__wc_ctl
= 0x0000F003,
189 .htrigger_vtrigger
= 0,
191 .savid__eavid
= 0x069300F4,
192 .flen__fal
= 0x0016020C,
193 .lal__phase_reset
= 0x00060107,
194 .hs_int_start_stop_x
= 0x008E0350,
195 .hs_ext_start_stop_x
= 0x000F0359,
196 .vs_int_start_x
= 0x01A00000,
197 .vs_int_stop_x__vs_int_start_y
= 0x020701A0,
198 .vs_int_stop_y__vs_ext_start_x
= 0x01AC0024,
199 .vs_ext_stop_x__vs_ext_start_y
= 0x020D01AC,
200 .vs_ext_stop_y
= 0x00000006,
201 .avid_start_stop_x
= 0x03480078,
202 .avid_start_stop_y
= 0x02060024,
203 .fid_int_start_x__fid_int_start_y
= 0x0001008A,
204 .fid_int_offset_y__fid_ext_start_x
= 0x01AC0106,
205 .fid_ext_start_y__fid_ext_offset_y
= 0x01060006,
207 .tvdetgp_int_start_stop_x
= 0x00140001,
208 .tvdetgp_int_start_stop_y
= 0x00010001,
209 .gen_ctrl
= 0x00F90000,
212 const struct omap_video_timings omap_dss_pal_timings
= {
215 .pixelclock
= 13500000,
225 EXPORT_SYMBOL(omap_dss_pal_timings
);
227 const struct omap_video_timings omap_dss_ntsc_timings
= {
230 .pixelclock
= 13500000,
240 EXPORT_SYMBOL(omap_dss_ntsc_timings
);
243 struct platform_device
*pdev
;
245 struct mutex venc_lock
;
247 struct regulator
*vdda_dac_reg
;
249 struct clk
*tv_dac_clk
;
251 struct omap_video_timings timings
;
252 enum omap_dss_venc_type type
;
253 bool invert_polarity
;
255 struct omap_dss_device output
;
258 static inline void venc_write_reg(int idx
, u32 val
)
260 __raw_writel(val
, venc
.base
+ idx
);
263 static inline u32
venc_read_reg(int idx
)
265 u32 l
= __raw_readl(venc
.base
+ idx
);
269 static void venc_write_config(const struct venc_config
*config
)
271 DSSDBG("write venc conf\n");
273 venc_write_reg(VENC_LLEN
, config
->llen
);
274 venc_write_reg(VENC_FLENS
, config
->flens
);
275 venc_write_reg(VENC_CC_CARR_WSS_CARR
, config
->cc_carr_wss_carr
);
276 venc_write_reg(VENC_C_PHASE
, config
->c_phase
);
277 venc_write_reg(VENC_GAIN_U
, config
->gain_u
);
278 venc_write_reg(VENC_GAIN_V
, config
->gain_v
);
279 venc_write_reg(VENC_GAIN_Y
, config
->gain_y
);
280 venc_write_reg(VENC_BLACK_LEVEL
, config
->black_level
);
281 venc_write_reg(VENC_BLANK_LEVEL
, config
->blank_level
);
282 venc_write_reg(VENC_M_CONTROL
, config
->m_control
);
283 venc_write_reg(VENC_BSTAMP_WSS_DATA
, config
->bstamp_wss_data
|
285 venc_write_reg(VENC_S_CARR
, config
->s_carr
);
286 venc_write_reg(VENC_L21__WC_CTL
, config
->l21__wc_ctl
);
287 venc_write_reg(VENC_SAVID__EAVID
, config
->savid__eavid
);
288 venc_write_reg(VENC_FLEN__FAL
, config
->flen__fal
);
289 venc_write_reg(VENC_LAL__PHASE_RESET
, config
->lal__phase_reset
);
290 venc_write_reg(VENC_HS_INT_START_STOP_X
, config
->hs_int_start_stop_x
);
291 venc_write_reg(VENC_HS_EXT_START_STOP_X
, config
->hs_ext_start_stop_x
);
292 venc_write_reg(VENC_VS_INT_START_X
, config
->vs_int_start_x
);
293 venc_write_reg(VENC_VS_INT_STOP_X__VS_INT_START_Y
,
294 config
->vs_int_stop_x__vs_int_start_y
);
295 venc_write_reg(VENC_VS_INT_STOP_Y__VS_EXT_START_X
,
296 config
->vs_int_stop_y__vs_ext_start_x
);
297 venc_write_reg(VENC_VS_EXT_STOP_X__VS_EXT_START_Y
,
298 config
->vs_ext_stop_x__vs_ext_start_y
);
299 venc_write_reg(VENC_VS_EXT_STOP_Y
, config
->vs_ext_stop_y
);
300 venc_write_reg(VENC_AVID_START_STOP_X
, config
->avid_start_stop_x
);
301 venc_write_reg(VENC_AVID_START_STOP_Y
, config
->avid_start_stop_y
);
302 venc_write_reg(VENC_FID_INT_START_X__FID_INT_START_Y
,
303 config
->fid_int_start_x__fid_int_start_y
);
304 venc_write_reg(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X
,
305 config
->fid_int_offset_y__fid_ext_start_x
);
306 venc_write_reg(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y
,
307 config
->fid_ext_start_y__fid_ext_offset_y
);
309 venc_write_reg(VENC_DAC_B__DAC_C
, venc_read_reg(VENC_DAC_B__DAC_C
));
310 venc_write_reg(VENC_VIDOUT_CTRL
, config
->vidout_ctrl
);
311 venc_write_reg(VENC_HFLTR_CTRL
, config
->hfltr_ctrl
);
312 venc_write_reg(VENC_X_COLOR
, config
->x_color
);
313 venc_write_reg(VENC_LINE21
, config
->line21
);
314 venc_write_reg(VENC_LN_SEL
, config
->ln_sel
);
315 venc_write_reg(VENC_HTRIGGER_VTRIGGER
, config
->htrigger_vtrigger
);
316 venc_write_reg(VENC_TVDETGP_INT_START_STOP_X
,
317 config
->tvdetgp_int_start_stop_x
);
318 venc_write_reg(VENC_TVDETGP_INT_START_STOP_Y
,
319 config
->tvdetgp_int_start_stop_y
);
320 venc_write_reg(VENC_GEN_CTRL
, config
->gen_ctrl
);
321 venc_write_reg(VENC_F_CONTROL
, config
->f_control
);
322 venc_write_reg(VENC_SYNC_CTRL
, config
->sync_ctrl
);
325 static void venc_reset(void)
329 venc_write_reg(VENC_F_CONTROL
, 1<<8);
330 while (venc_read_reg(VENC_F_CONTROL
) & (1<<8)) {
332 DSSERR("Failed to reset venc\n");
337 #ifdef CONFIG_FB_OMAP2_DSS_SLEEP_AFTER_VENC_RESET
338 /* the magical sleep that makes things work */
339 /* XXX more info? What bug this circumvents? */
344 static int venc_runtime_get(void)
348 DSSDBG("venc_runtime_get\n");
350 r
= pm_runtime_get_sync(&venc
.pdev
->dev
);
351 if (WARN_ON(r
< 0)) {
352 pm_runtime_put_sync(&venc
.pdev
->dev
);
358 static void venc_runtime_put(void)
362 DSSDBG("venc_runtime_put\n");
364 r
= pm_runtime_put_sync(&venc
.pdev
->dev
);
365 WARN_ON(r
< 0 && r
!= -ENOSYS
);
368 static const struct venc_config
*venc_timings_to_config(
369 struct omap_video_timings
*timings
)
371 if (memcmp(&omap_dss_pal_timings
, timings
, sizeof(*timings
)) == 0)
372 return &venc_config_pal_trm
;
374 if (memcmp(&omap_dss_ntsc_timings
, timings
, sizeof(*timings
)) == 0)
375 return &venc_config_ntsc_trm
;
381 static int venc_power_on(struct omap_dss_device
*dssdev
)
383 struct omap_overlay_manager
*mgr
= venc
.output
.manager
;
387 r
= venc_runtime_get();
392 venc_write_config(venc_timings_to_config(&venc
.timings
));
394 dss_set_venc_output(venc
.type
);
395 dss_set_dac_pwrdn_bgz(1);
399 if (venc
.type
== OMAP_DSS_VENC_TYPE_COMPOSITE
)
402 l
|= (1 << 0) | (1 << 2);
404 if (venc
.invert_polarity
== false)
407 venc_write_reg(VENC_OUTPUT_CONTROL
, l
);
409 dss_mgr_set_timings(mgr
, &venc
.timings
);
411 r
= regulator_enable(venc
.vdda_dac_reg
);
415 r
= dss_mgr_enable(mgr
);
422 regulator_disable(venc
.vdda_dac_reg
);
424 venc_write_reg(VENC_OUTPUT_CONTROL
, 0);
425 dss_set_dac_pwrdn_bgz(0);
432 static void venc_power_off(struct omap_dss_device
*dssdev
)
434 struct omap_overlay_manager
*mgr
= venc
.output
.manager
;
436 venc_write_reg(VENC_OUTPUT_CONTROL
, 0);
437 dss_set_dac_pwrdn_bgz(0);
439 dss_mgr_disable(mgr
);
441 regulator_disable(venc
.vdda_dac_reg
);
446 static int venc_display_enable(struct omap_dss_device
*dssdev
)
448 struct omap_dss_device
*out
= &venc
.output
;
451 DSSDBG("venc_display_enable\n");
453 mutex_lock(&venc
.venc_lock
);
455 if (out
->manager
== NULL
) {
456 DSSERR("Failed to enable display: no output/manager\n");
461 r
= venc_power_on(dssdev
);
467 mutex_unlock(&venc
.venc_lock
);
471 mutex_unlock(&venc
.venc_lock
);
475 static void venc_display_disable(struct omap_dss_device
*dssdev
)
477 DSSDBG("venc_display_disable\n");
479 mutex_lock(&venc
.venc_lock
);
481 venc_power_off(dssdev
);
483 mutex_unlock(&venc
.venc_lock
);
486 static void venc_set_timings(struct omap_dss_device
*dssdev
,
487 struct omap_video_timings
*timings
)
489 DSSDBG("venc_set_timings\n");
491 mutex_lock(&venc
.venc_lock
);
493 /* Reset WSS data when the TV standard changes. */
494 if (memcmp(&venc
.timings
, timings
, sizeof(*timings
)))
497 venc
.timings
= *timings
;
499 dispc_set_tv_pclk(13500000);
501 mutex_unlock(&venc
.venc_lock
);
504 static int venc_check_timings(struct omap_dss_device
*dssdev
,
505 struct omap_video_timings
*timings
)
507 DSSDBG("venc_check_timings\n");
509 if (memcmp(&omap_dss_pal_timings
, timings
, sizeof(*timings
)) == 0)
512 if (memcmp(&omap_dss_ntsc_timings
, timings
, sizeof(*timings
)) == 0)
518 static void venc_get_timings(struct omap_dss_device
*dssdev
,
519 struct omap_video_timings
*timings
)
521 mutex_lock(&venc
.venc_lock
);
523 *timings
= venc
.timings
;
525 mutex_unlock(&venc
.venc_lock
);
528 static u32
venc_get_wss(struct omap_dss_device
*dssdev
)
530 /* Invert due to VENC_L21_WC_CTL:INV=1 */
531 return (venc
.wss_data
>> 8) ^ 0xfffff;
534 static int venc_set_wss(struct omap_dss_device
*dssdev
, u32 wss
)
536 const struct venc_config
*config
;
539 DSSDBG("venc_set_wss\n");
541 mutex_lock(&venc
.venc_lock
);
543 config
= venc_timings_to_config(&venc
.timings
);
545 /* Invert due to VENC_L21_WC_CTL:INV=1 */
546 venc
.wss_data
= (wss
^ 0xfffff) << 8;
548 r
= venc_runtime_get();
552 venc_write_reg(VENC_BSTAMP_WSS_DATA
, config
->bstamp_wss_data
|
558 mutex_unlock(&venc
.venc_lock
);
563 static void venc_set_type(struct omap_dss_device
*dssdev
,
564 enum omap_dss_venc_type type
)
566 mutex_lock(&venc
.venc_lock
);
570 mutex_unlock(&venc
.venc_lock
);
573 static void venc_invert_vid_out_polarity(struct omap_dss_device
*dssdev
,
574 bool invert_polarity
)
576 mutex_lock(&venc
.venc_lock
);
578 venc
.invert_polarity
= invert_polarity
;
580 mutex_unlock(&venc
.venc_lock
);
583 static int venc_init_regulator(void)
585 struct regulator
*vdda_dac
;
587 if (venc
.vdda_dac_reg
!= NULL
)
590 if (venc
.pdev
->dev
.of_node
)
591 vdda_dac
= devm_regulator_get(&venc
.pdev
->dev
, "vdda");
593 vdda_dac
= devm_regulator_get(&venc
.pdev
->dev
, "vdda_dac");
595 if (IS_ERR(vdda_dac
)) {
596 if (PTR_ERR(vdda_dac
) != -EPROBE_DEFER
)
597 DSSERR("can't get VDDA_DAC regulator\n");
598 return PTR_ERR(vdda_dac
);
601 venc
.vdda_dac_reg
= vdda_dac
;
606 static void venc_dump_regs(struct seq_file
*s
)
608 #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, venc_read_reg(r))
610 if (venc_runtime_get())
613 DUMPREG(VENC_F_CONTROL
);
614 DUMPREG(VENC_VIDOUT_CTRL
);
615 DUMPREG(VENC_SYNC_CTRL
);
618 DUMPREG(VENC_HFLTR_CTRL
);
619 DUMPREG(VENC_CC_CARR_WSS_CARR
);
620 DUMPREG(VENC_C_PHASE
);
621 DUMPREG(VENC_GAIN_U
);
622 DUMPREG(VENC_GAIN_V
);
623 DUMPREG(VENC_GAIN_Y
);
624 DUMPREG(VENC_BLACK_LEVEL
);
625 DUMPREG(VENC_BLANK_LEVEL
);
626 DUMPREG(VENC_X_COLOR
);
627 DUMPREG(VENC_M_CONTROL
);
628 DUMPREG(VENC_BSTAMP_WSS_DATA
);
629 DUMPREG(VENC_S_CARR
);
630 DUMPREG(VENC_LINE21
);
631 DUMPREG(VENC_LN_SEL
);
632 DUMPREG(VENC_L21__WC_CTL
);
633 DUMPREG(VENC_HTRIGGER_VTRIGGER
);
634 DUMPREG(VENC_SAVID__EAVID
);
635 DUMPREG(VENC_FLEN__FAL
);
636 DUMPREG(VENC_LAL__PHASE_RESET
);
637 DUMPREG(VENC_HS_INT_START_STOP_X
);
638 DUMPREG(VENC_HS_EXT_START_STOP_X
);
639 DUMPREG(VENC_VS_INT_START_X
);
640 DUMPREG(VENC_VS_INT_STOP_X__VS_INT_START_Y
);
641 DUMPREG(VENC_VS_INT_STOP_Y__VS_EXT_START_X
);
642 DUMPREG(VENC_VS_EXT_STOP_X__VS_EXT_START_Y
);
643 DUMPREG(VENC_VS_EXT_STOP_Y
);
644 DUMPREG(VENC_AVID_START_STOP_X
);
645 DUMPREG(VENC_AVID_START_STOP_Y
);
646 DUMPREG(VENC_FID_INT_START_X__FID_INT_START_Y
);
647 DUMPREG(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X
);
648 DUMPREG(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y
);
649 DUMPREG(VENC_TVDETGP_INT_START_STOP_X
);
650 DUMPREG(VENC_TVDETGP_INT_START_STOP_Y
);
651 DUMPREG(VENC_GEN_CTRL
);
652 DUMPREG(VENC_OUTPUT_CONTROL
);
653 DUMPREG(VENC_OUTPUT_TEST
);
660 static int venc_get_clocks(struct platform_device
*pdev
)
664 if (dss_has_feature(FEAT_VENC_REQUIRES_TV_DAC_CLK
)) {
665 clk
= devm_clk_get(&pdev
->dev
, "tv_dac_clk");
667 DSSERR("can't get tv_dac_clk\n");
674 venc
.tv_dac_clk
= clk
;
679 static int venc_connect(struct omap_dss_device
*dssdev
,
680 struct omap_dss_device
*dst
)
682 struct omap_overlay_manager
*mgr
;
685 r
= venc_init_regulator();
689 mgr
= omap_dss_get_overlay_manager(dssdev
->dispc_channel
);
693 r
= dss_mgr_connect(mgr
, dssdev
);
697 r
= omapdss_output_set_device(dssdev
, dst
);
699 DSSERR("failed to connect output to new device: %s\n",
701 dss_mgr_disconnect(mgr
, dssdev
);
708 static void venc_disconnect(struct omap_dss_device
*dssdev
,
709 struct omap_dss_device
*dst
)
711 WARN_ON(dst
!= dssdev
->dst
);
713 if (dst
!= dssdev
->dst
)
716 omapdss_output_unset_device(dssdev
);
719 dss_mgr_disconnect(dssdev
->manager
, dssdev
);
722 static const struct omapdss_atv_ops venc_ops
= {
723 .connect
= venc_connect
,
724 .disconnect
= venc_disconnect
,
726 .enable
= venc_display_enable
,
727 .disable
= venc_display_disable
,
729 .check_timings
= venc_check_timings
,
730 .set_timings
= venc_set_timings
,
731 .get_timings
= venc_get_timings
,
733 .set_type
= venc_set_type
,
734 .invert_vid_out_polarity
= venc_invert_vid_out_polarity
,
736 .set_wss
= venc_set_wss
,
737 .get_wss
= venc_get_wss
,
740 static void venc_init_output(struct platform_device
*pdev
)
742 struct omap_dss_device
*out
= &venc
.output
;
744 out
->dev
= &pdev
->dev
;
745 out
->id
= OMAP_DSS_OUTPUT_VENC
;
746 out
->output_type
= OMAP_DISPLAY_TYPE_VENC
;
747 out
->name
= "venc.0";
748 out
->dispc_channel
= OMAP_DSS_CHANNEL_DIGIT
;
749 out
->ops
.atv
= &venc_ops
;
750 out
->owner
= THIS_MODULE
;
752 omapdss_register_output(out
);
755 static void venc_uninit_output(struct platform_device
*pdev
)
757 struct omap_dss_device
*out
= &venc
.output
;
759 omapdss_unregister_output(out
);
762 static int venc_probe_of(struct platform_device
*pdev
)
764 struct device_node
*node
= pdev
->dev
.of_node
;
765 struct device_node
*ep
;
769 ep
= omapdss_of_get_first_endpoint(node
);
773 venc
.invert_polarity
= of_property_read_bool(ep
, "ti,invert-polarity");
775 r
= of_property_read_u32(ep
, "ti,channels", &channels
);
778 "failed to read property 'ti,channels': %d\n", r
);
784 venc
.type
= OMAP_DSS_VENC_TYPE_COMPOSITE
;
787 venc
.type
= OMAP_DSS_VENC_TYPE_SVIDEO
;
790 dev_err(&pdev
->dev
, "bad channel property '%d'\n", channels
);
804 /* VENC HW IP initialisation */
805 static int venc_bind(struct device
*dev
, struct device
*master
, void *data
)
807 struct platform_device
*pdev
= to_platform_device(dev
);
809 struct resource
*venc_mem
;
814 mutex_init(&venc
.venc_lock
);
818 venc_mem
= platform_get_resource(venc
.pdev
, IORESOURCE_MEM
, 0);
820 DSSERR("can't get IORESOURCE_MEM VENC\n");
824 venc
.base
= devm_ioremap(&pdev
->dev
, venc_mem
->start
,
825 resource_size(venc_mem
));
827 DSSERR("can't ioremap VENC\n");
831 r
= venc_get_clocks(pdev
);
835 pm_runtime_enable(&pdev
->dev
);
837 r
= venc_runtime_get();
839 goto err_runtime_get
;
841 rev_id
= (u8
)(venc_read_reg(VENC_REV_ID
) & 0xff);
842 dev_dbg(&pdev
->dev
, "OMAP VENC rev %d\n", rev_id
);
846 if (pdev
->dev
.of_node
) {
847 r
= venc_probe_of(pdev
);
849 DSSERR("Invalid DT data\n");
854 dss_debugfs_create_file("venc", venc_dump_regs
);
856 venc_init_output(pdev
);
862 pm_runtime_disable(&pdev
->dev
);
866 static void venc_unbind(struct device
*dev
, struct device
*master
, void *data
)
868 struct platform_device
*pdev
= to_platform_device(dev
);
870 venc_uninit_output(pdev
);
872 pm_runtime_disable(&pdev
->dev
);
875 static const struct component_ops venc_component_ops
= {
877 .unbind
= venc_unbind
,
880 static int venc_probe(struct platform_device
*pdev
)
882 return component_add(&pdev
->dev
, &venc_component_ops
);
885 static int venc_remove(struct platform_device
*pdev
)
887 component_del(&pdev
->dev
, &venc_component_ops
);
891 static int venc_runtime_suspend(struct device
*dev
)
893 clk_disable_unprepare(venc
.tv_dac_clk
);
900 static int venc_runtime_resume(struct device
*dev
)
904 r
= dispc_runtime_get();
908 clk_prepare_enable(venc
.tv_dac_clk
);
913 static const struct dev_pm_ops venc_pm_ops
= {
914 .runtime_suspend
= venc_runtime_suspend
,
915 .runtime_resume
= venc_runtime_resume
,
918 static const struct of_device_id venc_of_match
[] = {
919 { .compatible
= "ti,omap2-venc", },
920 { .compatible
= "ti,omap3-venc", },
921 { .compatible
= "ti,omap4-venc", },
925 static struct platform_driver omap_venchw_driver
= {
927 .remove
= venc_remove
,
929 .name
= "omapdss_venc",
931 .of_match_table
= venc_of_match
,
932 .suppress_bind_attrs
= true,
936 int __init
venc_init_platform_driver(void)
938 return platform_driver_register(&omap_venchw_driver
);
941 void venc_uninit_platform_driver(void)
943 platform_driver_unregister(&omap_venchw_driver
);