1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * i6300esb: Watchdog timer driver for Intel 6300ESB chipset
5 * (c) Copyright 2004 Google Inc.
6 * (c) Copyright 2005 David Härdeman <david@2gen.com>
8 * based on i810-tco.c which is in turn based on softdog.c
10 * The timer is implemented in the following I/O controller hubs:
11 * (See the intel documentation on http://developer.intel.com.)
12 * 6300ESB chip : document number 300641-004
15 * Initial version 0.01
18 * 20050210 David Härdeman <david@2gen.com>
19 * Ported driver to kernel 2.6
20 * 20171016 Radu Rendec <rrendec@arista.com>
21 * Change driver to use the watchdog subsystem
22 * Add support for multiple 6300ESB devices
26 * Includes, defines, variables, module parameters, ...
29 #include <linux/module.h>
30 #include <linux/types.h>
31 #include <linux/kernel.h>
34 #include <linux/miscdevice.h>
35 #include <linux/watchdog.h>
36 #include <linux/pci.h>
37 #include <linux/ioport.h>
38 #include <linux/uaccess.h>
41 /* Module and version information */
42 #define ESB_MODULE_NAME "i6300ESB timer"
44 /* PCI configuration registers */
45 #define ESB_CONFIG_REG 0x60 /* Config register */
46 #define ESB_LOCK_REG 0x68 /* WDT lock register */
48 /* Memory mapped registers */
49 #define ESB_TIMER1_REG(w) ((w)->base + 0x00)/* Timer1 value after each reset */
50 #define ESB_TIMER2_REG(w) ((w)->base + 0x04)/* Timer2 value after each reset */
51 #define ESB_GINTSR_REG(w) ((w)->base + 0x08)/* General Interrupt Status Reg */
52 #define ESB_RELOAD_REG(w) ((w)->base + 0x0c)/* Reload register */
54 /* Lock register bits */
55 #define ESB_WDT_FUNC (0x01 << 2) /* Watchdog functionality */
56 #define ESB_WDT_ENABLE (0x01 << 1) /* Enable WDT */
57 #define ESB_WDT_LOCK (0x01 << 0) /* Lock (nowayout) */
59 /* Config register bits */
60 #define ESB_WDT_REBOOT (0x01 << 5) /* Enable reboot on timeout */
61 #define ESB_WDT_FREQ (0x01 << 2) /* Decrement frequency */
62 #define ESB_WDT_INTTYPE (0x03 << 0) /* Interrupt type on timer1 timeout */
64 /* Reload register bits */
65 #define ESB_WDT_TIMEOUT (0x01 << 9) /* Watchdog timed out */
66 #define ESB_WDT_RELOAD (0x01 << 8) /* prevent timeout */
69 #define ESB_UNLOCK1 0x80 /* Step 1 to unlock reset registers */
70 #define ESB_UNLOCK2 0x86 /* Step 2 to unlock reset registers */
72 /* module parameters */
73 /* 30 sec default heartbeat (1 < heartbeat < 2*1023) */
74 #define ESB_HEARTBEAT_MIN 1
75 #define ESB_HEARTBEAT_MAX 2046
76 #define ESB_HEARTBEAT_DEFAULT 30
77 #define ESB_HEARTBEAT_RANGE __MODULE_STRING(ESB_HEARTBEAT_MIN) \
78 "<heartbeat<" __MODULE_STRING(ESB_HEARTBEAT_MAX)
79 static int heartbeat
; /* in seconds */
80 module_param(heartbeat
, int, 0);
81 MODULE_PARM_DESC(heartbeat
,
82 "Watchdog heartbeat in seconds. (" ESB_HEARTBEAT_RANGE
83 ", default=" __MODULE_STRING(ESB_HEARTBEAT_DEFAULT
) ")");
85 static bool nowayout
= WATCHDOG_NOWAYOUT
;
86 module_param(nowayout
, bool, 0);
87 MODULE_PARM_DESC(nowayout
,
88 "Watchdog cannot be stopped once started (default="
89 __MODULE_STRING(WATCHDOG_NOWAYOUT
) ")");
91 /* internal variables */
93 struct watchdog_device wdd
;
98 #define to_esb_dev(wptr) container_of(wptr, struct esb_dev, wdd)
101 * Some i6300ESB specific functions
105 * Prepare for reloading the timer by unlocking the proper registers.
106 * This is performed by first writing 0x80 followed by 0x86 to the
107 * reload register. After this the appropriate registers can be written
108 * to once before they need to be unlocked again.
110 static inline void esb_unlock_registers(struct esb_dev
*edev
)
112 writew(ESB_UNLOCK1
, ESB_RELOAD_REG(edev
));
113 writew(ESB_UNLOCK2
, ESB_RELOAD_REG(edev
));
116 static int esb_timer_start(struct watchdog_device
*wdd
)
118 struct esb_dev
*edev
= to_esb_dev(wdd
);
119 int _wdd_nowayout
= test_bit(WDOG_NO_WAY_OUT
, &wdd
->status
);
122 esb_unlock_registers(edev
);
123 writew(ESB_WDT_RELOAD
, ESB_RELOAD_REG(edev
));
124 /* Enable or Enable + Lock? */
125 val
= ESB_WDT_ENABLE
| (_wdd_nowayout
? ESB_WDT_LOCK
: 0x00);
126 pci_write_config_byte(edev
->pdev
, ESB_LOCK_REG
, val
);
130 static int esb_timer_stop(struct watchdog_device
*wdd
)
132 struct esb_dev
*edev
= to_esb_dev(wdd
);
135 /* First, reset timers as suggested by the docs */
136 esb_unlock_registers(edev
);
137 writew(ESB_WDT_RELOAD
, ESB_RELOAD_REG(edev
));
138 /* Then disable the WDT */
139 pci_write_config_byte(edev
->pdev
, ESB_LOCK_REG
, 0x0);
140 pci_read_config_byte(edev
->pdev
, ESB_LOCK_REG
, &val
);
142 /* Returns 0 if the timer was disabled, non-zero otherwise */
143 return val
& ESB_WDT_ENABLE
;
146 static int esb_timer_keepalive(struct watchdog_device
*wdd
)
148 struct esb_dev
*edev
= to_esb_dev(wdd
);
150 esb_unlock_registers(edev
);
151 writew(ESB_WDT_RELOAD
, ESB_RELOAD_REG(edev
));
152 /* FIXME: Do we need to flush anything here? */
156 static int esb_timer_set_heartbeat(struct watchdog_device
*wdd
,
159 struct esb_dev
*edev
= to_esb_dev(wdd
);
162 /* We shift by 9, so if we are passed a value of 1 sec,
163 * val will be 1 << 9 = 512, then write that to two
164 * timers => 2 * 512 = 1024 (which is decremented at 1KHz)
169 esb_unlock_registers(edev
);
170 writel(val
, ESB_TIMER1_REG(edev
));
173 esb_unlock_registers(edev
);
174 writel(val
, ESB_TIMER2_REG(edev
));
177 esb_unlock_registers(edev
);
178 writew(ESB_WDT_RELOAD
, ESB_RELOAD_REG(edev
));
180 /* FIXME: Do we need to flush everything out? */
188 * Watchdog Subsystem Interfaces
191 static struct watchdog_info esb_info
= {
192 .identity
= ESB_MODULE_NAME
,
193 .options
= WDIOF_SETTIMEOUT
| WDIOF_KEEPALIVEPING
| WDIOF_MAGICCLOSE
,
196 static const struct watchdog_ops esb_ops
= {
197 .owner
= THIS_MODULE
,
198 .start
= esb_timer_start
,
199 .stop
= esb_timer_stop
,
200 .set_timeout
= esb_timer_set_heartbeat
,
201 .ping
= esb_timer_keepalive
,
205 * Data for PCI driver interface
207 static const struct pci_device_id esb_pci_tbl
[] = {
208 { PCI_DEVICE(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ESB_9
), },
209 { 0, }, /* End of list */
211 MODULE_DEVICE_TABLE(pci
, esb_pci_tbl
);
214 * Init & exit routines
217 static unsigned char esb_getdevice(struct esb_dev
*edev
)
219 if (pci_enable_device(edev
->pdev
)) {
220 dev_err(&edev
->pdev
->dev
, "failed to enable device\n");
224 if (pci_request_region(edev
->pdev
, 0, ESB_MODULE_NAME
)) {
225 dev_err(&edev
->pdev
->dev
, "failed to request region\n");
229 edev
->base
= pci_ioremap_bar(edev
->pdev
, 0);
230 if (edev
->base
== NULL
) {
231 /* Something's wrong here, BASEADDR has to be set */
232 dev_err(&edev
->pdev
->dev
, "failed to get BASEADDR\n");
237 dev_set_drvdata(&edev
->pdev
->dev
, edev
);
241 pci_release_region(edev
->pdev
, 0);
243 pci_disable_device(edev
->pdev
);
248 static void esb_initdevice(struct esb_dev
*edev
)
255 * Bit 5 : 0 = Enable WDT_OUTPUT
256 * Bit 2 : 0 = set the timer frequency to the PCI clock
257 * divided by 2^15 (approx 1KHz).
258 * Bits 1:0 : 11 = WDT_INT_TYPE Disabled.
259 * The watchdog has two timers, it can be setup so that the
260 * expiry of timer1 results in an interrupt and the expiry of
261 * timer2 results in a reboot. We set it to not generate
262 * any interrupts as there is not much we can do with it
265 pci_write_config_word(edev
->pdev
, ESB_CONFIG_REG
, 0x0003);
267 /* Check that the WDT isn't already locked */
268 pci_read_config_byte(edev
->pdev
, ESB_LOCK_REG
, &val1
);
269 if (val1
& ESB_WDT_LOCK
)
270 dev_warn(&edev
->pdev
->dev
, "nowayout already set\n");
272 /* Set the timer to watchdog mode and disable it for now */
273 pci_write_config_byte(edev
->pdev
, ESB_LOCK_REG
, 0x00);
275 /* Check if the watchdog was previously triggered */
276 esb_unlock_registers(edev
);
277 val2
= readw(ESB_RELOAD_REG(edev
));
278 if (val2
& ESB_WDT_TIMEOUT
)
279 edev
->wdd
.bootstatus
= WDIOF_CARDRESET
;
281 /* Reset WDT_TIMEOUT flag and timers */
282 esb_unlock_registers(edev
);
283 writew((ESB_WDT_TIMEOUT
| ESB_WDT_RELOAD
), ESB_RELOAD_REG(edev
));
285 /* And set the correct timeout value */
286 esb_timer_set_heartbeat(&edev
->wdd
, edev
->wdd
.timeout
);
289 static int esb_probe(struct pci_dev
*pdev
,
290 const struct pci_device_id
*ent
)
292 struct esb_dev
*edev
;
295 edev
= devm_kzalloc(&pdev
->dev
, sizeof(*edev
), GFP_KERNEL
);
299 /* Check whether or not the hardware watchdog is there */
301 if (!esb_getdevice(edev
))
304 /* Initialize the watchdog and make sure it does not run */
305 edev
->wdd
.info
= &esb_info
;
306 edev
->wdd
.ops
= &esb_ops
;
307 edev
->wdd
.min_timeout
= ESB_HEARTBEAT_MIN
;
308 edev
->wdd
.max_timeout
= ESB_HEARTBEAT_MAX
;
309 edev
->wdd
.timeout
= ESB_HEARTBEAT_DEFAULT
;
310 watchdog_init_timeout(&edev
->wdd
, heartbeat
, NULL
);
311 watchdog_set_nowayout(&edev
->wdd
, nowayout
);
312 watchdog_stop_on_reboot(&edev
->wdd
);
313 watchdog_stop_on_unregister(&edev
->wdd
);
314 esb_initdevice(edev
);
316 /* Register the watchdog so that userspace has access to it */
317 ret
= watchdog_register_device(&edev
->wdd
);
321 "initialized. heartbeat=%d sec (nowayout=%d)\n",
322 edev
->wdd
.timeout
, nowayout
);
327 pci_release_region(edev
->pdev
, 0);
328 pci_disable_device(edev
->pdev
);
332 static void esb_remove(struct pci_dev
*pdev
)
334 struct esb_dev
*edev
= dev_get_drvdata(&pdev
->dev
);
336 watchdog_unregister_device(&edev
->wdd
);
338 pci_release_region(edev
->pdev
, 0);
339 pci_disable_device(edev
->pdev
);
342 static struct pci_driver esb_driver
= {
343 .name
= ESB_MODULE_NAME
,
344 .id_table
= esb_pci_tbl
,
346 .remove
= esb_remove
,
349 module_pci_driver(esb_driver
);
351 MODULE_AUTHOR("Ross Biro and David Härdeman");
352 MODULE_DESCRIPTION("Watchdog driver for Intel 6300ESB chipsets");
353 MODULE_LICENSE("GPL");