2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
30 #include <drm/radeon_drm.h>
31 #include "radeon_asic.h"
33 #include <linux/vga_switcheroo.h>
34 #include <linux/slab.h>
35 #include <linux/pm_runtime.h>
37 #if defined(CONFIG_VGA_SWITCHEROO)
38 bool radeon_has_atpx(void);
40 static inline bool radeon_has_atpx(void) { return false; }
44 * radeon_driver_unload_kms - Main unload function for KMS.
46 * @dev: drm dev pointer
48 * This is the main unload function for KMS (all asics).
49 * It calls radeon_modeset_fini() to tear down the
50 * displays, and radeon_device_fini() to tear down
51 * the rest of the device (CP, writeback, etc.).
52 * Returns 0 on success.
54 int radeon_driver_unload_kms(struct drm_device
*dev
)
56 struct radeon_device
*rdev
= dev
->dev_private
;
61 if (rdev
->rmmio
== NULL
)
64 pm_runtime_get_sync(dev
->dev
);
66 radeon_acpi_fini(rdev
);
68 radeon_modeset_fini(rdev
);
69 radeon_device_fini(rdev
);
73 dev
->dev_private
= NULL
;
78 * radeon_driver_load_kms - Main load function for KMS.
80 * @dev: drm dev pointer
81 * @flags: device flags
83 * This is the main load function for KMS (all asics).
84 * It calls radeon_device_init() to set up the non-display
85 * parts of the chip (asic init, CP, writeback, etc.), and
86 * radeon_modeset_init() to set up the display parts
87 * (crtcs, encoders, hotplug detect, etc.).
88 * Returns 0 on success, error on failure.
90 int radeon_driver_load_kms(struct drm_device
*dev
, unsigned long flags
)
92 struct radeon_device
*rdev
;
95 rdev
= kzalloc(sizeof(struct radeon_device
), GFP_KERNEL
);
99 dev
->dev_private
= (void *)rdev
;
101 /* update BUS flag */
102 if (drm_pci_device_is_agp(dev
)) {
103 flags
|= RADEON_IS_AGP
;
104 } else if (pci_is_pcie(dev
->pdev
)) {
105 flags
|= RADEON_IS_PCIE
;
107 flags
|= RADEON_IS_PCI
;
110 if ((radeon_runtime_pm
!= 0) &&
112 ((flags
& RADEON_IS_IGP
) == 0))
113 flags
|= RADEON_IS_PX
;
115 /* radeon_device_init should report only fatal error
116 * like memory allocation failure or iomapping failure,
117 * or memory manager initialization failure, it must
118 * properly initialize the GPU MC controller and permit
121 r
= radeon_device_init(rdev
, dev
, dev
->pdev
, flags
);
123 dev_err(&dev
->pdev
->dev
, "Fatal error during GPU init\n");
127 /* Again modeset_init should fail only on fatal error
128 * otherwise it should provide enough functionalities
129 * for shadowfb to run
131 r
= radeon_modeset_init(rdev
);
133 dev_err(&dev
->pdev
->dev
, "Fatal error during modeset init\n");
135 /* Call ACPI methods: require modeset init
136 * but failure is not fatal
139 acpi_status
= radeon_acpi_init(rdev
);
141 dev_dbg(&dev
->pdev
->dev
,
142 "Error during ACPI methods call\n");
145 if (radeon_is_px(dev
)) {
146 pm_runtime_use_autosuspend(dev
->dev
);
147 pm_runtime_set_autosuspend_delay(dev
->dev
, 5000);
148 pm_runtime_set_active(dev
->dev
);
149 pm_runtime_allow(dev
->dev
);
150 pm_runtime_mark_last_busy(dev
->dev
);
151 pm_runtime_put_autosuspend(dev
->dev
);
156 radeon_driver_unload_kms(dev
);
163 * radeon_set_filp_rights - Set filp right.
165 * @dev: drm dev pointer
170 * Sets the filp rights for the device (all asics).
172 static void radeon_set_filp_rights(struct drm_device
*dev
,
173 struct drm_file
**owner
,
174 struct drm_file
*applier
,
177 mutex_lock(&dev
->struct_mutex
);
182 } else if (*value
== 0) {
184 if (*owner
== applier
)
187 *value
= *owner
== applier
? 1 : 0;
188 mutex_unlock(&dev
->struct_mutex
);
192 * Userspace get information ioctl
195 * radeon_info_ioctl - answer a device specific request.
197 * @rdev: radeon device pointer
198 * @data: request object
201 * This function is used to pass device specific parameters to the userspace
202 * drivers. Examples include: pci device id, pipeline parms, tiling params,
204 * Returns 0 on success, -EINVAL on failure.
206 static int radeon_info_ioctl(struct drm_device
*dev
, void *data
, struct drm_file
*filp
)
208 struct radeon_device
*rdev
= dev
->dev_private
;
209 struct drm_radeon_info
*info
= data
;
210 struct radeon_mode_info
*minfo
= &rdev
->mode_info
;
211 uint32_t *value
, value_tmp
, *value_ptr
, value_size
;
213 struct drm_crtc
*crtc
;
216 value_ptr
= (uint32_t *)((unsigned long)info
->value
);
218 value_size
= sizeof(uint32_t);
220 switch (info
->request
) {
221 case RADEON_INFO_DEVICE_ID
:
222 *value
= dev
->pdev
->device
;
224 case RADEON_INFO_NUM_GB_PIPES
:
225 *value
= rdev
->num_gb_pipes
;
227 case RADEON_INFO_NUM_Z_PIPES
:
228 *value
= rdev
->num_z_pipes
;
230 case RADEON_INFO_ACCEL_WORKING
:
231 /* xf86-video-ati 6.13.0 relies on this being false for evergreen */
232 if ((rdev
->family
>= CHIP_CEDAR
) && (rdev
->family
<= CHIP_HEMLOCK
))
235 *value
= rdev
->accel_working
;
237 case RADEON_INFO_CRTC_FROM_ID
:
238 if (copy_from_user(value
, value_ptr
, sizeof(uint32_t))) {
239 DRM_ERROR("copy_from_user %s:%u\n", __func__
, __LINE__
);
242 for (i
= 0, found
= 0; i
< rdev
->num_crtc
; i
++) {
243 crtc
= (struct drm_crtc
*)minfo
->crtcs
[i
];
244 if (crtc
&& crtc
->base
.id
== *value
) {
245 struct radeon_crtc
*radeon_crtc
= to_radeon_crtc(crtc
);
246 *value
= radeon_crtc
->crtc_id
;
252 DRM_DEBUG_KMS("unknown crtc id %d\n", *value
);
256 case RADEON_INFO_ACCEL_WORKING2
:
257 *value
= rdev
->accel_working
;
259 case RADEON_INFO_TILING_CONFIG
:
260 if (rdev
->family
>= CHIP_BONAIRE
)
261 *value
= rdev
->config
.cik
.tile_config
;
262 else if (rdev
->family
>= CHIP_TAHITI
)
263 *value
= rdev
->config
.si
.tile_config
;
264 else if (rdev
->family
>= CHIP_CAYMAN
)
265 *value
= rdev
->config
.cayman
.tile_config
;
266 else if (rdev
->family
>= CHIP_CEDAR
)
267 *value
= rdev
->config
.evergreen
.tile_config
;
268 else if (rdev
->family
>= CHIP_RV770
)
269 *value
= rdev
->config
.rv770
.tile_config
;
270 else if (rdev
->family
>= CHIP_R600
)
271 *value
= rdev
->config
.r600
.tile_config
;
273 DRM_DEBUG_KMS("tiling config is r6xx+ only!\n");
277 case RADEON_INFO_WANT_HYPERZ
:
278 /* The "value" here is both an input and output parameter.
279 * If the input value is 1, filp requests hyper-z access.
280 * If the input value is 0, filp revokes its hyper-z access.
282 * When returning, the value is 1 if filp owns hyper-z access,
284 if (copy_from_user(value
, value_ptr
, sizeof(uint32_t))) {
285 DRM_ERROR("copy_from_user %s:%u\n", __func__
, __LINE__
);
289 DRM_DEBUG_KMS("WANT_HYPERZ: invalid value %d\n", *value
);
292 radeon_set_filp_rights(dev
, &rdev
->hyperz_filp
, filp
, value
);
294 case RADEON_INFO_WANT_CMASK
:
295 /* The same logic as Hyper-Z. */
296 if (copy_from_user(value
, value_ptr
, sizeof(uint32_t))) {
297 DRM_ERROR("copy_from_user %s:%u\n", __func__
, __LINE__
);
301 DRM_DEBUG_KMS("WANT_CMASK: invalid value %d\n", *value
);
304 radeon_set_filp_rights(dev
, &rdev
->cmask_filp
, filp
, value
);
306 case RADEON_INFO_CLOCK_CRYSTAL_FREQ
:
307 /* return clock value in KHz */
308 if (rdev
->asic
->get_xclk
)
309 *value
= radeon_get_xclk(rdev
) * 10;
311 *value
= rdev
->clock
.spll
.reference_freq
* 10;
313 case RADEON_INFO_NUM_BACKENDS
:
314 if (rdev
->family
>= CHIP_BONAIRE
)
315 *value
= rdev
->config
.cik
.max_backends_per_se
*
316 rdev
->config
.cik
.max_shader_engines
;
317 else if (rdev
->family
>= CHIP_TAHITI
)
318 *value
= rdev
->config
.si
.max_backends_per_se
*
319 rdev
->config
.si
.max_shader_engines
;
320 else if (rdev
->family
>= CHIP_CAYMAN
)
321 *value
= rdev
->config
.cayman
.max_backends_per_se
*
322 rdev
->config
.cayman
.max_shader_engines
;
323 else if (rdev
->family
>= CHIP_CEDAR
)
324 *value
= rdev
->config
.evergreen
.max_backends
;
325 else if (rdev
->family
>= CHIP_RV770
)
326 *value
= rdev
->config
.rv770
.max_backends
;
327 else if (rdev
->family
>= CHIP_R600
)
328 *value
= rdev
->config
.r600
.max_backends
;
333 case RADEON_INFO_NUM_TILE_PIPES
:
334 if (rdev
->family
>= CHIP_BONAIRE
)
335 *value
= rdev
->config
.cik
.max_tile_pipes
;
336 else if (rdev
->family
>= CHIP_TAHITI
)
337 *value
= rdev
->config
.si
.max_tile_pipes
;
338 else if (rdev
->family
>= CHIP_CAYMAN
)
339 *value
= rdev
->config
.cayman
.max_tile_pipes
;
340 else if (rdev
->family
>= CHIP_CEDAR
)
341 *value
= rdev
->config
.evergreen
.max_tile_pipes
;
342 else if (rdev
->family
>= CHIP_RV770
)
343 *value
= rdev
->config
.rv770
.max_tile_pipes
;
344 else if (rdev
->family
>= CHIP_R600
)
345 *value
= rdev
->config
.r600
.max_tile_pipes
;
350 case RADEON_INFO_FUSION_GART_WORKING
:
353 case RADEON_INFO_BACKEND_MAP
:
354 if (rdev
->family
>= CHIP_BONAIRE
)
355 *value
= rdev
->config
.cik
.backend_map
;
356 else if (rdev
->family
>= CHIP_TAHITI
)
357 *value
= rdev
->config
.si
.backend_map
;
358 else if (rdev
->family
>= CHIP_CAYMAN
)
359 *value
= rdev
->config
.cayman
.backend_map
;
360 else if (rdev
->family
>= CHIP_CEDAR
)
361 *value
= rdev
->config
.evergreen
.backend_map
;
362 else if (rdev
->family
>= CHIP_RV770
)
363 *value
= rdev
->config
.rv770
.backend_map
;
364 else if (rdev
->family
>= CHIP_R600
)
365 *value
= rdev
->config
.r600
.backend_map
;
370 case RADEON_INFO_VA_START
:
371 /* this is where we report if vm is supported or not */
372 if (rdev
->family
< CHIP_CAYMAN
)
374 *value
= RADEON_VA_RESERVED_SIZE
;
376 case RADEON_INFO_IB_VM_MAX_SIZE
:
377 /* this is where we report if vm is supported or not */
378 if (rdev
->family
< CHIP_CAYMAN
)
380 *value
= RADEON_IB_VM_MAX_SIZE
;
382 case RADEON_INFO_MAX_PIPES
:
383 if (rdev
->family
>= CHIP_BONAIRE
)
384 *value
= rdev
->config
.cik
.max_cu_per_sh
;
385 else if (rdev
->family
>= CHIP_TAHITI
)
386 *value
= rdev
->config
.si
.max_cu_per_sh
;
387 else if (rdev
->family
>= CHIP_CAYMAN
)
388 *value
= rdev
->config
.cayman
.max_pipes_per_simd
;
389 else if (rdev
->family
>= CHIP_CEDAR
)
390 *value
= rdev
->config
.evergreen
.max_pipes
;
391 else if (rdev
->family
>= CHIP_RV770
)
392 *value
= rdev
->config
.rv770
.max_pipes
;
393 else if (rdev
->family
>= CHIP_R600
)
394 *value
= rdev
->config
.r600
.max_pipes
;
399 case RADEON_INFO_TIMESTAMP
:
400 if (rdev
->family
< CHIP_R600
) {
401 DRM_DEBUG_KMS("timestamp is r6xx+ only!\n");
404 value
= (uint32_t*)&value64
;
405 value_size
= sizeof(uint64_t);
406 value64
= radeon_get_gpu_clock_counter(rdev
);
408 case RADEON_INFO_MAX_SE
:
409 if (rdev
->family
>= CHIP_BONAIRE
)
410 *value
= rdev
->config
.cik
.max_shader_engines
;
411 else if (rdev
->family
>= CHIP_TAHITI
)
412 *value
= rdev
->config
.si
.max_shader_engines
;
413 else if (rdev
->family
>= CHIP_CAYMAN
)
414 *value
= rdev
->config
.cayman
.max_shader_engines
;
415 else if (rdev
->family
>= CHIP_CEDAR
)
416 *value
= rdev
->config
.evergreen
.num_ses
;
420 case RADEON_INFO_MAX_SH_PER_SE
:
421 if (rdev
->family
>= CHIP_BONAIRE
)
422 *value
= rdev
->config
.cik
.max_sh_per_se
;
423 else if (rdev
->family
>= CHIP_TAHITI
)
424 *value
= rdev
->config
.si
.max_sh_per_se
;
428 case RADEON_INFO_FASTFB_WORKING
:
429 *value
= rdev
->fastfb_working
;
431 case RADEON_INFO_RING_WORKING
:
432 if (copy_from_user(value
, value_ptr
, sizeof(uint32_t))) {
433 DRM_ERROR("copy_from_user %s:%u\n", __func__
, __LINE__
);
437 case RADEON_CS_RING_GFX
:
438 case RADEON_CS_RING_COMPUTE
:
439 *value
= rdev
->ring
[RADEON_RING_TYPE_GFX_INDEX
].ready
;
441 case RADEON_CS_RING_DMA
:
442 *value
= rdev
->ring
[R600_RING_TYPE_DMA_INDEX
].ready
;
443 *value
|= rdev
->ring
[CAYMAN_RING_TYPE_DMA1_INDEX
].ready
;
445 case RADEON_CS_RING_UVD
:
446 *value
= rdev
->ring
[R600_RING_TYPE_UVD_INDEX
].ready
;
448 case RADEON_CS_RING_VCE
:
449 *value
= rdev
->ring
[TN_RING_TYPE_VCE1_INDEX
].ready
;
455 case RADEON_INFO_SI_TILE_MODE_ARRAY
:
456 if (rdev
->family
>= CHIP_BONAIRE
) {
457 value
= rdev
->config
.cik
.tile_mode_array
;
458 value_size
= sizeof(uint32_t)*32;
459 } else if (rdev
->family
>= CHIP_TAHITI
) {
460 value
= rdev
->config
.si
.tile_mode_array
;
461 value_size
= sizeof(uint32_t)*32;
463 DRM_DEBUG_KMS("tile mode array is si+ only!\n");
467 case RADEON_INFO_CIK_MACROTILE_MODE_ARRAY
:
468 if (rdev
->family
>= CHIP_BONAIRE
) {
469 value
= rdev
->config
.cik
.macrotile_mode_array
;
470 value_size
= sizeof(uint32_t)*16;
472 DRM_DEBUG_KMS("macrotile mode array is cik+ only!\n");
476 case RADEON_INFO_SI_CP_DMA_COMPUTE
:
479 case RADEON_INFO_SI_BACKEND_ENABLED_MASK
:
480 if (rdev
->family
>= CHIP_BONAIRE
) {
481 *value
= rdev
->config
.cik
.backend_enable_mask
;
482 } else if (rdev
->family
>= CHIP_TAHITI
) {
483 *value
= rdev
->config
.si
.backend_enable_mask
;
485 DRM_DEBUG_KMS("BACKEND_ENABLED_MASK is si+ only!\n");
488 case RADEON_INFO_MAX_SCLK
:
489 if ((rdev
->pm
.pm_method
== PM_METHOD_DPM
) &&
490 rdev
->pm
.dpm_enabled
)
491 *value
= rdev
->pm
.dpm
.dyn_state
.max_clock_voltage_on_ac
.sclk
* 10;
493 *value
= rdev
->pm
.default_sclk
* 10;
495 case RADEON_INFO_VCE_FW_VERSION
:
496 *value
= rdev
->vce
.fw_version
;
498 case RADEON_INFO_VCE_FB_VERSION
:
499 *value
= rdev
->vce
.fb_version
;
501 case RADEON_INFO_NUM_BYTES_MOVED
:
502 value
= (uint32_t*)&value64
;
503 value_size
= sizeof(uint64_t);
504 value64
= atomic64_read(&rdev
->num_bytes_moved
);
506 case RADEON_INFO_VRAM_USAGE
:
507 value
= (uint32_t*)&value64
;
508 value_size
= sizeof(uint64_t);
509 value64
= atomic64_read(&rdev
->vram_usage
);
511 case RADEON_INFO_GTT_USAGE
:
512 value
= (uint32_t*)&value64
;
513 value_size
= sizeof(uint64_t);
514 value64
= atomic64_read(&rdev
->gtt_usage
);
516 case RADEON_INFO_ACTIVE_CU_COUNT
:
517 if (rdev
->family
>= CHIP_BONAIRE
)
518 *value
= rdev
->config
.cik
.active_cus
;
519 else if (rdev
->family
>= CHIP_TAHITI
)
520 *value
= rdev
->config
.si
.active_cus
;
521 else if (rdev
->family
>= CHIP_CAYMAN
)
522 *value
= rdev
->config
.cayman
.active_simds
;
523 else if (rdev
->family
>= CHIP_CEDAR
)
524 *value
= rdev
->config
.evergreen
.active_simds
;
525 else if (rdev
->family
>= CHIP_RV770
)
526 *value
= rdev
->config
.rv770
.active_simds
;
527 else if (rdev
->family
>= CHIP_R600
)
528 *value
= rdev
->config
.r600
.active_simds
;
533 DRM_DEBUG_KMS("Invalid request %d\n", info
->request
);
536 if (copy_to_user(value_ptr
, (char*)value
, value_size
)) {
537 DRM_ERROR("copy_to_user %s:%u\n", __func__
, __LINE__
);
545 * Outdated mess for old drm with Xorg being in charge (void function now).
548 * radeon_driver_firstopen_kms - drm callback for last close
550 * @dev: drm dev pointer
552 * Switch vga switcheroo state after last close (all asics).
554 void radeon_driver_lastclose_kms(struct drm_device
*dev
)
556 vga_switcheroo_process_delayed_switch();
560 * radeon_driver_open_kms - drm callback for open
562 * @dev: drm dev pointer
563 * @file_priv: drm file
565 * On device open, init vm on cayman+ (all asics).
566 * Returns 0 on success, error on failure.
568 int radeon_driver_open_kms(struct drm_device
*dev
, struct drm_file
*file_priv
)
570 struct radeon_device
*rdev
= dev
->dev_private
;
573 file_priv
->driver_priv
= NULL
;
575 r
= pm_runtime_get_sync(dev
->dev
);
579 /* new gpu have virtual address space support */
580 if (rdev
->family
>= CHIP_CAYMAN
) {
581 struct radeon_fpriv
*fpriv
;
582 struct radeon_vm
*vm
;
585 fpriv
= kzalloc(sizeof(*fpriv
), GFP_KERNEL
);
586 if (unlikely(!fpriv
)) {
591 r
= radeon_vm_init(rdev
, vm
);
597 if (rdev
->accel_working
) {
598 r
= radeon_bo_reserve(rdev
->ring_tmp_bo
.bo
, false);
600 radeon_vm_fini(rdev
, vm
);
605 /* map the ib pool buffer read only into
606 * virtual address space */
607 vm
->ib_bo_va
= radeon_vm_bo_add(rdev
, vm
,
608 rdev
->ring_tmp_bo
.bo
);
609 r
= radeon_vm_bo_set_addr(rdev
, vm
->ib_bo_va
,
611 RADEON_VM_PAGE_READABLE
|
612 RADEON_VM_PAGE_SNOOPED
);
614 radeon_bo_unreserve(rdev
->ring_tmp_bo
.bo
);
616 radeon_vm_fini(rdev
, vm
);
621 file_priv
->driver_priv
= fpriv
;
624 pm_runtime_mark_last_busy(dev
->dev
);
625 pm_runtime_put_autosuspend(dev
->dev
);
630 * radeon_driver_postclose_kms - drm callback for post close
632 * @dev: drm dev pointer
633 * @file_priv: drm file
635 * On device post close, tear down vm on cayman+ (all asics).
637 void radeon_driver_postclose_kms(struct drm_device
*dev
,
638 struct drm_file
*file_priv
)
640 struct radeon_device
*rdev
= dev
->dev_private
;
642 /* new gpu have virtual address space support */
643 if (rdev
->family
>= CHIP_CAYMAN
&& file_priv
->driver_priv
) {
644 struct radeon_fpriv
*fpriv
= file_priv
->driver_priv
;
645 struct radeon_vm
*vm
= &fpriv
->vm
;
648 if (rdev
->accel_working
) {
649 r
= radeon_bo_reserve(rdev
->ring_tmp_bo
.bo
, false);
652 radeon_vm_bo_rmv(rdev
, vm
->ib_bo_va
);
653 radeon_bo_unreserve(rdev
->ring_tmp_bo
.bo
);
657 radeon_vm_fini(rdev
, vm
);
659 file_priv
->driver_priv
= NULL
;
664 * radeon_driver_preclose_kms - drm callback for pre close
666 * @dev: drm dev pointer
667 * @file_priv: drm file
669 * On device pre close, tear down hyperz and cmask filps on r1xx-r5xx
672 void radeon_driver_preclose_kms(struct drm_device
*dev
,
673 struct drm_file
*file_priv
)
675 struct radeon_device
*rdev
= dev
->dev_private
;
676 if (rdev
->hyperz_filp
== file_priv
)
677 rdev
->hyperz_filp
= NULL
;
678 if (rdev
->cmask_filp
== file_priv
)
679 rdev
->cmask_filp
= NULL
;
680 radeon_uvd_free_handles(rdev
, file_priv
);
681 radeon_vce_free_handles(rdev
, file_priv
);
685 * VBlank related functions.
688 * radeon_get_vblank_counter_kms - get frame count
690 * @dev: drm dev pointer
691 * @crtc: crtc to get the frame count from
693 * Gets the frame count on the requested crtc (all asics).
694 * Returns frame count on success, -EINVAL on failure.
696 u32
radeon_get_vblank_counter_kms(struct drm_device
*dev
, int crtc
)
698 struct radeon_device
*rdev
= dev
->dev_private
;
700 if (crtc
< 0 || crtc
>= rdev
->num_crtc
) {
701 DRM_ERROR("Invalid crtc %d\n", crtc
);
705 return radeon_get_vblank_counter(rdev
, crtc
);
709 * radeon_enable_vblank_kms - enable vblank interrupt
711 * @dev: drm dev pointer
712 * @crtc: crtc to enable vblank interrupt for
714 * Enable the interrupt on the requested crtc (all asics).
715 * Returns 0 on success, -EINVAL on failure.
717 int radeon_enable_vblank_kms(struct drm_device
*dev
, int crtc
)
719 struct radeon_device
*rdev
= dev
->dev_private
;
720 unsigned long irqflags
;
723 if (crtc
< 0 || crtc
>= rdev
->num_crtc
) {
724 DRM_ERROR("Invalid crtc %d\n", crtc
);
728 spin_lock_irqsave(&rdev
->irq
.lock
, irqflags
);
729 rdev
->irq
.crtc_vblank_int
[crtc
] = true;
730 r
= radeon_irq_set(rdev
);
731 spin_unlock_irqrestore(&rdev
->irq
.lock
, irqflags
);
736 * radeon_disable_vblank_kms - disable vblank interrupt
738 * @dev: drm dev pointer
739 * @crtc: crtc to disable vblank interrupt for
741 * Disable the interrupt on the requested crtc (all asics).
743 void radeon_disable_vblank_kms(struct drm_device
*dev
, int crtc
)
745 struct radeon_device
*rdev
= dev
->dev_private
;
746 unsigned long irqflags
;
748 if (crtc
< 0 || crtc
>= rdev
->num_crtc
) {
749 DRM_ERROR("Invalid crtc %d\n", crtc
);
753 spin_lock_irqsave(&rdev
->irq
.lock
, irqflags
);
754 rdev
->irq
.crtc_vblank_int
[crtc
] = false;
755 radeon_irq_set(rdev
);
756 spin_unlock_irqrestore(&rdev
->irq
.lock
, irqflags
);
760 * radeon_get_vblank_timestamp_kms - get vblank timestamp
762 * @dev: drm dev pointer
763 * @crtc: crtc to get the timestamp for
764 * @max_error: max error
765 * @vblank_time: time value
766 * @flags: flags passed to the driver
768 * Gets the timestamp on the requested crtc based on the
769 * scanout position. (all asics).
770 * Returns postive status flags on success, negative error on failure.
772 int radeon_get_vblank_timestamp_kms(struct drm_device
*dev
, int crtc
,
774 struct timeval
*vblank_time
,
777 struct drm_crtc
*drmcrtc
;
778 struct radeon_device
*rdev
= dev
->dev_private
;
780 if (crtc
< 0 || crtc
>= dev
->num_crtcs
) {
781 DRM_ERROR("Invalid crtc %d\n", crtc
);
785 /* Get associated drm_crtc: */
786 drmcrtc
= &rdev
->mode_info
.crtcs
[crtc
]->base
;
788 /* Helper routine in DRM core does all the work: */
789 return drm_calc_vbltimestamp_from_scanoutpos(dev
, crtc
, max_error
,
791 drmcrtc
, &drmcrtc
->hwmode
);
794 #define KMS_INVALID_IOCTL(name) \
795 static int name(struct drm_device *dev, void *data, struct drm_file \
798 DRM_ERROR("invalid ioctl with kms %s\n", __func__); \
803 * All these ioctls are invalid in kms world.
805 KMS_INVALID_IOCTL(radeon_cp_init_kms
)
806 KMS_INVALID_IOCTL(radeon_cp_start_kms
)
807 KMS_INVALID_IOCTL(radeon_cp_stop_kms
)
808 KMS_INVALID_IOCTL(radeon_cp_reset_kms
)
809 KMS_INVALID_IOCTL(radeon_cp_idle_kms
)
810 KMS_INVALID_IOCTL(radeon_cp_resume_kms
)
811 KMS_INVALID_IOCTL(radeon_engine_reset_kms
)
812 KMS_INVALID_IOCTL(radeon_fullscreen_kms
)
813 KMS_INVALID_IOCTL(radeon_cp_swap_kms
)
814 KMS_INVALID_IOCTL(radeon_cp_clear_kms
)
815 KMS_INVALID_IOCTL(radeon_cp_vertex_kms
)
816 KMS_INVALID_IOCTL(radeon_cp_indices_kms
)
817 KMS_INVALID_IOCTL(radeon_cp_texture_kms
)
818 KMS_INVALID_IOCTL(radeon_cp_stipple_kms
)
819 KMS_INVALID_IOCTL(radeon_cp_indirect_kms
)
820 KMS_INVALID_IOCTL(radeon_cp_vertex2_kms
)
821 KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms
)
822 KMS_INVALID_IOCTL(radeon_cp_getparam_kms
)
823 KMS_INVALID_IOCTL(radeon_cp_flip_kms
)
824 KMS_INVALID_IOCTL(radeon_mem_alloc_kms
)
825 KMS_INVALID_IOCTL(radeon_mem_free_kms
)
826 KMS_INVALID_IOCTL(radeon_mem_init_heap_kms
)
827 KMS_INVALID_IOCTL(radeon_irq_emit_kms
)
828 KMS_INVALID_IOCTL(radeon_irq_wait_kms
)
829 KMS_INVALID_IOCTL(radeon_cp_setparam_kms
)
830 KMS_INVALID_IOCTL(radeon_surface_alloc_kms
)
831 KMS_INVALID_IOCTL(radeon_surface_free_kms
)
834 const struct drm_ioctl_desc radeon_ioctls_kms
[] = {
835 DRM_IOCTL_DEF_DRV(RADEON_CP_INIT
, radeon_cp_init_kms
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
836 DRM_IOCTL_DEF_DRV(RADEON_CP_START
, radeon_cp_start_kms
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
837 DRM_IOCTL_DEF_DRV(RADEON_CP_STOP
, radeon_cp_stop_kms
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
838 DRM_IOCTL_DEF_DRV(RADEON_CP_RESET
, radeon_cp_reset_kms
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
839 DRM_IOCTL_DEF_DRV(RADEON_CP_IDLE
, radeon_cp_idle_kms
, DRM_AUTH
),
840 DRM_IOCTL_DEF_DRV(RADEON_CP_RESUME
, radeon_cp_resume_kms
, DRM_AUTH
),
841 DRM_IOCTL_DEF_DRV(RADEON_RESET
, radeon_engine_reset_kms
, DRM_AUTH
),
842 DRM_IOCTL_DEF_DRV(RADEON_FULLSCREEN
, radeon_fullscreen_kms
, DRM_AUTH
),
843 DRM_IOCTL_DEF_DRV(RADEON_SWAP
, radeon_cp_swap_kms
, DRM_AUTH
),
844 DRM_IOCTL_DEF_DRV(RADEON_CLEAR
, radeon_cp_clear_kms
, DRM_AUTH
),
845 DRM_IOCTL_DEF_DRV(RADEON_VERTEX
, radeon_cp_vertex_kms
, DRM_AUTH
),
846 DRM_IOCTL_DEF_DRV(RADEON_INDICES
, radeon_cp_indices_kms
, DRM_AUTH
),
847 DRM_IOCTL_DEF_DRV(RADEON_TEXTURE
, radeon_cp_texture_kms
, DRM_AUTH
),
848 DRM_IOCTL_DEF_DRV(RADEON_STIPPLE
, radeon_cp_stipple_kms
, DRM_AUTH
),
849 DRM_IOCTL_DEF_DRV(RADEON_INDIRECT
, radeon_cp_indirect_kms
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
850 DRM_IOCTL_DEF_DRV(RADEON_VERTEX2
, radeon_cp_vertex2_kms
, DRM_AUTH
),
851 DRM_IOCTL_DEF_DRV(RADEON_CMDBUF
, radeon_cp_cmdbuf_kms
, DRM_AUTH
),
852 DRM_IOCTL_DEF_DRV(RADEON_GETPARAM
, radeon_cp_getparam_kms
, DRM_AUTH
),
853 DRM_IOCTL_DEF_DRV(RADEON_FLIP
, radeon_cp_flip_kms
, DRM_AUTH
),
854 DRM_IOCTL_DEF_DRV(RADEON_ALLOC
, radeon_mem_alloc_kms
, DRM_AUTH
),
855 DRM_IOCTL_DEF_DRV(RADEON_FREE
, radeon_mem_free_kms
, DRM_AUTH
),
856 DRM_IOCTL_DEF_DRV(RADEON_INIT_HEAP
, radeon_mem_init_heap_kms
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
857 DRM_IOCTL_DEF_DRV(RADEON_IRQ_EMIT
, radeon_irq_emit_kms
, DRM_AUTH
),
858 DRM_IOCTL_DEF_DRV(RADEON_IRQ_WAIT
, radeon_irq_wait_kms
, DRM_AUTH
),
859 DRM_IOCTL_DEF_DRV(RADEON_SETPARAM
, radeon_cp_setparam_kms
, DRM_AUTH
),
860 DRM_IOCTL_DEF_DRV(RADEON_SURF_ALLOC
, radeon_surface_alloc_kms
, DRM_AUTH
),
861 DRM_IOCTL_DEF_DRV(RADEON_SURF_FREE
, radeon_surface_free_kms
, DRM_AUTH
),
863 DRM_IOCTL_DEF_DRV(RADEON_GEM_INFO
, radeon_gem_info_ioctl
, DRM_AUTH
|DRM_UNLOCKED
|DRM_RENDER_ALLOW
),
864 DRM_IOCTL_DEF_DRV(RADEON_GEM_CREATE
, radeon_gem_create_ioctl
, DRM_AUTH
|DRM_UNLOCKED
|DRM_RENDER_ALLOW
),
865 DRM_IOCTL_DEF_DRV(RADEON_GEM_MMAP
, radeon_gem_mmap_ioctl
, DRM_AUTH
|DRM_UNLOCKED
|DRM_RENDER_ALLOW
),
866 DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_DOMAIN
, radeon_gem_set_domain_ioctl
, DRM_AUTH
|DRM_UNLOCKED
|DRM_RENDER_ALLOW
),
867 DRM_IOCTL_DEF_DRV(RADEON_GEM_PREAD
, radeon_gem_pread_ioctl
, DRM_AUTH
|DRM_UNLOCKED
),
868 DRM_IOCTL_DEF_DRV(RADEON_GEM_PWRITE
, radeon_gem_pwrite_ioctl
, DRM_AUTH
|DRM_UNLOCKED
),
869 DRM_IOCTL_DEF_DRV(RADEON_GEM_WAIT_IDLE
, radeon_gem_wait_idle_ioctl
, DRM_AUTH
|DRM_UNLOCKED
|DRM_RENDER_ALLOW
),
870 DRM_IOCTL_DEF_DRV(RADEON_CS
, radeon_cs_ioctl
, DRM_AUTH
|DRM_UNLOCKED
|DRM_RENDER_ALLOW
),
871 DRM_IOCTL_DEF_DRV(RADEON_INFO
, radeon_info_ioctl
, DRM_AUTH
|DRM_UNLOCKED
|DRM_RENDER_ALLOW
),
872 DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_TILING
, radeon_gem_set_tiling_ioctl
, DRM_AUTH
|DRM_UNLOCKED
|DRM_RENDER_ALLOW
),
873 DRM_IOCTL_DEF_DRV(RADEON_GEM_GET_TILING
, radeon_gem_get_tiling_ioctl
, DRM_AUTH
|DRM_UNLOCKED
|DRM_RENDER_ALLOW
),
874 DRM_IOCTL_DEF_DRV(RADEON_GEM_BUSY
, radeon_gem_busy_ioctl
, DRM_AUTH
|DRM_UNLOCKED
|DRM_RENDER_ALLOW
),
875 DRM_IOCTL_DEF_DRV(RADEON_GEM_VA
, radeon_gem_va_ioctl
, DRM_AUTH
|DRM_UNLOCKED
|DRM_RENDER_ALLOW
),
876 DRM_IOCTL_DEF_DRV(RADEON_GEM_OP
, radeon_gem_op_ioctl
, DRM_AUTH
|DRM_UNLOCKED
|DRM_RENDER_ALLOW
),
878 int radeon_max_kms_ioctl
= ARRAY_SIZE(radeon_ioctls_kms
);