staging: xgifb: vb_setmode: make XGI_SetXG27FPBits() static
[linux/fpc-iii.git] / sound / soc / codecs / sgtl5000.c
blobd15695d1c27397a7b3f2966c1806584e5e9a39bc
1 /*
2 * sgtl5000.c -- SGTL5000 ALSA SoC Audio driver
4 * Copyright 2010-2011 Freescale Semiconductor, Inc. All Rights Reserved.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
11 #include <linux/module.h>
12 #include <linux/moduleparam.h>
13 #include <linux/init.h>
14 #include <linux/delay.h>
15 #include <linux/slab.h>
16 #include <linux/pm.h>
17 #include <linux/i2c.h>
18 #include <linux/clk.h>
19 #include <linux/platform_device.h>
20 #include <linux/regulator/driver.h>
21 #include <linux/regulator/machine.h>
22 #include <linux/regulator/consumer.h>
23 #include <linux/of_device.h>
24 #include <sound/core.h>
25 #include <sound/tlv.h>
26 #include <sound/pcm.h>
27 #include <sound/pcm_params.h>
28 #include <sound/soc.h>
29 #include <sound/soc-dapm.h>
30 #include <sound/initval.h>
32 #include "sgtl5000.h"
34 #define SGTL5000_DAP_REG_OFFSET 0x0100
35 #define SGTL5000_MAX_REG_OFFSET 0x013A
37 /* default value of sgtl5000 registers */
38 static const u16 sgtl5000_regs[SGTL5000_MAX_REG_OFFSET] = {
39 [SGTL5000_CHIP_CLK_CTRL] = 0x0008,
40 [SGTL5000_CHIP_I2S_CTRL] = 0x0010,
41 [SGTL5000_CHIP_SSS_CTRL] = 0x0008,
42 [SGTL5000_CHIP_DAC_VOL] = 0x3c3c,
43 [SGTL5000_CHIP_PAD_STRENGTH] = 0x015f,
44 [SGTL5000_CHIP_ANA_HP_CTRL] = 0x1818,
45 [SGTL5000_CHIP_ANA_CTRL] = 0x0111,
46 [SGTL5000_CHIP_LINE_OUT_VOL] = 0x0404,
47 [SGTL5000_CHIP_ANA_POWER] = 0x7060,
48 [SGTL5000_CHIP_PLL_CTRL] = 0x5000,
49 [SGTL5000_DAP_BASS_ENHANCE] = 0x0040,
50 [SGTL5000_DAP_BASS_ENHANCE_CTRL] = 0x051f,
51 [SGTL5000_DAP_SURROUND] = 0x0040,
52 [SGTL5000_DAP_EQ_BASS_BAND0] = 0x002f,
53 [SGTL5000_DAP_EQ_BASS_BAND1] = 0x002f,
54 [SGTL5000_DAP_EQ_BASS_BAND2] = 0x002f,
55 [SGTL5000_DAP_EQ_BASS_BAND3] = 0x002f,
56 [SGTL5000_DAP_EQ_BASS_BAND4] = 0x002f,
57 [SGTL5000_DAP_MAIN_CHAN] = 0x8000,
58 [SGTL5000_DAP_AVC_CTRL] = 0x0510,
59 [SGTL5000_DAP_AVC_THRESHOLD] = 0x1473,
60 [SGTL5000_DAP_AVC_ATTACK] = 0x0028,
61 [SGTL5000_DAP_AVC_DECAY] = 0x0050,
64 /* regulator supplies for sgtl5000, VDDD is an optional external supply */
65 enum sgtl5000_regulator_supplies {
66 VDDA,
67 VDDIO,
68 VDDD,
69 SGTL5000_SUPPLY_NUM
72 /* vddd is optional supply */
73 static const char *supply_names[SGTL5000_SUPPLY_NUM] = {
74 "VDDA",
75 "VDDIO",
76 "VDDD"
79 #define LDO_CONSUMER_NAME "VDDD_LDO"
80 #define LDO_VOLTAGE 1200000
82 static struct regulator_consumer_supply ldo_consumer[] = {
83 REGULATOR_SUPPLY(LDO_CONSUMER_NAME, NULL),
86 static struct regulator_init_data ldo_init_data = {
87 .constraints = {
88 .min_uV = 850000,
89 .max_uV = 1600000,
90 .valid_modes_mask = REGULATOR_MODE_NORMAL,
91 .valid_ops_mask = REGULATOR_CHANGE_STATUS,
93 .num_consumer_supplies = 1,
94 .consumer_supplies = &ldo_consumer[0],
98 * sgtl5000 internal ldo regulator,
99 * enabled when VDDD not provided
101 struct ldo_regulator {
102 struct regulator_desc desc;
103 struct regulator_dev *dev;
104 int voltage;
105 void *codec_data;
106 bool enabled;
109 /* sgtl5000 private structure in codec */
110 struct sgtl5000_priv {
111 int sysclk; /* sysclk rate */
112 int master; /* i2s master or not */
113 int fmt; /* i2s data format */
114 struct regulator_bulk_data supplies[SGTL5000_SUPPLY_NUM];
115 struct ldo_regulator *ldo;
119 * mic_bias power on/off share the same register bits with
120 * output impedance of mic bias, when power on mic bias, we
121 * need reclaim it to impedance value.
122 * 0x0 = Powered off
123 * 0x1 = 2Kohm
124 * 0x2 = 4Kohm
125 * 0x3 = 8Kohm
127 static int mic_bias_event(struct snd_soc_dapm_widget *w,
128 struct snd_kcontrol *kcontrol, int event)
130 switch (event) {
131 case SND_SOC_DAPM_POST_PMU:
132 /* change mic bias resistor to 4Kohm */
133 snd_soc_update_bits(w->codec, SGTL5000_CHIP_MIC_CTRL,
134 SGTL5000_BIAS_R_MASK,
135 SGTL5000_BIAS_R_4k << SGTL5000_BIAS_R_SHIFT);
136 break;
138 case SND_SOC_DAPM_PRE_PMD:
139 snd_soc_update_bits(w->codec, SGTL5000_CHIP_MIC_CTRL,
140 SGTL5000_BIAS_R_MASK, 0);
141 break;
143 return 0;
147 * using codec assist to small pop, hp_powerup or lineout_powerup
148 * should stay setting until vag_powerup is fully ramped down,
149 * vag fully ramped down require 400ms.
151 static int small_pop_event(struct snd_soc_dapm_widget *w,
152 struct snd_kcontrol *kcontrol, int event)
154 switch (event) {
155 case SND_SOC_DAPM_PRE_PMU:
156 snd_soc_update_bits(w->codec, SGTL5000_CHIP_ANA_POWER,
157 SGTL5000_VAG_POWERUP, SGTL5000_VAG_POWERUP);
158 break;
160 case SND_SOC_DAPM_PRE_PMD:
161 snd_soc_update_bits(w->codec, SGTL5000_CHIP_ANA_POWER,
162 SGTL5000_VAG_POWERUP, 0);
163 msleep(400);
164 break;
165 default:
166 break;
169 return 0;
172 /* input sources for ADC */
173 static const char *adc_mux_text[] = {
174 "MIC_IN", "LINE_IN"
177 static const struct soc_enum adc_enum =
178 SOC_ENUM_SINGLE(SGTL5000_CHIP_ANA_CTRL, 2, 2, adc_mux_text);
180 static const struct snd_kcontrol_new adc_mux =
181 SOC_DAPM_ENUM("Capture Mux", adc_enum);
183 /* input sources for DAC */
184 static const char *dac_mux_text[] = {
185 "DAC", "LINE_IN"
188 static const struct soc_enum dac_enum =
189 SOC_ENUM_SINGLE(SGTL5000_CHIP_ANA_CTRL, 6, 2, dac_mux_text);
191 static const struct snd_kcontrol_new dac_mux =
192 SOC_DAPM_ENUM("Headphone Mux", dac_enum);
194 static const struct snd_soc_dapm_widget sgtl5000_dapm_widgets[] = {
195 SND_SOC_DAPM_INPUT("LINE_IN"),
196 SND_SOC_DAPM_INPUT("MIC_IN"),
198 SND_SOC_DAPM_OUTPUT("HP_OUT"),
199 SND_SOC_DAPM_OUTPUT("LINE_OUT"),
201 SND_SOC_DAPM_MICBIAS_E("Mic Bias", SGTL5000_CHIP_MIC_CTRL, 8, 0,
202 mic_bias_event,
203 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
205 SND_SOC_DAPM_PGA_E("HP", SGTL5000_CHIP_ANA_POWER, 4, 0, NULL, 0,
206 small_pop_event,
207 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
208 SND_SOC_DAPM_PGA_E("LO", SGTL5000_CHIP_ANA_POWER, 0, 0, NULL, 0,
209 small_pop_event,
210 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
212 SND_SOC_DAPM_MUX("Capture Mux", SND_SOC_NOPM, 0, 0, &adc_mux),
213 SND_SOC_DAPM_MUX("Headphone Mux", SND_SOC_NOPM, 0, 0, &dac_mux),
215 /* aif for i2s input */
216 SND_SOC_DAPM_AIF_IN("AIFIN", "Playback",
217 0, SGTL5000_CHIP_DIG_POWER,
218 0, 0),
220 /* aif for i2s output */
221 SND_SOC_DAPM_AIF_OUT("AIFOUT", "Capture",
222 0, SGTL5000_CHIP_DIG_POWER,
223 1, 0),
225 SND_SOC_DAPM_ADC("ADC", "Capture", SGTL5000_CHIP_ANA_POWER, 1, 0),
227 SND_SOC_DAPM_DAC("DAC", "Playback", SGTL5000_CHIP_ANA_POWER, 3, 0),
230 /* routes for sgtl5000 */
231 static const struct snd_soc_dapm_route audio_map[] = {
232 {"Capture Mux", "LINE_IN", "LINE_IN"}, /* line_in --> adc_mux */
233 {"Capture Mux", "MIC_IN", "MIC_IN"}, /* mic_in --> adc_mux */
235 {"ADC", NULL, "Capture Mux"}, /* adc_mux --> adc */
236 {"AIFOUT", NULL, "ADC"}, /* adc --> i2s_out */
238 {"DAC", NULL, "AIFIN"}, /* i2s-->dac,skip audio mux */
239 {"Headphone Mux", "DAC", "DAC"}, /* dac --> hp_mux */
240 {"LO", NULL, "DAC"}, /* dac --> line_out */
242 {"Headphone Mux", "LINE_IN", "LINE_IN"},/* line_in --> hp_mux */
243 {"HP", NULL, "Headphone Mux"}, /* hp_mux --> hp */
245 {"LINE_OUT", NULL, "LO"},
246 {"HP_OUT", NULL, "HP"},
249 /* custom function to fetch info of PCM playback volume */
250 static int dac_info_volsw(struct snd_kcontrol *kcontrol,
251 struct snd_ctl_elem_info *uinfo)
253 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
254 uinfo->count = 2;
255 uinfo->value.integer.min = 0;
256 uinfo->value.integer.max = 0xfc - 0x3c;
257 return 0;
261 * custom function to get of PCM playback volume
263 * dac volume register
264 * 15-------------8-7--------------0
265 * | R channel vol | L channel vol |
266 * -------------------------------
268 * PCM volume with 0.5017 dB steps from 0 to -90 dB
270 * register values map to dB
271 * 0x3B and less = Reserved
272 * 0x3C = 0 dB
273 * 0x3D = -0.5 dB
274 * 0xF0 = -90 dB
275 * 0xFC and greater = Muted
277 * register value map to userspace value
279 * register value 0x3c(0dB) 0xf0(-90dB)0xfc
280 * ------------------------------
281 * userspace value 0xc0 0
283 static int dac_get_volsw(struct snd_kcontrol *kcontrol,
284 struct snd_ctl_elem_value *ucontrol)
286 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
287 int reg;
288 int l;
289 int r;
291 reg = snd_soc_read(codec, SGTL5000_CHIP_DAC_VOL);
293 /* get left channel volume */
294 l = (reg & SGTL5000_DAC_VOL_LEFT_MASK) >> SGTL5000_DAC_VOL_LEFT_SHIFT;
296 /* get right channel volume */
297 r = (reg & SGTL5000_DAC_VOL_RIGHT_MASK) >> SGTL5000_DAC_VOL_RIGHT_SHIFT;
299 /* make sure value fall in (0x3c,0xfc) */
300 l = clamp(l, 0x3c, 0xfc);
301 r = clamp(r, 0x3c, 0xfc);
303 /* invert it and map to userspace value */
304 l = 0xfc - l;
305 r = 0xfc - r;
307 ucontrol->value.integer.value[0] = l;
308 ucontrol->value.integer.value[1] = r;
310 return 0;
314 * custom function to put of PCM playback volume
316 * dac volume register
317 * 15-------------8-7--------------0
318 * | R channel vol | L channel vol |
319 * -------------------------------
321 * PCM volume with 0.5017 dB steps from 0 to -90 dB
323 * register values map to dB
324 * 0x3B and less = Reserved
325 * 0x3C = 0 dB
326 * 0x3D = -0.5 dB
327 * 0xF0 = -90 dB
328 * 0xFC and greater = Muted
330 * userspace value map to register value
332 * userspace value 0xc0 0
333 * ------------------------------
334 * register value 0x3c(0dB) 0xf0(-90dB)0xfc
336 static int dac_put_volsw(struct snd_kcontrol *kcontrol,
337 struct snd_ctl_elem_value *ucontrol)
339 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
340 int reg;
341 int l;
342 int r;
344 l = ucontrol->value.integer.value[0];
345 r = ucontrol->value.integer.value[1];
347 /* make sure userspace volume fall in (0, 0xfc-0x3c) */
348 l = clamp(l, 0, 0xfc - 0x3c);
349 r = clamp(r, 0, 0xfc - 0x3c);
351 /* invert it, get the value can be set to register */
352 l = 0xfc - l;
353 r = 0xfc - r;
355 /* shift to get the register value */
356 reg = l << SGTL5000_DAC_VOL_LEFT_SHIFT |
357 r << SGTL5000_DAC_VOL_RIGHT_SHIFT;
359 snd_soc_write(codec, SGTL5000_CHIP_DAC_VOL, reg);
361 return 0;
364 static const DECLARE_TLV_DB_SCALE(capture_6db_attenuate, -600, 600, 0);
366 /* tlv for mic gain, 0db 20db 30db 40db */
367 static const unsigned int mic_gain_tlv[] = {
368 TLV_DB_RANGE_HEAD(4),
369 0, 0, TLV_DB_SCALE_ITEM(0, 0, 0),
370 1, 3, TLV_DB_SCALE_ITEM(2000, 1000, 0),
373 /* tlv for hp volume, -51.5db to 12.0db, step .5db */
374 static const DECLARE_TLV_DB_SCALE(headphone_volume, -5150, 50, 0);
376 static const struct snd_kcontrol_new sgtl5000_snd_controls[] = {
377 /* SOC_DOUBLE_S8_TLV with invert */
379 .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
380 .name = "PCM Playback Volume",
381 .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |
382 SNDRV_CTL_ELEM_ACCESS_READWRITE,
383 .info = dac_info_volsw,
384 .get = dac_get_volsw,
385 .put = dac_put_volsw,
388 SOC_DOUBLE("Capture Volume", SGTL5000_CHIP_ANA_ADC_CTRL, 0, 4, 0xf, 0),
389 SOC_SINGLE_TLV("Capture Attenuate Switch (-6dB)",
390 SGTL5000_CHIP_ANA_ADC_CTRL,
391 8, 2, 0, capture_6db_attenuate),
392 SOC_SINGLE("Capture ZC Switch", SGTL5000_CHIP_ANA_CTRL, 1, 1, 0),
394 SOC_DOUBLE_TLV("Headphone Playback Volume",
395 SGTL5000_CHIP_ANA_HP_CTRL,
396 0, 8,
397 0x7f, 1,
398 headphone_volume),
399 SOC_SINGLE("Headphone Playback ZC Switch", SGTL5000_CHIP_ANA_CTRL,
400 5, 1, 0),
402 SOC_SINGLE_TLV("Mic Volume", SGTL5000_CHIP_MIC_CTRL,
403 0, 4, 0, mic_gain_tlv),
406 /* mute the codec used by alsa core */
407 static int sgtl5000_digital_mute(struct snd_soc_dai *codec_dai, int mute)
409 struct snd_soc_codec *codec = codec_dai->codec;
410 u16 adcdac_ctrl = SGTL5000_DAC_MUTE_LEFT | SGTL5000_DAC_MUTE_RIGHT;
412 snd_soc_update_bits(codec, SGTL5000_CHIP_ADCDAC_CTRL,
413 adcdac_ctrl, mute ? adcdac_ctrl : 0);
415 return 0;
418 /* set codec format */
419 static int sgtl5000_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
421 struct snd_soc_codec *codec = codec_dai->codec;
422 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
423 u16 i2sctl = 0;
425 sgtl5000->master = 0;
427 * i2s clock and frame master setting.
428 * ONLY support:
429 * - clock and frame slave,
430 * - clock and frame master
432 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
433 case SND_SOC_DAIFMT_CBS_CFS:
434 break;
435 case SND_SOC_DAIFMT_CBM_CFM:
436 i2sctl |= SGTL5000_I2S_MASTER;
437 sgtl5000->master = 1;
438 break;
439 default:
440 return -EINVAL;
443 /* setting i2s data format */
444 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
445 case SND_SOC_DAIFMT_DSP_A:
446 i2sctl |= SGTL5000_I2S_MODE_PCM;
447 break;
448 case SND_SOC_DAIFMT_DSP_B:
449 i2sctl |= SGTL5000_I2S_MODE_PCM;
450 i2sctl |= SGTL5000_I2S_LRALIGN;
451 break;
452 case SND_SOC_DAIFMT_I2S:
453 i2sctl |= SGTL5000_I2S_MODE_I2S_LJ;
454 break;
455 case SND_SOC_DAIFMT_RIGHT_J:
456 i2sctl |= SGTL5000_I2S_MODE_RJ;
457 i2sctl |= SGTL5000_I2S_LRPOL;
458 break;
459 case SND_SOC_DAIFMT_LEFT_J:
460 i2sctl |= SGTL5000_I2S_MODE_I2S_LJ;
461 i2sctl |= SGTL5000_I2S_LRALIGN;
462 break;
463 default:
464 return -EINVAL;
467 sgtl5000->fmt = fmt & SND_SOC_DAIFMT_FORMAT_MASK;
469 /* Clock inversion */
470 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
471 case SND_SOC_DAIFMT_NB_NF:
472 break;
473 case SND_SOC_DAIFMT_IB_NF:
474 i2sctl |= SGTL5000_I2S_SCLK_INV;
475 break;
476 default:
477 return -EINVAL;
480 snd_soc_write(codec, SGTL5000_CHIP_I2S_CTRL, i2sctl);
482 return 0;
485 /* set codec sysclk */
486 static int sgtl5000_set_dai_sysclk(struct snd_soc_dai *codec_dai,
487 int clk_id, unsigned int freq, int dir)
489 struct snd_soc_codec *codec = codec_dai->codec;
490 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
492 switch (clk_id) {
493 case SGTL5000_SYSCLK:
494 sgtl5000->sysclk = freq;
495 break;
496 default:
497 return -EINVAL;
500 return 0;
504 * set clock according to i2s frame clock,
505 * sgtl5000 provide 2 clock sources.
506 * 1. sys_mclk. sample freq can only configure to
507 * 1/256, 1/384, 1/512 of sys_mclk.
508 * 2. pll. can derive any audio clocks.
510 * clock setting rules:
511 * 1. in slave mode, only sys_mclk can use.
512 * 2. as constraint by sys_mclk, sample freq should
513 * set to 32k, 44.1k and above.
514 * 3. using sys_mclk prefer to pll to save power.
516 static int sgtl5000_set_clock(struct snd_soc_codec *codec, int frame_rate)
518 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
519 int clk_ctl = 0;
520 int sys_fs; /* sample freq */
523 * sample freq should be divided by frame clock,
524 * if frame clock lower than 44.1khz, sample feq should set to
525 * 32khz or 44.1khz.
527 switch (frame_rate) {
528 case 8000:
529 case 16000:
530 sys_fs = 32000;
531 break;
532 case 11025:
533 case 22050:
534 sys_fs = 44100;
535 break;
536 default:
537 sys_fs = frame_rate;
538 break;
541 /* set divided factor of frame clock */
542 switch (sys_fs / frame_rate) {
543 case 4:
544 clk_ctl |= SGTL5000_RATE_MODE_DIV_4 << SGTL5000_RATE_MODE_SHIFT;
545 break;
546 case 2:
547 clk_ctl |= SGTL5000_RATE_MODE_DIV_2 << SGTL5000_RATE_MODE_SHIFT;
548 break;
549 case 1:
550 clk_ctl |= SGTL5000_RATE_MODE_DIV_1 << SGTL5000_RATE_MODE_SHIFT;
551 break;
552 default:
553 return -EINVAL;
556 /* set the sys_fs according to frame rate */
557 switch (sys_fs) {
558 case 32000:
559 clk_ctl |= SGTL5000_SYS_FS_32k << SGTL5000_SYS_FS_SHIFT;
560 break;
561 case 44100:
562 clk_ctl |= SGTL5000_SYS_FS_44_1k << SGTL5000_SYS_FS_SHIFT;
563 break;
564 case 48000:
565 clk_ctl |= SGTL5000_SYS_FS_48k << SGTL5000_SYS_FS_SHIFT;
566 break;
567 case 96000:
568 clk_ctl |= SGTL5000_SYS_FS_96k << SGTL5000_SYS_FS_SHIFT;
569 break;
570 default:
571 dev_err(codec->dev, "frame rate %d not supported\n",
572 frame_rate);
573 return -EINVAL;
577 * calculate the divider of mclk/sample_freq,
578 * factor of freq =96k can only be 256, since mclk in range (12m,27m)
580 switch (sgtl5000->sysclk / sys_fs) {
581 case 256:
582 clk_ctl |= SGTL5000_MCLK_FREQ_256FS <<
583 SGTL5000_MCLK_FREQ_SHIFT;
584 break;
585 case 384:
586 clk_ctl |= SGTL5000_MCLK_FREQ_384FS <<
587 SGTL5000_MCLK_FREQ_SHIFT;
588 break;
589 case 512:
590 clk_ctl |= SGTL5000_MCLK_FREQ_512FS <<
591 SGTL5000_MCLK_FREQ_SHIFT;
592 break;
593 default:
594 /* if mclk not satisify the divider, use pll */
595 if (sgtl5000->master) {
596 clk_ctl |= SGTL5000_MCLK_FREQ_PLL <<
597 SGTL5000_MCLK_FREQ_SHIFT;
598 } else {
599 dev_err(codec->dev,
600 "PLL not supported in slave mode\n");
601 return -EINVAL;
605 /* if using pll, please check manual 6.4.2 for detail */
606 if ((clk_ctl & SGTL5000_MCLK_FREQ_MASK) == SGTL5000_MCLK_FREQ_PLL) {
607 u64 out, t;
608 int div2;
609 int pll_ctl;
610 unsigned int in, int_div, frac_div;
612 if (sgtl5000->sysclk > 17000000) {
613 div2 = 1;
614 in = sgtl5000->sysclk / 2;
615 } else {
616 div2 = 0;
617 in = sgtl5000->sysclk;
619 if (sys_fs == 44100)
620 out = 180633600;
621 else
622 out = 196608000;
623 t = do_div(out, in);
624 int_div = out;
625 t *= 2048;
626 do_div(t, in);
627 frac_div = t;
628 pll_ctl = int_div << SGTL5000_PLL_INT_DIV_SHIFT |
629 frac_div << SGTL5000_PLL_FRAC_DIV_SHIFT;
631 snd_soc_write(codec, SGTL5000_CHIP_PLL_CTRL, pll_ctl);
632 if (div2)
633 snd_soc_update_bits(codec,
634 SGTL5000_CHIP_CLK_TOP_CTRL,
635 SGTL5000_INPUT_FREQ_DIV2,
636 SGTL5000_INPUT_FREQ_DIV2);
637 else
638 snd_soc_update_bits(codec,
639 SGTL5000_CHIP_CLK_TOP_CTRL,
640 SGTL5000_INPUT_FREQ_DIV2,
643 /* power up pll */
644 snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
645 SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP,
646 SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP);
647 } else {
648 /* power down pll */
649 snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
650 SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP,
654 /* if using pll, clk_ctrl must be set after pll power up */
655 snd_soc_write(codec, SGTL5000_CHIP_CLK_CTRL, clk_ctl);
657 return 0;
661 * Set PCM DAI bit size and sample rate.
662 * input: params_rate, params_fmt
664 static int sgtl5000_pcm_hw_params(struct snd_pcm_substream *substream,
665 struct snd_pcm_hw_params *params,
666 struct snd_soc_dai *dai)
668 struct snd_soc_pcm_runtime *rtd = substream->private_data;
669 struct snd_soc_codec *codec = rtd->codec;
670 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
671 int channels = params_channels(params);
672 int i2s_ctl = 0;
673 int stereo;
674 int ret;
676 /* sysclk should already set */
677 if (!sgtl5000->sysclk) {
678 dev_err(codec->dev, "%s: set sysclk first!\n", __func__);
679 return -EFAULT;
682 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
683 stereo = SGTL5000_DAC_STEREO;
684 else
685 stereo = SGTL5000_ADC_STEREO;
687 /* set mono to save power */
688 snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER, stereo,
689 channels == 1 ? 0 : stereo);
691 /* set codec clock base on lrclk */
692 ret = sgtl5000_set_clock(codec, params_rate(params));
693 if (ret)
694 return ret;
696 /* set i2s data format */
697 switch (params_format(params)) {
698 case SNDRV_PCM_FORMAT_S16_LE:
699 if (sgtl5000->fmt == SND_SOC_DAIFMT_RIGHT_J)
700 return -EINVAL;
701 i2s_ctl |= SGTL5000_I2S_DLEN_16 << SGTL5000_I2S_DLEN_SHIFT;
702 i2s_ctl |= SGTL5000_I2S_SCLKFREQ_32FS <<
703 SGTL5000_I2S_SCLKFREQ_SHIFT;
704 break;
705 case SNDRV_PCM_FORMAT_S20_3LE:
706 i2s_ctl |= SGTL5000_I2S_DLEN_20 << SGTL5000_I2S_DLEN_SHIFT;
707 i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
708 SGTL5000_I2S_SCLKFREQ_SHIFT;
709 break;
710 case SNDRV_PCM_FORMAT_S24_LE:
711 i2s_ctl |= SGTL5000_I2S_DLEN_24 << SGTL5000_I2S_DLEN_SHIFT;
712 i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
713 SGTL5000_I2S_SCLKFREQ_SHIFT;
714 break;
715 case SNDRV_PCM_FORMAT_S32_LE:
716 if (sgtl5000->fmt == SND_SOC_DAIFMT_RIGHT_J)
717 return -EINVAL;
718 i2s_ctl |= SGTL5000_I2S_DLEN_32 << SGTL5000_I2S_DLEN_SHIFT;
719 i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
720 SGTL5000_I2S_SCLKFREQ_SHIFT;
721 break;
722 default:
723 return -EINVAL;
726 snd_soc_update_bits(codec, SGTL5000_CHIP_I2S_CTRL,
727 SGTL5000_I2S_DLEN_MASK | SGTL5000_I2S_SCLKFREQ_MASK,
728 i2s_ctl);
730 return 0;
733 #ifdef CONFIG_REGULATOR
734 static int ldo_regulator_is_enabled(struct regulator_dev *dev)
736 struct ldo_regulator *ldo = rdev_get_drvdata(dev);
738 return ldo->enabled;
741 static int ldo_regulator_enable(struct regulator_dev *dev)
743 struct ldo_regulator *ldo = rdev_get_drvdata(dev);
744 struct snd_soc_codec *codec = (struct snd_soc_codec *)ldo->codec_data;
745 int reg;
747 if (ldo_regulator_is_enabled(dev))
748 return 0;
750 /* set regulator value firstly */
751 reg = (1600 - ldo->voltage / 1000) / 50;
752 reg = clamp(reg, 0x0, 0xf);
754 /* amend the voltage value, unit: uV */
755 ldo->voltage = (1600 - reg * 50) * 1000;
757 /* set voltage to register */
758 snd_soc_update_bits(codec, SGTL5000_CHIP_LINREG_CTRL,
759 SGTL5000_LINREG_VDDD_MASK, reg);
761 snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
762 SGTL5000_LINEREG_D_POWERUP,
763 SGTL5000_LINEREG_D_POWERUP);
765 /* when internal ldo enabled, simple digital power can be disabled */
766 snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
767 SGTL5000_LINREG_SIMPLE_POWERUP,
770 ldo->enabled = 1;
771 return 0;
774 static int ldo_regulator_disable(struct regulator_dev *dev)
776 struct ldo_regulator *ldo = rdev_get_drvdata(dev);
777 struct snd_soc_codec *codec = (struct snd_soc_codec *)ldo->codec_data;
779 snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
780 SGTL5000_LINEREG_D_POWERUP,
783 /* clear voltage info */
784 snd_soc_update_bits(codec, SGTL5000_CHIP_LINREG_CTRL,
785 SGTL5000_LINREG_VDDD_MASK, 0);
787 ldo->enabled = 0;
789 return 0;
792 static int ldo_regulator_get_voltage(struct regulator_dev *dev)
794 struct ldo_regulator *ldo = rdev_get_drvdata(dev);
796 return ldo->voltage;
799 static struct regulator_ops ldo_regulator_ops = {
800 .is_enabled = ldo_regulator_is_enabled,
801 .enable = ldo_regulator_enable,
802 .disable = ldo_regulator_disable,
803 .get_voltage = ldo_regulator_get_voltage,
806 static int ldo_regulator_register(struct snd_soc_codec *codec,
807 struct regulator_init_data *init_data,
808 int voltage)
810 struct ldo_regulator *ldo;
811 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
813 ldo = kzalloc(sizeof(struct ldo_regulator), GFP_KERNEL);
815 if (!ldo) {
816 dev_err(codec->dev, "failed to allocate ldo_regulator\n");
817 return -ENOMEM;
820 ldo->desc.name = kstrdup(dev_name(codec->dev), GFP_KERNEL);
821 if (!ldo->desc.name) {
822 kfree(ldo);
823 dev_err(codec->dev, "failed to allocate decs name memory\n");
824 return -ENOMEM;
827 ldo->desc.type = REGULATOR_VOLTAGE;
828 ldo->desc.owner = THIS_MODULE;
829 ldo->desc.ops = &ldo_regulator_ops;
830 ldo->desc.n_voltages = 1;
832 ldo->codec_data = codec;
833 ldo->voltage = voltage;
835 ldo->dev = regulator_register(&ldo->desc, codec->dev,
836 init_data, ldo);
837 if (IS_ERR(ldo->dev)) {
838 int ret = PTR_ERR(ldo->dev);
840 dev_err(codec->dev, "failed to register regulator\n");
841 kfree(ldo->desc.name);
842 kfree(ldo);
844 return ret;
846 sgtl5000->ldo = ldo;
848 return 0;
851 static int ldo_regulator_remove(struct snd_soc_codec *codec)
853 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
854 struct ldo_regulator *ldo = sgtl5000->ldo;
856 if (!ldo)
857 return 0;
859 regulator_unregister(ldo->dev);
860 kfree(ldo->desc.name);
861 kfree(ldo);
863 return 0;
865 #else
866 static int ldo_regulator_register(struct snd_soc_codec *codec,
867 struct regulator_init_data *init_data,
868 int voltage)
870 dev_err(codec->dev, "this setup needs regulator support in the kernel\n");
871 return -EINVAL;
874 static int ldo_regulator_remove(struct snd_soc_codec *codec)
876 return 0;
878 #endif
881 * set dac bias
882 * common state changes:
883 * startup:
884 * off --> standby --> prepare --> on
885 * standby --> prepare --> on
887 * stop:
888 * on --> prepare --> standby
890 static int sgtl5000_set_bias_level(struct snd_soc_codec *codec,
891 enum snd_soc_bias_level level)
893 int ret;
894 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
896 switch (level) {
897 case SND_SOC_BIAS_ON:
898 case SND_SOC_BIAS_PREPARE:
899 break;
900 case SND_SOC_BIAS_STANDBY:
901 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
902 ret = regulator_bulk_enable(
903 ARRAY_SIZE(sgtl5000->supplies),
904 sgtl5000->supplies);
905 if (ret)
906 return ret;
907 udelay(10);
910 break;
911 case SND_SOC_BIAS_OFF:
912 regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
913 sgtl5000->supplies);
914 break;
917 codec->dapm.bias_level = level;
918 return 0;
921 #define SGTL5000_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
922 SNDRV_PCM_FMTBIT_S20_3LE |\
923 SNDRV_PCM_FMTBIT_S24_LE |\
924 SNDRV_PCM_FMTBIT_S32_LE)
926 static struct snd_soc_dai_ops sgtl5000_ops = {
927 .hw_params = sgtl5000_pcm_hw_params,
928 .digital_mute = sgtl5000_digital_mute,
929 .set_fmt = sgtl5000_set_dai_fmt,
930 .set_sysclk = sgtl5000_set_dai_sysclk,
933 static struct snd_soc_dai_driver sgtl5000_dai = {
934 .name = "sgtl5000",
935 .playback = {
936 .stream_name = "Playback",
937 .channels_min = 1,
938 .channels_max = 2,
940 * only support 8~48K + 96K,
941 * TODO modify hw_param to support more
943 .rates = SNDRV_PCM_RATE_8000_48000 | SNDRV_PCM_RATE_96000,
944 .formats = SGTL5000_FORMATS,
946 .capture = {
947 .stream_name = "Capture",
948 .channels_min = 1,
949 .channels_max = 2,
950 .rates = SNDRV_PCM_RATE_8000_48000 | SNDRV_PCM_RATE_96000,
951 .formats = SGTL5000_FORMATS,
953 .ops = &sgtl5000_ops,
954 .symmetric_rates = 1,
957 static int sgtl5000_volatile_register(struct snd_soc_codec *codec,
958 unsigned int reg)
960 switch (reg) {
961 case SGTL5000_CHIP_ID:
962 case SGTL5000_CHIP_ADCDAC_CTRL:
963 case SGTL5000_CHIP_ANA_STATUS:
964 return 1;
967 return 0;
970 #ifdef CONFIG_SUSPEND
971 static int sgtl5000_suspend(struct snd_soc_codec *codec, pm_message_t state)
973 sgtl5000_set_bias_level(codec, SND_SOC_BIAS_OFF);
975 return 0;
979 * restore all sgtl5000 registers,
980 * since a big hole between dap and regular registers,
981 * we will restore them respectively.
983 static int sgtl5000_restore_regs(struct snd_soc_codec *codec)
985 u16 *cache = codec->reg_cache;
986 u16 reg;
988 /* restore regular registers */
989 for (reg = 0; reg <= SGTL5000_CHIP_SHORT_CTRL; reg += 2) {
991 /* this regs depends on the others */
992 if (reg == SGTL5000_CHIP_ANA_POWER ||
993 reg == SGTL5000_CHIP_CLK_CTRL ||
994 reg == SGTL5000_CHIP_LINREG_CTRL ||
995 reg == SGTL5000_CHIP_LINE_OUT_CTRL ||
996 reg == SGTL5000_CHIP_CLK_CTRL)
997 continue;
999 snd_soc_write(codec, reg, cache[reg]);
1002 /* restore dap registers */
1003 for (reg = SGTL5000_DAP_REG_OFFSET; reg < SGTL5000_MAX_REG_OFFSET; reg += 2)
1004 snd_soc_write(codec, reg, cache[reg]);
1007 * restore power and other regs according
1008 * to set_power() and set_clock()
1010 snd_soc_write(codec, SGTL5000_CHIP_LINREG_CTRL,
1011 cache[SGTL5000_CHIP_LINREG_CTRL]);
1013 snd_soc_write(codec, SGTL5000_CHIP_ANA_POWER,
1014 cache[SGTL5000_CHIP_ANA_POWER]);
1016 snd_soc_write(codec, SGTL5000_CHIP_CLK_CTRL,
1017 cache[SGTL5000_CHIP_CLK_CTRL]);
1019 snd_soc_write(codec, SGTL5000_CHIP_REF_CTRL,
1020 cache[SGTL5000_CHIP_REF_CTRL]);
1022 snd_soc_write(codec, SGTL5000_CHIP_LINE_OUT_CTRL,
1023 cache[SGTL5000_CHIP_LINE_OUT_CTRL]);
1024 return 0;
1027 static int sgtl5000_resume(struct snd_soc_codec *codec)
1029 /* Bring the codec back up to standby to enable regulators */
1030 sgtl5000_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
1032 /* Restore registers by cached in memory */
1033 sgtl5000_restore_regs(codec);
1034 return 0;
1036 #else
1037 #define sgtl5000_suspend NULL
1038 #define sgtl5000_resume NULL
1039 #endif /* CONFIG_SUSPEND */
1042 * sgtl5000 has 3 internal power supplies:
1043 * 1. VAG, normally set to vdda/2
1044 * 2. chargepump, set to different value
1045 * according to voltage of vdda and vddio
1046 * 3. line out VAG, normally set to vddio/2
1048 * and should be set according to:
1049 * 1. vddd provided by external or not
1050 * 2. vdda and vddio voltage value. > 3.1v or not
1051 * 3. chip revision >=0x11 or not. If >=0x11, not use external vddd.
1053 static int sgtl5000_set_power_regs(struct snd_soc_codec *codec)
1055 int vddd;
1056 int vdda;
1057 int vddio;
1058 u16 ana_pwr;
1059 u16 lreg_ctrl;
1060 int vag;
1061 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
1063 vdda = regulator_get_voltage(sgtl5000->supplies[VDDA].consumer);
1064 vddio = regulator_get_voltage(sgtl5000->supplies[VDDIO].consumer);
1065 vddd = regulator_get_voltage(sgtl5000->supplies[VDDD].consumer);
1067 vdda = vdda / 1000;
1068 vddio = vddio / 1000;
1069 vddd = vddd / 1000;
1071 if (vdda <= 0 || vddio <= 0 || vddd < 0) {
1072 dev_err(codec->dev, "regulator voltage not set correctly\n");
1074 return -EINVAL;
1077 /* according to datasheet, maximum voltage of supplies */
1078 if (vdda > 3600 || vddio > 3600 || vddd > 1980) {
1079 dev_err(codec->dev,
1080 "exceed max voltage vdda %dmv vddio %dma vddd %dma\n",
1081 vdda, vddio, vddd);
1083 return -EINVAL;
1086 /* reset value */
1087 ana_pwr = snd_soc_read(codec, SGTL5000_CHIP_ANA_POWER);
1088 ana_pwr |= SGTL5000_DAC_STEREO |
1089 SGTL5000_ADC_STEREO |
1090 SGTL5000_REFTOP_POWERUP;
1091 lreg_ctrl = snd_soc_read(codec, SGTL5000_CHIP_LINREG_CTRL);
1093 if (vddio < 3100 && vdda < 3100) {
1094 /* enable internal oscillator used for charge pump */
1095 snd_soc_update_bits(codec, SGTL5000_CHIP_CLK_TOP_CTRL,
1096 SGTL5000_INT_OSC_EN,
1097 SGTL5000_INT_OSC_EN);
1098 /* Enable VDDC charge pump */
1099 ana_pwr |= SGTL5000_VDDC_CHRGPMP_POWERUP;
1100 } else if (vddio >= 3100 && vdda >= 3100) {
1102 * if vddio and vddd > 3.1v,
1103 * charge pump should be clean before set ana_pwr
1105 snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
1106 SGTL5000_VDDC_CHRGPMP_POWERUP, 0);
1108 /* VDDC use VDDIO rail */
1109 lreg_ctrl |= SGTL5000_VDDC_ASSN_OVRD;
1110 lreg_ctrl |= SGTL5000_VDDC_MAN_ASSN_VDDIO <<
1111 SGTL5000_VDDC_MAN_ASSN_SHIFT;
1114 snd_soc_write(codec, SGTL5000_CHIP_LINREG_CTRL, lreg_ctrl);
1116 snd_soc_write(codec, SGTL5000_CHIP_ANA_POWER, ana_pwr);
1118 /* set voltage to register */
1119 snd_soc_update_bits(codec, SGTL5000_CHIP_LINREG_CTRL,
1120 SGTL5000_LINREG_VDDD_MASK, 0x8);
1123 * if vddd linear reg has been enabled,
1124 * simple digital supply should be clear to get
1125 * proper VDDD voltage.
1127 if (ana_pwr & SGTL5000_LINEREG_D_POWERUP)
1128 snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
1129 SGTL5000_LINREG_SIMPLE_POWERUP,
1131 else
1132 snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
1133 SGTL5000_LINREG_SIMPLE_POWERUP |
1134 SGTL5000_STARTUP_POWERUP,
1138 * set ADC/DAC VAG to vdda / 2,
1139 * should stay in range (0.8v, 1.575v)
1141 vag = vdda / 2;
1142 if (vag <= SGTL5000_ANA_GND_BASE)
1143 vag = 0;
1144 else if (vag >= SGTL5000_ANA_GND_BASE + SGTL5000_ANA_GND_STP *
1145 (SGTL5000_ANA_GND_MASK >> SGTL5000_ANA_GND_SHIFT))
1146 vag = SGTL5000_ANA_GND_MASK >> SGTL5000_ANA_GND_SHIFT;
1147 else
1148 vag = (vag - SGTL5000_ANA_GND_BASE) / SGTL5000_ANA_GND_STP;
1150 snd_soc_update_bits(codec, SGTL5000_CHIP_REF_CTRL,
1151 SGTL5000_ANA_GND_MASK, vag << SGTL5000_ANA_GND_SHIFT);
1153 /* set line out VAG to vddio / 2, in range (0.8v, 1.675v) */
1154 vag = vddio / 2;
1155 if (vag <= SGTL5000_LINE_OUT_GND_BASE)
1156 vag = 0;
1157 else if (vag >= SGTL5000_LINE_OUT_GND_BASE +
1158 SGTL5000_LINE_OUT_GND_STP * SGTL5000_LINE_OUT_GND_MAX)
1159 vag = SGTL5000_LINE_OUT_GND_MAX;
1160 else
1161 vag = (vag - SGTL5000_LINE_OUT_GND_BASE) /
1162 SGTL5000_LINE_OUT_GND_STP;
1164 snd_soc_update_bits(codec, SGTL5000_CHIP_LINE_OUT_CTRL,
1165 SGTL5000_LINE_OUT_CURRENT_MASK |
1166 SGTL5000_LINE_OUT_GND_MASK,
1167 vag << SGTL5000_LINE_OUT_GND_SHIFT |
1168 SGTL5000_LINE_OUT_CURRENT_360u <<
1169 SGTL5000_LINE_OUT_CURRENT_SHIFT);
1171 return 0;
1174 static int sgtl5000_replace_vddd_with_ldo(struct snd_soc_codec *codec)
1176 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
1177 int ret;
1179 /* set internal ldo to 1.2v */
1180 ret = ldo_regulator_register(codec, &ldo_init_data, LDO_VOLTAGE);
1181 if (ret) {
1182 dev_err(codec->dev,
1183 "Failed to register vddd internal supplies: %d\n", ret);
1184 return ret;
1187 sgtl5000->supplies[VDDD].supply = LDO_CONSUMER_NAME;
1189 ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(sgtl5000->supplies),
1190 sgtl5000->supplies);
1192 if (ret) {
1193 ldo_regulator_remove(codec);
1194 dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
1195 return ret;
1198 dev_info(codec->dev, "Using internal LDO instead of VDDD\n");
1199 return 0;
1202 static int sgtl5000_enable_regulators(struct snd_soc_codec *codec)
1204 u16 reg;
1205 int ret;
1206 int rev;
1207 int i;
1208 int external_vddd = 0;
1209 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
1211 for (i = 0; i < ARRAY_SIZE(sgtl5000->supplies); i++)
1212 sgtl5000->supplies[i].supply = supply_names[i];
1214 ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(sgtl5000->supplies),
1215 sgtl5000->supplies);
1216 if (!ret)
1217 external_vddd = 1;
1218 else {
1219 ret = sgtl5000_replace_vddd_with_ldo(codec);
1220 if (ret)
1221 return ret;
1224 ret = regulator_bulk_enable(ARRAY_SIZE(sgtl5000->supplies),
1225 sgtl5000->supplies);
1226 if (ret)
1227 goto err_regulator_free;
1229 /* wait for all power rails bring up */
1230 udelay(10);
1232 /* read chip information */
1233 reg = snd_soc_read(codec, SGTL5000_CHIP_ID);
1234 if (((reg & SGTL5000_PARTID_MASK) >> SGTL5000_PARTID_SHIFT) !=
1235 SGTL5000_PARTID_PART_ID) {
1236 dev_err(codec->dev,
1237 "Device with ID register %x is not a sgtl5000\n", reg);
1238 ret = -ENODEV;
1239 goto err_regulator_disable;
1242 rev = (reg & SGTL5000_REVID_MASK) >> SGTL5000_REVID_SHIFT;
1243 dev_info(codec->dev, "sgtl5000 revision %d\n", rev);
1246 * workaround for revision 0x11 and later,
1247 * roll back to use internal LDO
1249 if (external_vddd && rev >= 0x11) {
1250 /* disable all regulator first */
1251 regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
1252 sgtl5000->supplies);
1253 /* free VDDD regulator */
1254 regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
1255 sgtl5000->supplies);
1257 ret = sgtl5000_replace_vddd_with_ldo(codec);
1258 if (ret)
1259 return ret;
1261 ret = regulator_bulk_enable(ARRAY_SIZE(sgtl5000->supplies),
1262 sgtl5000->supplies);
1263 if (ret)
1264 goto err_regulator_free;
1266 /* wait for all power rails bring up */
1267 udelay(10);
1270 return 0;
1272 err_regulator_disable:
1273 regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
1274 sgtl5000->supplies);
1275 err_regulator_free:
1276 regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
1277 sgtl5000->supplies);
1278 if (external_vddd)
1279 ldo_regulator_remove(codec);
1280 return ret;
1284 static int sgtl5000_probe(struct snd_soc_codec *codec)
1286 int ret;
1287 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
1289 /* setup i2c data ops */
1290 ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_I2C);
1291 if (ret < 0) {
1292 dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
1293 return ret;
1296 ret = sgtl5000_enable_regulators(codec);
1297 if (ret)
1298 return ret;
1300 /* power up sgtl5000 */
1301 ret = sgtl5000_set_power_regs(codec);
1302 if (ret)
1303 goto err;
1305 /* enable small pop, introduce 400ms delay in turning off */
1306 snd_soc_update_bits(codec, SGTL5000_CHIP_REF_CTRL,
1307 SGTL5000_SMALL_POP,
1308 SGTL5000_SMALL_POP);
1310 /* disable short cut detector */
1311 snd_soc_write(codec, SGTL5000_CHIP_SHORT_CTRL, 0);
1314 * set i2s as default input of sound switch
1315 * TODO: add sound switch to control and dapm widge.
1317 snd_soc_write(codec, SGTL5000_CHIP_SSS_CTRL,
1318 SGTL5000_DAC_SEL_I2S_IN << SGTL5000_DAC_SEL_SHIFT);
1319 snd_soc_write(codec, SGTL5000_CHIP_DIG_POWER,
1320 SGTL5000_ADC_EN | SGTL5000_DAC_EN);
1322 /* enable dac volume ramp by default */
1323 snd_soc_write(codec, SGTL5000_CHIP_ADCDAC_CTRL,
1324 SGTL5000_DAC_VOL_RAMP_EN |
1325 SGTL5000_DAC_MUTE_RIGHT |
1326 SGTL5000_DAC_MUTE_LEFT);
1328 snd_soc_write(codec, SGTL5000_CHIP_PAD_STRENGTH, 0x015f);
1330 snd_soc_write(codec, SGTL5000_CHIP_ANA_CTRL,
1331 SGTL5000_HP_ZCD_EN |
1332 SGTL5000_ADC_ZCD_EN);
1334 snd_soc_write(codec, SGTL5000_CHIP_MIC_CTRL, 0);
1337 * disable DAP
1338 * TODO:
1339 * Enable DAP in kcontrol and dapm.
1341 snd_soc_write(codec, SGTL5000_DAP_CTRL, 0);
1343 /* leading to standby state */
1344 ret = sgtl5000_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
1345 if (ret)
1346 goto err;
1348 snd_soc_add_controls(codec, sgtl5000_snd_controls,
1349 ARRAY_SIZE(sgtl5000_snd_controls));
1351 snd_soc_dapm_new_controls(&codec->dapm, sgtl5000_dapm_widgets,
1352 ARRAY_SIZE(sgtl5000_dapm_widgets));
1354 snd_soc_dapm_add_routes(&codec->dapm, audio_map,
1355 ARRAY_SIZE(audio_map));
1357 snd_soc_dapm_new_widgets(&codec->dapm);
1359 return 0;
1361 err:
1362 regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
1363 sgtl5000->supplies);
1364 regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
1365 sgtl5000->supplies);
1366 ldo_regulator_remove(codec);
1368 return ret;
1371 static int sgtl5000_remove(struct snd_soc_codec *codec)
1373 struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
1375 sgtl5000_set_bias_level(codec, SND_SOC_BIAS_OFF);
1377 regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
1378 sgtl5000->supplies);
1379 regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
1380 sgtl5000->supplies);
1381 ldo_regulator_remove(codec);
1383 return 0;
1386 static struct snd_soc_codec_driver sgtl5000_driver = {
1387 .probe = sgtl5000_probe,
1388 .remove = sgtl5000_remove,
1389 .suspend = sgtl5000_suspend,
1390 .resume = sgtl5000_resume,
1391 .set_bias_level = sgtl5000_set_bias_level,
1392 .reg_cache_size = ARRAY_SIZE(sgtl5000_regs),
1393 .reg_word_size = sizeof(u16),
1394 .reg_cache_step = 2,
1395 .reg_cache_default = sgtl5000_regs,
1396 .volatile_register = sgtl5000_volatile_register,
1399 static __devinit int sgtl5000_i2c_probe(struct i2c_client *client,
1400 const struct i2c_device_id *id)
1402 struct sgtl5000_priv *sgtl5000;
1403 int ret;
1405 sgtl5000 = kzalloc(sizeof(struct sgtl5000_priv), GFP_KERNEL);
1406 if (!sgtl5000)
1407 return -ENOMEM;
1409 i2c_set_clientdata(client, sgtl5000);
1411 ret = snd_soc_register_codec(&client->dev,
1412 &sgtl5000_driver, &sgtl5000_dai, 1);
1413 if (ret) {
1414 dev_err(&client->dev, "Failed to register codec: %d\n", ret);
1415 kfree(sgtl5000);
1416 return ret;
1419 return 0;
1422 static __devexit int sgtl5000_i2c_remove(struct i2c_client *client)
1424 struct sgtl5000_priv *sgtl5000 = i2c_get_clientdata(client);
1426 snd_soc_unregister_codec(&client->dev);
1428 kfree(sgtl5000);
1429 return 0;
1432 static const struct i2c_device_id sgtl5000_id[] = {
1433 {"sgtl5000", 0},
1437 MODULE_DEVICE_TABLE(i2c, sgtl5000_id);
1439 static const struct of_device_id sgtl5000_dt_ids[] = {
1440 { .compatible = "fsl,sgtl5000", },
1441 { /* sentinel */ }
1443 MODULE_DEVICE_TABLE(of, sgtl5000_dt_ids);
1445 static struct i2c_driver sgtl5000_i2c_driver = {
1446 .driver = {
1447 .name = "sgtl5000",
1448 .owner = THIS_MODULE,
1449 .of_match_table = sgtl5000_dt_ids,
1451 .probe = sgtl5000_i2c_probe,
1452 .remove = __devexit_p(sgtl5000_i2c_remove),
1453 .id_table = sgtl5000_id,
1456 static int __init sgtl5000_modinit(void)
1458 return i2c_add_driver(&sgtl5000_i2c_driver);
1460 module_init(sgtl5000_modinit);
1462 static void __exit sgtl5000_exit(void)
1464 i2c_del_driver(&sgtl5000_i2c_driver);
1466 module_exit(sgtl5000_exit);
1468 MODULE_DESCRIPTION("Freescale SGTL5000 ALSA SoC Codec Driver");
1469 MODULE_AUTHOR("Zeng Zhaoming <zhaoming.zeng@freescale.com>");
1470 MODULE_LICENSE("GPL");