2 * SPI controller driver for the Atheros AR71XX/AR724X/AR913X SoCs
4 * Copyright (C) 2009-2011 Gabor Juhos <juhosg@openwrt.org>
6 * This driver has been based on the spi-gpio.c:
7 * Copyright (C) 2006,2008 David Brownell
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
15 #include <linux/kernel.h>
16 #include <linux/module.h>
17 #include <linux/delay.h>
18 #include <linux/spinlock.h>
19 #include <linux/platform_device.h>
21 #include <linux/spi/spi.h>
22 #include <linux/spi/spi_bitbang.h>
23 #include <linux/bitops.h>
24 #include <linux/gpio.h>
25 #include <linux/clk.h>
26 #include <linux/err.h>
28 #include <asm/mach-ath79/ar71xx_regs.h>
29 #include <asm/mach-ath79/ath79_spi_platform.h>
31 #define DRV_NAME "ath79-spi"
33 #define ATH79_SPI_RRW_DELAY_FACTOR 12000
34 #define MHZ (1000 * 1000)
37 struct spi_bitbang bitbang
;
42 unsigned int rrw_delay
;
45 static inline u32
ath79_spi_rr(struct ath79_spi
*sp
, unsigned int reg
)
47 return ioread32(sp
->base
+ reg
);
50 static inline void ath79_spi_wr(struct ath79_spi
*sp
, unsigned int reg
, u32 val
)
52 iowrite32(val
, sp
->base
+ reg
);
55 static inline struct ath79_spi
*ath79_spidev_to_sp(struct spi_device
*spi
)
57 return spi_master_get_devdata(spi
->master
);
60 static inline void ath79_spi_delay(struct ath79_spi
*sp
, unsigned int nsecs
)
62 if (nsecs
> sp
->rrw_delay
)
63 ndelay(nsecs
- sp
->rrw_delay
);
66 static void ath79_spi_chipselect(struct spi_device
*spi
, int is_active
)
68 struct ath79_spi
*sp
= ath79_spidev_to_sp(spi
);
69 int cs_high
= (spi
->mode
& SPI_CS_HIGH
) ? is_active
: !is_active
;
72 /* set initial clock polarity */
73 if (spi
->mode
& SPI_CPOL
)
74 sp
->ioc_base
|= AR71XX_SPI_IOC_CLK
;
76 sp
->ioc_base
&= ~AR71XX_SPI_IOC_CLK
;
78 ath79_spi_wr(sp
, AR71XX_SPI_REG_IOC
, sp
->ioc_base
);
81 if (gpio_is_valid(spi
->cs_gpio
)) {
82 /* SPI is normally active-low */
83 gpio_set_value_cansleep(spi
->cs_gpio
, cs_high
);
85 u32 cs_bit
= AR71XX_SPI_IOC_CS(spi
->chip_select
);
88 sp
->ioc_base
|= cs_bit
;
90 sp
->ioc_base
&= ~cs_bit
;
92 ath79_spi_wr(sp
, AR71XX_SPI_REG_IOC
, sp
->ioc_base
);
97 static void ath79_spi_enable(struct ath79_spi
*sp
)
99 /* enable GPIO mode */
100 ath79_spi_wr(sp
, AR71XX_SPI_REG_FS
, AR71XX_SPI_FS_GPIO
);
102 /* save CTRL register */
103 sp
->reg_ctrl
= ath79_spi_rr(sp
, AR71XX_SPI_REG_CTRL
);
104 sp
->ioc_base
= ath79_spi_rr(sp
, AR71XX_SPI_REG_IOC
);
106 /* TODO: setup speed? */
107 ath79_spi_wr(sp
, AR71XX_SPI_REG_CTRL
, 0x43);
110 static void ath79_spi_disable(struct ath79_spi
*sp
)
112 /* restore CTRL register */
113 ath79_spi_wr(sp
, AR71XX_SPI_REG_CTRL
, sp
->reg_ctrl
);
114 /* disable GPIO mode */
115 ath79_spi_wr(sp
, AR71XX_SPI_REG_FS
, 0);
118 static int ath79_spi_setup_cs(struct spi_device
*spi
)
120 struct ath79_spi
*sp
= ath79_spidev_to_sp(spi
);
124 if (gpio_is_valid(spi
->cs_gpio
)) {
127 flags
= GPIOF_DIR_OUT
;
128 if (spi
->mode
& SPI_CS_HIGH
)
129 flags
|= GPIOF_INIT_LOW
;
131 flags
|= GPIOF_INIT_HIGH
;
133 status
= gpio_request_one(spi
->cs_gpio
, flags
,
134 dev_name(&spi
->dev
));
136 u32 cs_bit
= AR71XX_SPI_IOC_CS(spi
->chip_select
);
138 if (spi
->mode
& SPI_CS_HIGH
)
139 sp
->ioc_base
&= ~cs_bit
;
141 sp
->ioc_base
|= cs_bit
;
143 ath79_spi_wr(sp
, AR71XX_SPI_REG_IOC
, sp
->ioc_base
);
149 static void ath79_spi_cleanup_cs(struct spi_device
*spi
)
151 if (gpio_is_valid(spi
->cs_gpio
))
152 gpio_free(spi
->cs_gpio
);
155 static int ath79_spi_setup(struct spi_device
*spi
)
159 if (!spi
->controller_state
) {
160 status
= ath79_spi_setup_cs(spi
);
165 status
= spi_bitbang_setup(spi
);
166 if (status
&& !spi
->controller_state
)
167 ath79_spi_cleanup_cs(spi
);
172 static void ath79_spi_cleanup(struct spi_device
*spi
)
174 ath79_spi_cleanup_cs(spi
);
175 spi_bitbang_cleanup(spi
);
178 static u32
ath79_spi_txrx_mode0(struct spi_device
*spi
, unsigned int nsecs
,
181 struct ath79_spi
*sp
= ath79_spidev_to_sp(spi
);
182 u32 ioc
= sp
->ioc_base
;
184 /* clock starts at inactive polarity */
185 for (word
<<= (32 - bits
); likely(bits
); bits
--) {
188 if (word
& (1 << 31))
189 out
= ioc
| AR71XX_SPI_IOC_DO
;
191 out
= ioc
& ~AR71XX_SPI_IOC_DO
;
193 /* setup MSB (to slave) on trailing edge */
194 ath79_spi_wr(sp
, AR71XX_SPI_REG_IOC
, out
);
195 ath79_spi_delay(sp
, nsecs
);
196 ath79_spi_wr(sp
, AR71XX_SPI_REG_IOC
, out
| AR71XX_SPI_IOC_CLK
);
197 ath79_spi_delay(sp
, nsecs
);
199 ath79_spi_wr(sp
, AR71XX_SPI_REG_IOC
, out
);
204 return ath79_spi_rr(sp
, AR71XX_SPI_REG_RDS
);
207 static int ath79_spi_probe(struct platform_device
*pdev
)
209 struct spi_master
*master
;
210 struct ath79_spi
*sp
;
211 struct ath79_spi_platform_data
*pdata
;
216 master
= spi_alloc_master(&pdev
->dev
, sizeof(*sp
));
217 if (master
== NULL
) {
218 dev_err(&pdev
->dev
, "failed to allocate spi master\n");
222 sp
= spi_master_get_devdata(master
);
223 master
->dev
.of_node
= pdev
->dev
.of_node
;
224 platform_set_drvdata(pdev
, sp
);
226 pdata
= dev_get_platdata(&pdev
->dev
);
228 master
->bits_per_word_mask
= SPI_BPW_RANGE_MASK(1, 32);
229 master
->setup
= ath79_spi_setup
;
230 master
->cleanup
= ath79_spi_cleanup
;
232 master
->bus_num
= pdata
->bus_num
;
233 master
->num_chipselect
= pdata
->num_chipselect
;
236 sp
->bitbang
.master
= master
;
237 sp
->bitbang
.chipselect
= ath79_spi_chipselect
;
238 sp
->bitbang
.txrx_word
[SPI_MODE_0
] = ath79_spi_txrx_mode0
;
239 sp
->bitbang
.setup_transfer
= spi_bitbang_setup_transfer
;
240 sp
->bitbang
.flags
= SPI_CS_HIGH
;
242 r
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
243 sp
->base
= devm_ioremap_resource(&pdev
->dev
, r
);
244 if (IS_ERR(sp
->base
)) {
245 ret
= PTR_ERR(sp
->base
);
249 sp
->clk
= devm_clk_get(&pdev
->dev
, "ahb");
250 if (IS_ERR(sp
->clk
)) {
251 ret
= PTR_ERR(sp
->clk
);
255 ret
= clk_prepare_enable(sp
->clk
);
259 rate
= DIV_ROUND_UP(clk_get_rate(sp
->clk
), MHZ
);
262 goto err_clk_disable
;
265 sp
->rrw_delay
= ATH79_SPI_RRW_DELAY_FACTOR
/ rate
;
266 dev_dbg(&pdev
->dev
, "register read/write delay is %u nsecs\n",
269 ath79_spi_enable(sp
);
270 ret
= spi_bitbang_start(&sp
->bitbang
);
277 ath79_spi_disable(sp
);
279 clk_disable_unprepare(sp
->clk
);
281 spi_master_put(sp
->bitbang
.master
);
286 static int ath79_spi_remove(struct platform_device
*pdev
)
288 struct ath79_spi
*sp
= platform_get_drvdata(pdev
);
290 spi_bitbang_stop(&sp
->bitbang
);
291 ath79_spi_disable(sp
);
292 clk_disable_unprepare(sp
->clk
);
293 spi_master_put(sp
->bitbang
.master
);
298 static void ath79_spi_shutdown(struct platform_device
*pdev
)
300 ath79_spi_remove(pdev
);
303 static const struct of_device_id ath79_spi_of_match
[] = {
304 { .compatible
= "qca,ar7100-spi", },
307 MODULE_DEVICE_TABLE(of
, ath79_spi_of_match
);
309 static struct platform_driver ath79_spi_driver
= {
310 .probe
= ath79_spi_probe
,
311 .remove
= ath79_spi_remove
,
312 .shutdown
= ath79_spi_shutdown
,
315 .of_match_table
= ath79_spi_of_match
,
318 module_platform_driver(ath79_spi_driver
);
320 MODULE_DESCRIPTION("SPI controller driver for Atheros AR71XX/AR724X/AR913X");
321 MODULE_AUTHOR("Gabor Juhos <juhosg@openwrt.org>");
322 MODULE_LICENSE("GPL v2");
323 MODULE_ALIAS("platform:" DRV_NAME
);