of/platform: Initialise default DMA masks
[linux/fpc-iii.git] / drivers / watchdog / renesas_wdt.c
blob88d81feba4e60087fe52b85b7438b83f0dbc07a8
1 /*
2 * Watchdog driver for Renesas WDT watchdog
4 * Copyright (C) 2015-17 Wolfram Sang, Sang Engineering <wsa@sang-engineering.com>
5 * Copyright (C) 2015-17 Renesas Electronics Corporation
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
11 #include <linux/bitops.h>
12 #include <linux/clk.h>
13 #include <linux/io.h>
14 #include <linux/kernel.h>
15 #include <linux/module.h>
16 #include <linux/of.h>
17 #include <linux/platform_device.h>
18 #include <linux/pm_runtime.h>
19 #include <linux/smp.h>
20 #include <linux/sys_soc.h>
21 #include <linux/watchdog.h>
23 #define RWTCNT 0
24 #define RWTCSRA 4
25 #define RWTCSRA_WOVF BIT(4)
26 #define RWTCSRA_WRFLG BIT(5)
27 #define RWTCSRA_TME BIT(7)
28 #define RWTCSRB 8
30 #define RWDT_DEFAULT_TIMEOUT 60U
33 * In probe, clk_rate is checked to be not more than 16 bit * biggest clock
34 * divider (12 bits). d is only a factor to fully utilize the WDT counter and
35 * will not exceed its 16 bits. Thus, no overflow, we stay below 32 bits.
37 #define MUL_BY_CLKS_PER_SEC(p, d) \
38 DIV_ROUND_UP((d) * (p)->clk_rate, clk_divs[(p)->cks])
40 /* d is 16 bit, clk_divs 12 bit -> no 32 bit overflow */
41 #define DIV_BY_CLKS_PER_SEC(p, d) ((d) * clk_divs[(p)->cks] / (p)->clk_rate)
43 static const unsigned int clk_divs[] = { 1, 4, 16, 32, 64, 128, 1024, 4096 };
45 static bool nowayout = WATCHDOG_NOWAYOUT;
46 module_param(nowayout, bool, 0);
47 MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default="
48 __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
50 struct rwdt_priv {
51 void __iomem *base;
52 struct watchdog_device wdev;
53 unsigned long clk_rate;
54 u16 time_left;
55 u8 cks;
58 static void rwdt_write(struct rwdt_priv *priv, u32 val, unsigned int reg)
60 if (reg == RWTCNT)
61 val |= 0x5a5a0000;
62 else
63 val |= 0xa5a5a500;
65 writel_relaxed(val, priv->base + reg);
68 static int rwdt_init_timeout(struct watchdog_device *wdev)
70 struct rwdt_priv *priv = watchdog_get_drvdata(wdev);
72 rwdt_write(priv, 65536 - MUL_BY_CLKS_PER_SEC(priv, wdev->timeout), RWTCNT);
74 return 0;
77 static int rwdt_start(struct watchdog_device *wdev)
79 struct rwdt_priv *priv = watchdog_get_drvdata(wdev);
81 pm_runtime_get_sync(wdev->parent);
83 rwdt_write(priv, 0, RWTCSRB);
84 rwdt_write(priv, priv->cks, RWTCSRA);
85 rwdt_init_timeout(wdev);
87 while (readb_relaxed(priv->base + RWTCSRA) & RWTCSRA_WRFLG)
88 cpu_relax();
90 rwdt_write(priv, priv->cks | RWTCSRA_TME, RWTCSRA);
92 return 0;
95 static int rwdt_stop(struct watchdog_device *wdev)
97 struct rwdt_priv *priv = watchdog_get_drvdata(wdev);
99 rwdt_write(priv, priv->cks, RWTCSRA);
100 pm_runtime_put(wdev->parent);
102 return 0;
105 static unsigned int rwdt_get_timeleft(struct watchdog_device *wdev)
107 struct rwdt_priv *priv = watchdog_get_drvdata(wdev);
108 u16 val = readw_relaxed(priv->base + RWTCNT);
110 return DIV_BY_CLKS_PER_SEC(priv, 65536 - val);
113 static int rwdt_restart(struct watchdog_device *wdev, unsigned long action,
114 void *data)
116 struct rwdt_priv *priv = watchdog_get_drvdata(wdev);
118 rwdt_start(wdev);
119 rwdt_write(priv, 0xffff, RWTCNT);
120 return 0;
123 static const struct watchdog_info rwdt_ident = {
124 .options = WDIOF_MAGICCLOSE | WDIOF_KEEPALIVEPING | WDIOF_SETTIMEOUT |
125 WDIOF_CARDRESET,
126 .identity = "Renesas WDT Watchdog",
129 static const struct watchdog_ops rwdt_ops = {
130 .owner = THIS_MODULE,
131 .start = rwdt_start,
132 .stop = rwdt_stop,
133 .ping = rwdt_init_timeout,
134 .get_timeleft = rwdt_get_timeleft,
135 .restart = rwdt_restart,
138 #if defined(CONFIG_ARCH_RCAR_GEN2) && defined(CONFIG_SMP)
140 * Watchdog-reset integration is broken on early revisions of R-Car Gen2 SoCs
142 static const struct soc_device_attribute rwdt_quirks_match[] = {
144 .soc_id = "r8a7790",
145 .revision = "ES1.*",
146 .data = (void *)1, /* needs single CPU */
147 }, {
148 .soc_id = "r8a7791",
149 .revision = "ES1.*",
150 .data = (void *)1, /* needs single CPU */
151 }, {
152 .soc_id = "r8a7792",
153 .revision = "*",
154 .data = (void *)0, /* needs SMP disabled */
156 { /* sentinel */ }
159 static bool rwdt_blacklisted(struct device *dev)
161 const struct soc_device_attribute *attr;
163 attr = soc_device_match(rwdt_quirks_match);
164 if (attr && setup_max_cpus > (uintptr_t)attr->data) {
165 dev_info(dev, "Watchdog blacklisted on %s %s\n", attr->soc_id,
166 attr->revision);
167 return true;
170 return false;
172 #else /* !CONFIG_ARCH_RCAR_GEN2 || !CONFIG_SMP */
173 static inline bool rwdt_blacklisted(struct device *dev) { return false; }
174 #endif /* !CONFIG_ARCH_RCAR_GEN2 || !CONFIG_SMP */
176 static int rwdt_probe(struct platform_device *pdev)
178 struct rwdt_priv *priv;
179 struct resource *res;
180 struct clk *clk;
181 unsigned long clks_per_sec;
182 int ret, i;
184 if (rwdt_blacklisted(&pdev->dev))
185 return -ENODEV;
187 priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
188 if (!priv)
189 return -ENOMEM;
191 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
192 priv->base = devm_ioremap_resource(&pdev->dev, res);
193 if (IS_ERR(priv->base))
194 return PTR_ERR(priv->base);
196 clk = devm_clk_get(&pdev->dev, NULL);
197 if (IS_ERR(clk))
198 return PTR_ERR(clk);
200 pm_runtime_enable(&pdev->dev);
201 pm_runtime_get_sync(&pdev->dev);
202 priv->clk_rate = clk_get_rate(clk);
203 priv->wdev.bootstatus = (readb_relaxed(priv->base + RWTCSRA) &
204 RWTCSRA_WOVF) ? WDIOF_CARDRESET : 0;
205 pm_runtime_put(&pdev->dev);
207 if (!priv->clk_rate) {
208 ret = -ENOENT;
209 goto out_pm_disable;
212 for (i = ARRAY_SIZE(clk_divs) - 1; i >= 0; i--) {
213 clks_per_sec = priv->clk_rate / clk_divs[i];
214 if (clks_per_sec && clks_per_sec < 65536) {
215 priv->cks = i;
216 break;
220 if (i < 0) {
221 dev_err(&pdev->dev, "Can't find suitable clock divider\n");
222 ret = -ERANGE;
223 goto out_pm_disable;
226 priv->wdev.info = &rwdt_ident,
227 priv->wdev.ops = &rwdt_ops,
228 priv->wdev.parent = &pdev->dev;
229 priv->wdev.min_timeout = 1;
230 priv->wdev.max_timeout = DIV_BY_CLKS_PER_SEC(priv, 65536);
231 priv->wdev.timeout = min(priv->wdev.max_timeout, RWDT_DEFAULT_TIMEOUT);
233 platform_set_drvdata(pdev, priv);
234 watchdog_set_drvdata(&priv->wdev, priv);
235 watchdog_set_nowayout(&priv->wdev, nowayout);
236 watchdog_set_restart_priority(&priv->wdev, 0);
238 /* This overrides the default timeout only if DT configuration was found */
239 ret = watchdog_init_timeout(&priv->wdev, 0, &pdev->dev);
240 if (ret)
241 dev_warn(&pdev->dev, "Specified timeout value invalid, using default\n");
243 ret = watchdog_register_device(&priv->wdev);
244 if (ret < 0)
245 goto out_pm_disable;
247 return 0;
249 out_pm_disable:
250 pm_runtime_disable(&pdev->dev);
251 return ret;
254 static int rwdt_remove(struct platform_device *pdev)
256 struct rwdt_priv *priv = platform_get_drvdata(pdev);
258 watchdog_unregister_device(&priv->wdev);
259 pm_runtime_disable(&pdev->dev);
261 return 0;
264 static int __maybe_unused rwdt_suspend(struct device *dev)
266 struct rwdt_priv *priv = dev_get_drvdata(dev);
268 if (watchdog_active(&priv->wdev)) {
269 priv->time_left = readw(priv->base + RWTCNT);
270 rwdt_stop(&priv->wdev);
272 return 0;
275 static int __maybe_unused rwdt_resume(struct device *dev)
277 struct rwdt_priv *priv = dev_get_drvdata(dev);
279 if (watchdog_active(&priv->wdev)) {
280 rwdt_start(&priv->wdev);
281 rwdt_write(priv, priv->time_left, RWTCNT);
283 return 0;
286 static SIMPLE_DEV_PM_OPS(rwdt_pm_ops, rwdt_suspend, rwdt_resume);
288 static const struct of_device_id rwdt_ids[] = {
289 { .compatible = "renesas,rcar-gen2-wdt", },
290 { .compatible = "renesas,rcar-gen3-wdt", },
291 { /* sentinel */ }
293 MODULE_DEVICE_TABLE(of, rwdt_ids);
295 static struct platform_driver rwdt_driver = {
296 .driver = {
297 .name = "renesas_wdt",
298 .of_match_table = rwdt_ids,
299 .pm = &rwdt_pm_ops,
301 .probe = rwdt_probe,
302 .remove = rwdt_remove,
304 module_platform_driver(rwdt_driver);
306 MODULE_DESCRIPTION("Renesas WDT Watchdog Driver");
307 MODULE_LICENSE("GPL v2");
308 MODULE_AUTHOR("Wolfram Sang <wsa@sang-engineering.com>");