2 * Copyright 2012 DENX Software Engineering GmbH
3 * Heiko Schocher <hs@denx.de>
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License as published by the
7 * Free Software Foundation; either version 2 of the License, or (at your
8 * option) any later version.
10 #include "skeleton.dtsi"
11 #include <dt-bindings/interrupt-controller/irq.h>
18 intc: interrupt-controller {
19 compatible = "ti,cp-intc";
21 #interrupt-cells = <1>;
23 reg = <0xfffee000 0x2000>;
27 compatible = "simple-bus";
31 ranges = <0x0 0x01c00000 0x400000>;
32 interrupt-parent = <&intc>;
34 pmx_core: pinmux@1c14120 {
35 compatible = "pinctrl-single";
39 pinctrl-single,bit-per-mux;
40 pinctrl-single,register-width = <32>;
41 pinctrl-single,function-mask = <0xf>;
44 nand_cs3_pins: pinmux_nand_pins {
45 pinctrl-single,bits = <
47 0x1c 0x00110000 0x00ff0000
48 /* EMA_CS[4],EMA_CS[3]*/
49 0x1c 0x00000110 0x00000ff0
51 * EMA_D[0], EMA_D[1], EMA_D[2],
52 * EMA_D[3], EMA_D[4], EMA_D[5],
55 0x24 0x11111111 0xffffffff
56 /* EMA_A[1], EMA_A[2] */
57 0x30 0x01100000 0x0ff00000
60 i2c0_pins: pinmux_i2c0_pins {
61 pinctrl-single,bits = <
62 /* I2C0_SDA,I2C0_SCL */
63 0x10 0x00002200 0x0000ff00
66 mmc0_pins: pinmux_mmc_pins {
67 pinctrl-single,bits = <
68 /* MMCSD0_DAT[3] MMCSD0_DAT[2]
69 * MMCSD0_DAT[1] MMCSD0_DAT[0]
70 * MMCSD0_CMD MMCSD0_CLK
72 0x28 0x00222222 0x00ffffff
75 ehrpwm0a_pins: pinmux_ehrpwm0a_pins {
76 pinctrl-single,bits = <
78 0xc 0x00000002 0x0000000f
81 ehrpwm0b_pins: pinmux_ehrpwm0b_pins {
82 pinctrl-single,bits = <
84 0xc 0x00000020 0x000000f0
87 ehrpwm1a_pins: pinmux_ehrpwm1a_pins {
88 pinctrl-single,bits = <
90 0x14 0x00000002 0x0000000f
93 ehrpwm1b_pins: pinmux_ehrpwm1b_pins {
94 pinctrl-single,bits = <
96 0x14 0x00000020 0x000000f0
99 ecap0_pins: pinmux_ecap0_pins {
100 pinctrl-single,bits = <
102 0x8 0x20000000 0xf0000000
105 ecap1_pins: pinmux_ecap1_pins {
106 pinctrl-single,bits = <
108 0x4 0x40000000 0xf0000000
111 ecap2_pins: pinmux_ecap2_pins {
112 pinctrl-single,bits = <
114 0x4 0x00000004 0x0000000f
117 spi1_pins: pinmux_spi_pins {
118 pinctrl-single,bits = <
119 /* SIMO, SOMI, CLK */
120 0x14 0x00110100 0x00ff0f00
123 spi1_cs0_pin: pinmux_spi1_cs0 {
124 pinctrl-single,bits = <
126 0x14 0x00000010 0x000000f0
129 mdio_pins: pinmux_mdio_pins {
130 pinctrl-single,bits = <
131 /* MDIO_CLK, MDIO_D */
132 0x10 0x00000088 0x000000ff
135 mii_pins: pinmux_mii_pins {
136 pinctrl-single,bits = <
138 * MII_TXEN, MII_TXCLK, MII_COL
139 * MII_TXD_3, MII_TXD_2, MII_TXD_1
142 0x8 0x88888880 0xfffffff0
144 * MII_RXER, MII_CRS, MII_RXCLK
145 * MII_RXDV, MII_RXD_3, MII_RXD_2
146 * MII_RXD_1, MII_RXD_0
148 0xc 0x88888888 0xffffffff
153 edma0: edma@01c00000 {
154 compatible = "ti,edma3";
156 interrupts = <11 13 12>;
159 serial0: serial@1c42000 {
160 compatible = "ns16550a";
161 reg = <0x42000 0x100>;
166 serial1: serial@1d0c000 {
167 compatible = "ns16550a";
168 reg = <0x10c000 0x100>;
173 serial2: serial@1d0d000 {
174 compatible = "ns16550a";
175 reg = <0x10d000 0x100>;
181 compatible = "ti,da830-rtc";
182 reg = <0x23000 0x1000>;
188 compatible = "ti,davinci-i2c";
189 reg = <0x22000 0x1000>;
191 #address-cells = <1>;
196 compatible = "ti,davinci-wdt";
197 reg = <0x21000 0x1000>;
201 compatible = "ti,da830-mmc";
202 reg = <0x40000 0x1000>;
206 ehrpwm0: ehrpwm@01f00000 {
207 compatible = "ti,da850-ehrpwm", "ti,am33xx-ehrpwm";
209 reg = <0x300000 0x2000>;
212 ehrpwm1: ehrpwm@01f02000 {
213 compatible = "ti,da850-ehrpwm", "ti,am33xx-ehrpwm";
215 reg = <0x302000 0x2000>;
218 ecap0: ecap@01f06000 {
219 compatible = "ti,da850-ecap", "ti,am33xx-ecap";
221 reg = <0x306000 0x80>;
224 ecap1: ecap@01f07000 {
225 compatible = "ti,da850-ecap", "ti,am33xx-ecap";
227 reg = <0x307000 0x80>;
230 ecap2: ecap@01f08000 {
231 compatible = "ti,da850-ecap", "ti,am33xx-ecap";
233 reg = <0x308000 0x80>;
237 #address-cells = <1>;
239 compatible = "ti,da830-spi";
240 reg = <0x30e000 0x1000>;
242 ti,davinci-spi-intr-line = <1>;
247 compatible = "ti,davinci_mdio";
248 #address-cells = <1>;
250 reg = <0x224000 0x1000>;
252 eth0: ethernet@1e20000 {
253 compatible = "ti,davinci-dm6467-emac";
254 reg = <0x220000 0x4000>;
255 ti,davinci-ctrl-reg-offset = <0x3000>;
256 ti,davinci-ctrl-mod-reg-offset = <0x2000>;
257 ti,davinci-ctrl-ram-offset = <0>;
258 ti,davinci-ctrl-ram-size = <0x2000>;
259 local-mac-address = [ 00 00 00 00 00 00 ];
267 compatible = "ti,dm6441-gpio";
269 reg = <0x226000 0x1000>;
270 interrupts = <42 IRQ_TYPE_EDGE_BOTH
271 43 IRQ_TYPE_EDGE_BOTH 44 IRQ_TYPE_EDGE_BOTH
272 45 IRQ_TYPE_EDGE_BOTH 46 IRQ_TYPE_EDGE_BOTH
273 47 IRQ_TYPE_EDGE_BOTH 48 IRQ_TYPE_EDGE_BOTH
274 49 IRQ_TYPE_EDGE_BOTH 50 IRQ_TYPE_EDGE_BOTH>;
276 ti,davinci-gpio-unbanked = <0>;
280 mcasp0: mcasp@01d00000 {
281 compatible = "ti,da830-mcasp-audio";
282 reg = <0x100000 0x2000>,
284 reg-names = "mpu", "dat";
286 interrupt-names = "common";
290 dma-names = "tx", "rx";
294 compatible = "ti,davinci-nand";
295 reg = <0x62000000 0x807ff
297 ti,davinci-chipselect = <1>;
298 ti,davinci-mask-ale = <0>;
299 ti,davinci-mask-cle = <0>;
300 ti,davinci-mask-chipsel = <0>;
301 ti,davinci-ecc-mode = "hw";
302 ti,davinci-ecc-bits = <4>;
303 ti,davinci-nand-use-bbt;