2 * The code contained herein is licensed under the GNU General Public
3 * License. You may obtain a copy of the GNU General Public License
4 * Version 2 or later at the following locations:
6 * http://www.opensource.org/licenses/gpl-license.html
7 * http://www.gnu.org/copyleft/gpl.html
10 #include "imx27-phytec-phycore-som.dtsi"
13 model = "Phytec pcm970";
14 compatible = "phytec,imx27-pcm970", "phytec,imx27-pcm038", "fsl,imx27";
21 model = "Sharp-LQ035Q7";
22 native-mode = <&timing0>;
23 bits-per-pixel = <16>;
24 fsl,pcr = <0xf00080c0>;
28 clock-frequency = <5500000>;
37 pixelclk-active = <1>;
47 compatible = "regulator-fixed";
48 pinctrl-names = "default";
49 pinctrl-0 = <&pinctrl_csien>;
51 regulator-name = "CSI_EN";
52 regulator-min-microvolt = <3300000>;
53 regulator-max-microvolt = <3300000>;
54 gpio = <&gpio2 24 GPIO_ACTIVE_LOW>;
61 compatible = "usb-nop-xceiv";
63 vcc-supply = <®_5v0>;
64 clocks = <&clks IMX27_CLK_DUMMY>;
65 clock-names = "main_clk";
71 pinctrl-0 = <&pinctrl_cspi1>, <&pinctrl_cspi1cs1>;
72 fsl,spi-num-chipselects = <2>;
73 cs-gpios = <&gpio4 28 GPIO_ACTIVE_HIGH>,
74 <&gpio4 27 GPIO_ACTIVE_LOW>;
78 pinctrl-names = "default";
79 pinctrl-0 = <&pinctrl_imxfb1>;
80 display = <&display0>;
81 lcd-supply = <®_5v0>;
82 fsl,dmacr = <0x00020010>;
83 fsl,lscr1 = <0x00120300>;
84 fsl,lpccr = <0x00a903ff>;
89 clock-frequency = <400000>;
90 pinctrl-names = "default";
91 pinctrl-0 = <&pinctrl_i2c1>;
95 compatible = "nxp,pca9536";
104 pinctrl_csien: csiengrp {
106 MX27_PAD_USB_OC_B__GPIO2_24 0x0
110 pinctrl_cspi1cs1: cspi1cs1grp {
112 MX27_PAD_CSPI1_SS1__GPIO4_27 0x0
116 pinctrl_imxfb1: imxfbgrp {
118 MX27_PAD_LD0__LD0 0x0
119 MX27_PAD_LD1__LD1 0x0
120 MX27_PAD_LD2__LD2 0x0
121 MX27_PAD_LD3__LD3 0x0
122 MX27_PAD_LD4__LD4 0x0
123 MX27_PAD_LD5__LD5 0x0
124 MX27_PAD_LD6__LD6 0x0
125 MX27_PAD_LD7__LD7 0x0
126 MX27_PAD_LD8__LD8 0x0
127 MX27_PAD_LD9__LD9 0x0
128 MX27_PAD_LD10__LD10 0x0
129 MX27_PAD_LD11__LD11 0x0
130 MX27_PAD_LD12__LD12 0x0
131 MX27_PAD_LD13__LD13 0x0
132 MX27_PAD_LD14__LD14 0x0
133 MX27_PAD_LD15__LD15 0x0
134 MX27_PAD_LD16__LD16 0x0
135 MX27_PAD_LD17__LD17 0x0
136 MX27_PAD_CLS__CLS 0x0
137 MX27_PAD_CONTRAST__CONTRAST 0x0
138 MX27_PAD_LSCLK__LSCLK 0x0
139 MX27_PAD_OE_ACD__OE_ACD 0x0
141 MX27_PAD_REV__REV 0x0
142 MX27_PAD_SPL_SPR__SPL_SPR 0x0
143 MX27_PAD_HSYNC__HSYNC 0x0
144 MX27_PAD_VSYNC__VSYNC 0x0
148 pinctrl_i2c1: i2c1grp {
149 /* Add pullup to DATA line */
151 MX27_PAD_I2C_DATA__I2C_DATA 0x1
152 MX27_PAD_I2C_CLK__I2C_CLK 0x0
156 pinctrl_owire1: owire1grp {
158 MX27_PAD_RTCK__OWIRE 0x0
162 pinctrl_sdhc2: sdhc2grp {
164 MX27_PAD_SD2_CLK__SD2_CLK 0x0
165 MX27_PAD_SD2_CMD__SD2_CMD 0x0
166 MX27_PAD_SD2_D0__SD2_D0 0x0
167 MX27_PAD_SD2_D1__SD2_D1 0x0
168 MX27_PAD_SD2_D2__SD2_D2 0x0
169 MX27_PAD_SD2_D3__SD2_D3 0x0
170 MX27_PAD_SSI3_FS__GPIO3_28 0x0 /* WP */
171 MX27_PAD_SSI3_RXDAT__GPIO3_29 0x0 /* CD */
175 pinctrl_uart1: uart1grp {
177 MX27_PAD_UART1_TXD__UART1_TXD 0x0
178 MX27_PAD_UART1_RXD__UART1_RXD 0x0
179 MX27_PAD_UART1_CTS__UART1_CTS 0x0
180 MX27_PAD_UART1_RTS__UART1_RTS 0x0
184 pinctrl_uart2: uart2grp {
186 MX27_PAD_UART2_TXD__UART2_TXD 0x0
187 MX27_PAD_UART2_RXD__UART2_RXD 0x0
188 MX27_PAD_UART2_CTS__UART2_CTS 0x0
189 MX27_PAD_UART2_RTS__UART2_RTS 0x0
193 pinctrl_usbh2: usbh2grp {
195 MX27_PAD_USBH2_CLK__USBH2_CLK 0x0
196 MX27_PAD_USBH2_DIR__USBH2_DIR 0x0
197 MX27_PAD_USBH2_NXT__USBH2_NXT 0x0
198 MX27_PAD_USBH2_STP__USBH2_STP 0x0
199 MX27_PAD_CSPI2_SCLK__USBH2_DATA0 0x0
200 MX27_PAD_CSPI2_MOSI__USBH2_DATA1 0x0
201 MX27_PAD_CSPI2_MISO__USBH2_DATA2 0x0
202 MX27_PAD_CSPI2_SS1__USBH2_DATA3 0x0
203 MX27_PAD_CSPI2_SS2__USBH2_DATA4 0x0
204 MX27_PAD_CSPI1_SS2__USBH2_DATA5 0x0
205 MX27_PAD_CSPI2_SS0__USBH2_DATA6 0x0
206 MX27_PAD_USBH2_DATA7__USBH2_DATA7 0x0
210 pinctrl_weim: weimgrp {
212 MX27_PAD_CS4_B__CS4_B 0x0 /* CS4 */
213 MX27_PAD_SD1_D1__GPIO5_19 0x0 /* CAN IRQ */
220 pinctrl-names = "default";
221 pinctrl-0 = <&pinctrl_owire1>;
228 label = "system:red1:user";
233 label = "system:green1:user";
238 label = "system:blue1:user";
243 label = "system:red2:user";
248 label = "system:green2:user";
253 label = "system:blue2:user";
258 label = "system:red3:nand";
259 linux,default-trigger = "nand-disk";
264 label = "system:green3:live";
265 linux,default-trigger = "heartbeat";
270 label = "system:blue3:cpu";
271 linux,default-trigger = "cpu0";
276 pinctrl-names = "default";
277 pinctrl-0 = <&pinctrl_sdhc2>;
279 cd-gpios = <&gpio3 29 GPIO_ACTIVE_HIGH>;
280 wp-gpios = <&gpio3 28 GPIO_ACTIVE_HIGH>;
281 vmmc-supply = <&vmmc1_reg>;
287 pinctrl-names = "default";
288 pinctrl-0 = <&pinctrl_uart1>;
294 pinctrl-names = "default";
295 pinctrl-0 = <&pinctrl_uart2>;
300 pinctrl-names = "default";
301 pinctrl-0 = <&pinctrl_usbh2>;
304 vbus-supply = <®_5v0>;
305 fsl,usbphy = <&usbphy2>;
306 disable-over-current;
311 pinctrl-names = "default";
312 pinctrl-0 = <&pinctrl_weim>;
315 compatible = "nxp,sja1000";
316 reg = <4 0x00000000 0x00000100>;
317 interrupt-parent = <&gpio5>;
318 interrupts = <19 IRQ_TYPE_EDGE_FALLING>;
319 nxp,external-clock-frequency = <16000000>;
320 nxp,tx-output-config = <0x16>;
321 nxp,no-comparator-bypass;
322 fsl,weim-cs-timing = <0x0000dcf6 0x444a0301 0x44443302>;