2 * Device Tree Source for OMAP34xx/OMAP36xx clock data
4 * Copyright (C) 2013 Texas Instruments, Inc.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
11 ssi_ssr_gate_fck_3430es2: ssi_ssr_gate_fck_3430es2 {
13 compatible = "ti,composite-no-wait-gate-clock";
14 clocks = <&corex2_fck>;
19 ssi_ssr_div_fck_3430es2: ssi_ssr_div_fck_3430es2 {
21 compatible = "ti,composite-divider-clock";
22 clocks = <&corex2_fck>;
25 ti,dividers = <0>, <1>, <2>, <3>, <4>, <0>, <6>, <0>, <8>;
28 ssi_ssr_fck: ssi_ssr_fck_3430es2 {
30 compatible = "ti,composite-clock";
31 clocks = <&ssi_ssr_gate_fck_3430es2>, <&ssi_ssr_div_fck_3430es2>;
34 ssi_sst_fck: ssi_sst_fck_3430es2 {
36 compatible = "fixed-factor-clock";
37 clocks = <&ssi_ssr_fck>;
42 hsotgusb_ick_3430es2: hsotgusb_ick_3430es2 {
44 compatible = "ti,omap3-hsotgusb-interface-clock";
45 clocks = <&core_l3_ick>;
50 ssi_l4_ick: ssi_l4_ick {
52 compatible = "fixed-factor-clock";
58 ssi_ick: ssi_ick_3430es2 {
60 compatible = "ti,omap3-ssi-interface-clock";
61 clocks = <&ssi_l4_ick>;
66 usim_gate_fck: usim_gate_fck {
68 compatible = "ti,composite-gate-clock";
69 clocks = <&omap_96m_fck>;
74 sys_d2_ck: sys_d2_ck {
76 compatible = "fixed-factor-clock";
82 omap_96m_d2_fck: omap_96m_d2_fck {
84 compatible = "fixed-factor-clock";
85 clocks = <&omap_96m_fck>;
90 omap_96m_d4_fck: omap_96m_d4_fck {
92 compatible = "fixed-factor-clock";
93 clocks = <&omap_96m_fck>;
98 omap_96m_d8_fck: omap_96m_d8_fck {
100 compatible = "fixed-factor-clock";
101 clocks = <&omap_96m_fck>;
106 omap_96m_d10_fck: omap_96m_d10_fck {
108 compatible = "fixed-factor-clock";
109 clocks = <&omap_96m_fck>;
114 dpll5_m2_d4_ck: dpll5_m2_d4_ck {
116 compatible = "fixed-factor-clock";
117 clocks = <&dpll5_m2_ck>;
122 dpll5_m2_d8_ck: dpll5_m2_d8_ck {
124 compatible = "fixed-factor-clock";
125 clocks = <&dpll5_m2_ck>;
130 dpll5_m2_d16_ck: dpll5_m2_d16_ck {
132 compatible = "fixed-factor-clock";
133 clocks = <&dpll5_m2_ck>;
138 dpll5_m2_d20_ck: dpll5_m2_d20_ck {
140 compatible = "fixed-factor-clock";
141 clocks = <&dpll5_m2_ck>;
146 usim_mux_fck: usim_mux_fck {
148 compatible = "ti,composite-mux-clock";
149 clocks = <&sys_ck>, <&sys_d2_ck>, <&omap_96m_d2_fck>, <&omap_96m_d4_fck>, <&omap_96m_d8_fck>, <&omap_96m_d10_fck>, <&dpll5_m2_d4_ck>, <&dpll5_m2_d8_ck>, <&dpll5_m2_d16_ck>, <&dpll5_m2_d20_ck>;
152 ti,index-starts-at-one;
157 compatible = "ti,composite-clock";
158 clocks = <&usim_gate_fck>, <&usim_mux_fck>;
163 compatible = "ti,omap3-interface-clock";
164 clocks = <&wkup_l4_ick>;
171 core_l3_clkdm: core_l3_clkdm {
172 compatible = "ti,clockdomain";
173 clocks = <&sdrc_ick>, <&hsotgusb_ick_3430es2>;
176 wkup_clkdm: wkup_clkdm {
177 compatible = "ti,clockdomain";
178 clocks = <&gpio1_dbck>, <&wdt2_fck>, <&wdt2_ick>, <&wdt1_ick>,
179 <&gpio1_ick>, <&omap_32ksync_ick>, <&gpt12_ick>,
180 <&gpt1_ick>, <&usim_ick>;
183 core_l4_clkdm: core_l4_clkdm {
184 compatible = "ti,clockdomain";
185 clocks = <&cpefuse_fck>, <&ts_fck>, <&usbtll_fck>,
186 <&usbtll_ick>, <&mmchs3_ick>, <&mmchs3_fck>,
187 <&mmchs2_fck>, <&mmchs1_fck>, <&i2c3_fck>, <&i2c2_fck>,
188 <&i2c1_fck>, <&mcspi4_fck>, <&mcspi3_fck>,
189 <&mcspi2_fck>, <&mcspi1_fck>, <&uart2_fck>,
190 <&uart1_fck>, <&hdq_fck>, <&mmchs2_ick>, <&mmchs1_ick>,
191 <&hdq_ick>, <&mcspi4_ick>, <&mcspi3_ick>,
192 <&mcspi2_ick>, <&mcspi1_ick>, <&i2c3_ick>, <&i2c2_ick>,
193 <&i2c1_ick>, <&uart2_ick>, <&uart1_ick>, <&gpt11_ick>,
194 <&gpt10_ick>, <&mcbsp5_ick>, <&mcbsp1_ick>,
195 <&omapctrl_ick>, <&aes2_ick>, <&sha12_ick>,