2 * Device Tree Source for OMAP4 clock data
4 * Copyright (C) 2013 Texas Instruments, Inc.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
11 extalt_clkin_ck: extalt_clkin_ck {
13 compatible = "fixed-clock";
14 clock-frequency = <59000000>;
17 pad_clks_src_ck: pad_clks_src_ck {
19 compatible = "fixed-clock";
20 clock-frequency = <12000000>;
23 pad_clks_ck: pad_clks_ck {
25 compatible = "ti,gate-clock";
26 clocks = <&pad_clks_src_ck>;
31 pad_slimbus_core_clks_ck: pad_slimbus_core_clks_ck {
33 compatible = "fixed-clock";
34 clock-frequency = <12000000>;
37 secure_32k_clk_src_ck: secure_32k_clk_src_ck {
39 compatible = "fixed-clock";
40 clock-frequency = <32768>;
43 slimbus_src_clk: slimbus_src_clk {
45 compatible = "fixed-clock";
46 clock-frequency = <12000000>;
49 slimbus_clk: slimbus_clk {
51 compatible = "ti,gate-clock";
52 clocks = <&slimbus_src_clk>;
57 sys_32k_ck: sys_32k_ck {
59 compatible = "fixed-clock";
60 clock-frequency = <32768>;
63 virt_12000000_ck: virt_12000000_ck {
65 compatible = "fixed-clock";
66 clock-frequency = <12000000>;
69 virt_13000000_ck: virt_13000000_ck {
71 compatible = "fixed-clock";
72 clock-frequency = <13000000>;
75 virt_16800000_ck: virt_16800000_ck {
77 compatible = "fixed-clock";
78 clock-frequency = <16800000>;
81 virt_19200000_ck: virt_19200000_ck {
83 compatible = "fixed-clock";
84 clock-frequency = <19200000>;
87 virt_26000000_ck: virt_26000000_ck {
89 compatible = "fixed-clock";
90 clock-frequency = <26000000>;
93 virt_27000000_ck: virt_27000000_ck {
95 compatible = "fixed-clock";
96 clock-frequency = <27000000>;
99 virt_38400000_ck: virt_38400000_ck {
101 compatible = "fixed-clock";
102 clock-frequency = <38400000>;
105 tie_low_clock_ck: tie_low_clock_ck {
107 compatible = "fixed-clock";
108 clock-frequency = <0>;
111 utmi_phy_clkout_ck: utmi_phy_clkout_ck {
113 compatible = "fixed-clock";
114 clock-frequency = <60000000>;
117 xclk60mhsp1_ck: xclk60mhsp1_ck {
119 compatible = "fixed-clock";
120 clock-frequency = <60000000>;
123 xclk60mhsp2_ck: xclk60mhsp2_ck {
125 compatible = "fixed-clock";
126 clock-frequency = <60000000>;
129 xclk60motg_ck: xclk60motg_ck {
131 compatible = "fixed-clock";
132 clock-frequency = <60000000>;
135 dpll_abe_ck: dpll_abe_ck {
137 compatible = "ti,omap4-dpll-m4xen-clock";
138 clocks = <&abe_dpll_refclk_mux_ck>, <&abe_dpll_bypass_clk_mux_ck>;
139 reg = <0x01e0>, <0x01e4>, <0x01ec>, <0x01e8>;
142 dpll_abe_x2_ck: dpll_abe_x2_ck {
144 compatible = "ti,omap4-dpll-x2-clock";
145 clocks = <&dpll_abe_ck>;
149 dpll_abe_m2x2_ck: dpll_abe_m2x2_ck {
151 compatible = "ti,divider-clock";
152 clocks = <&dpll_abe_x2_ck>;
154 ti,autoidle-shift = <8>;
156 ti,index-starts-at-one;
157 ti,invert-autoidle-bit;
160 abe_24m_fclk: abe_24m_fclk {
162 compatible = "fixed-factor-clock";
163 clocks = <&dpll_abe_m2x2_ck>;
170 compatible = "ti,divider-clock";
171 clocks = <&dpll_abe_m2x2_ck>;
174 ti,index-power-of-two;
177 aess_fclk: aess_fclk {
179 compatible = "ti,divider-clock";
186 dpll_abe_m3x2_ck: dpll_abe_m3x2_ck {
188 compatible = "ti,divider-clock";
189 clocks = <&dpll_abe_x2_ck>;
191 ti,autoidle-shift = <8>;
193 ti,index-starts-at-one;
194 ti,invert-autoidle-bit;
197 core_hsd_byp_clk_mux_ck: core_hsd_byp_clk_mux_ck {
199 compatible = "ti,mux-clock";
200 clocks = <&sys_clkin_ck>, <&dpll_abe_m3x2_ck>;
205 dpll_core_ck: dpll_core_ck {
207 compatible = "ti,omap4-dpll-core-clock";
208 clocks = <&sys_clkin_ck>, <&core_hsd_byp_clk_mux_ck>;
209 reg = <0x0120>, <0x0124>, <0x012c>, <0x0128>;
212 dpll_core_x2_ck: dpll_core_x2_ck {
214 compatible = "ti,omap4-dpll-x2-clock";
215 clocks = <&dpll_core_ck>;
218 dpll_core_m6x2_ck: dpll_core_m6x2_ck {
220 compatible = "ti,divider-clock";
221 clocks = <&dpll_core_x2_ck>;
223 ti,autoidle-shift = <8>;
225 ti,index-starts-at-one;
226 ti,invert-autoidle-bit;
229 dpll_core_m2_ck: dpll_core_m2_ck {
231 compatible = "ti,divider-clock";
232 clocks = <&dpll_core_ck>;
234 ti,autoidle-shift = <8>;
236 ti,index-starts-at-one;
237 ti,invert-autoidle-bit;
240 ddrphy_ck: ddrphy_ck {
242 compatible = "fixed-factor-clock";
243 clocks = <&dpll_core_m2_ck>;
248 dpll_core_m5x2_ck: dpll_core_m5x2_ck {
250 compatible = "ti,divider-clock";
251 clocks = <&dpll_core_x2_ck>;
253 ti,autoidle-shift = <8>;
255 ti,index-starts-at-one;
256 ti,invert-autoidle-bit;
259 div_core_ck: div_core_ck {
261 compatible = "ti,divider-clock";
262 clocks = <&dpll_core_m5x2_ck>;
267 div_iva_hs_clk: div_iva_hs_clk {
269 compatible = "ti,divider-clock";
270 clocks = <&dpll_core_m5x2_ck>;
273 ti,index-power-of-two;
276 div_mpu_hs_clk: div_mpu_hs_clk {
278 compatible = "ti,divider-clock";
279 clocks = <&dpll_core_m5x2_ck>;
282 ti,index-power-of-two;
285 dpll_core_m4x2_ck: dpll_core_m4x2_ck {
287 compatible = "ti,divider-clock";
288 clocks = <&dpll_core_x2_ck>;
290 ti,autoidle-shift = <8>;
292 ti,index-starts-at-one;
293 ti,invert-autoidle-bit;
296 dll_clk_div_ck: dll_clk_div_ck {
298 compatible = "fixed-factor-clock";
299 clocks = <&dpll_core_m4x2_ck>;
304 dpll_abe_m2_ck: dpll_abe_m2_ck {
306 compatible = "ti,divider-clock";
307 clocks = <&dpll_abe_ck>;
310 ti,index-starts-at-one;
313 dpll_core_m3x2_gate_ck: dpll_core_m3x2_gate_ck {
315 compatible = "ti,composite-no-wait-gate-clock";
316 clocks = <&dpll_core_x2_ck>;
321 dpll_core_m3x2_div_ck: dpll_core_m3x2_div_ck {
323 compatible = "ti,composite-divider-clock";
324 clocks = <&dpll_core_x2_ck>;
327 ti,index-starts-at-one;
330 dpll_core_m3x2_ck: dpll_core_m3x2_ck {
332 compatible = "ti,composite-clock";
333 clocks = <&dpll_core_m3x2_gate_ck>, <&dpll_core_m3x2_div_ck>;
336 dpll_core_m7x2_ck: dpll_core_m7x2_ck {
338 compatible = "ti,divider-clock";
339 clocks = <&dpll_core_x2_ck>;
341 ti,autoidle-shift = <8>;
343 ti,index-starts-at-one;
344 ti,invert-autoidle-bit;
347 iva_hsd_byp_clk_mux_ck: iva_hsd_byp_clk_mux_ck {
349 compatible = "ti,mux-clock";
350 clocks = <&sys_clkin_ck>, <&div_iva_hs_clk>;
355 dpll_iva_ck: dpll_iva_ck {
357 compatible = "ti,omap4-dpll-clock";
358 clocks = <&sys_clkin_ck>, <&iva_hsd_byp_clk_mux_ck>;
359 reg = <0x01a0>, <0x01a4>, <0x01ac>, <0x01a8>;
362 dpll_iva_x2_ck: dpll_iva_x2_ck {
364 compatible = "ti,omap4-dpll-x2-clock";
365 clocks = <&dpll_iva_ck>;
368 dpll_iva_m4x2_ck: dpll_iva_m4x2_ck {
370 compatible = "ti,divider-clock";
371 clocks = <&dpll_iva_x2_ck>;
373 ti,autoidle-shift = <8>;
375 ti,index-starts-at-one;
376 ti,invert-autoidle-bit;
379 dpll_iva_m5x2_ck: dpll_iva_m5x2_ck {
381 compatible = "ti,divider-clock";
382 clocks = <&dpll_iva_x2_ck>;
384 ti,autoidle-shift = <8>;
386 ti,index-starts-at-one;
387 ti,invert-autoidle-bit;
390 dpll_mpu_ck: dpll_mpu_ck {
392 compatible = "ti,omap4-dpll-clock";
393 clocks = <&sys_clkin_ck>, <&div_mpu_hs_clk>;
394 reg = <0x0160>, <0x0164>, <0x016c>, <0x0168>;
397 dpll_mpu_m2_ck: dpll_mpu_m2_ck {
399 compatible = "ti,divider-clock";
400 clocks = <&dpll_mpu_ck>;
402 ti,autoidle-shift = <8>;
404 ti,index-starts-at-one;
405 ti,invert-autoidle-bit;
408 per_hs_clk_div_ck: per_hs_clk_div_ck {
410 compatible = "fixed-factor-clock";
411 clocks = <&dpll_abe_m3x2_ck>;
416 usb_hs_clk_div_ck: usb_hs_clk_div_ck {
418 compatible = "fixed-factor-clock";
419 clocks = <&dpll_abe_m3x2_ck>;
424 l3_div_ck: l3_div_ck {
426 compatible = "ti,divider-clock";
427 clocks = <&div_core_ck>;
433 l4_div_ck: l4_div_ck {
435 compatible = "ti,divider-clock";
436 clocks = <&l3_div_ck>;
442 lp_clk_div_ck: lp_clk_div_ck {
444 compatible = "fixed-factor-clock";
445 clocks = <&dpll_abe_m2x2_ck>;
450 mpu_periphclk: mpu_periphclk {
452 compatible = "fixed-factor-clock";
453 clocks = <&dpll_mpu_ck>;
458 ocp_abe_iclk: ocp_abe_iclk {
460 compatible = "ti,divider-clock";
461 clocks = <&aess_fclk>;
464 ti,dividers = <2>, <1>;
467 per_abe_24m_fclk: per_abe_24m_fclk {
469 compatible = "fixed-factor-clock";
470 clocks = <&dpll_abe_m2_ck>;
475 dmic_sync_mux_ck: dmic_sync_mux_ck {
477 compatible = "ti,mux-clock";
478 clocks = <&abe_24m_fclk>, <&syc_clk_div_ck>, <&func_24m_clk>;
483 func_dmic_abe_gfclk: func_dmic_abe_gfclk {
485 compatible = "ti,mux-clock";
486 clocks = <&dmic_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>;
491 mcasp_sync_mux_ck: mcasp_sync_mux_ck {
493 compatible = "ti,mux-clock";
494 clocks = <&abe_24m_fclk>, <&syc_clk_div_ck>, <&func_24m_clk>;
499 func_mcasp_abe_gfclk: func_mcasp_abe_gfclk {
501 compatible = "ti,mux-clock";
502 clocks = <&mcasp_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>;
507 mcbsp1_sync_mux_ck: mcbsp1_sync_mux_ck {
509 compatible = "ti,mux-clock";
510 clocks = <&abe_24m_fclk>, <&syc_clk_div_ck>, <&func_24m_clk>;
515 func_mcbsp1_gfclk: func_mcbsp1_gfclk {
517 compatible = "ti,mux-clock";
518 clocks = <&mcbsp1_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>;
523 mcbsp2_sync_mux_ck: mcbsp2_sync_mux_ck {
525 compatible = "ti,mux-clock";
526 clocks = <&abe_24m_fclk>, <&syc_clk_div_ck>, <&func_24m_clk>;
531 func_mcbsp2_gfclk: func_mcbsp2_gfclk {
533 compatible = "ti,mux-clock";
534 clocks = <&mcbsp2_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>;
539 mcbsp3_sync_mux_ck: mcbsp3_sync_mux_ck {
541 compatible = "ti,mux-clock";
542 clocks = <&abe_24m_fclk>, <&syc_clk_div_ck>, <&func_24m_clk>;
547 func_mcbsp3_gfclk: func_mcbsp3_gfclk {
549 compatible = "ti,mux-clock";
550 clocks = <&mcbsp3_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>;
555 slimbus1_fclk_1: slimbus1_fclk_1 {
557 compatible = "ti,gate-clock";
558 clocks = <&func_24m_clk>;
563 slimbus1_fclk_0: slimbus1_fclk_0 {
565 compatible = "ti,gate-clock";
566 clocks = <&abe_24m_fclk>;
571 slimbus1_fclk_2: slimbus1_fclk_2 {
573 compatible = "ti,gate-clock";
574 clocks = <&pad_clks_ck>;
579 slimbus1_slimbus_clk: slimbus1_slimbus_clk {
581 compatible = "ti,gate-clock";
582 clocks = <&slimbus_clk>;
587 timer5_sync_mux: timer5_sync_mux {
589 compatible = "ti,mux-clock";
590 clocks = <&syc_clk_div_ck>, <&sys_32k_ck>;
595 timer6_sync_mux: timer6_sync_mux {
597 compatible = "ti,mux-clock";
598 clocks = <&syc_clk_div_ck>, <&sys_32k_ck>;
603 timer7_sync_mux: timer7_sync_mux {
605 compatible = "ti,mux-clock";
606 clocks = <&syc_clk_div_ck>, <&sys_32k_ck>;
611 timer8_sync_mux: timer8_sync_mux {
613 compatible = "ti,mux-clock";
614 clocks = <&syc_clk_div_ck>, <&sys_32k_ck>;
621 compatible = "fixed-clock";
622 clock-frequency = <0>;
626 sys_clkin_ck: sys_clkin_ck {
628 compatible = "ti,mux-clock";
629 clocks = <&virt_12000000_ck>, <&virt_13000000_ck>, <&virt_16800000_ck>, <&virt_19200000_ck>, <&virt_26000000_ck>, <&virt_27000000_ck>, <&virt_38400000_ck>;
631 ti,index-starts-at-one;
634 abe_dpll_bypass_clk_mux_ck: abe_dpll_bypass_clk_mux_ck {
636 compatible = "ti,mux-clock";
637 clocks = <&sys_clkin_ck>, <&sys_32k_ck>;
642 abe_dpll_refclk_mux_ck: abe_dpll_refclk_mux_ck {
644 compatible = "ti,mux-clock";
645 clocks = <&sys_clkin_ck>, <&sys_32k_ck>;
649 dbgclk_mux_ck: dbgclk_mux_ck {
651 compatible = "fixed-factor-clock";
652 clocks = <&sys_clkin_ck>;
657 l4_wkup_clk_mux_ck: l4_wkup_clk_mux_ck {
659 compatible = "ti,mux-clock";
660 clocks = <&sys_clkin_ck>, <&lp_clk_div_ck>;
664 syc_clk_div_ck: syc_clk_div_ck {
666 compatible = "ti,divider-clock";
667 clocks = <&sys_clkin_ck>;
672 gpio1_dbclk: gpio1_dbclk {
674 compatible = "ti,gate-clock";
675 clocks = <&sys_32k_ck>;
680 dmt1_clk_mux: dmt1_clk_mux {
682 compatible = "ti,mux-clock";
683 clocks = <&sys_clkin_ck>, <&sys_32k_ck>;
690 compatible = "ti,divider-clock";
691 clocks = <&dpll_per_m4x2_ck>;
694 ti,dividers = <14>, <18>;
697 usim_fclk: usim_fclk {
699 compatible = "ti,gate-clock";
705 pmd_stm_clock_mux_ck: pmd_stm_clock_mux_ck {
707 compatible = "ti,mux-clock";
708 clocks = <&sys_clkin_ck>, <&dpll_core_m6x2_ck>, <&tie_low_clock_ck>;
713 pmd_trace_clk_mux_ck: pmd_trace_clk_mux_ck {
715 compatible = "ti,mux-clock";
716 clocks = <&sys_clkin_ck>, <&dpll_core_m6x2_ck>, <&tie_low_clock_ck>;
721 stm_clk_div_ck: stm_clk_div_ck {
723 compatible = "ti,divider-clock";
724 clocks = <&pmd_stm_clock_mux_ck>;
728 ti,index-power-of-two;
731 trace_clk_div_div_ck: trace_clk_div_div_ck {
733 compatible = "ti,divider-clock";
734 clocks = <&pmd_trace_clk_mux_ck>;
737 ti,dividers = <0>, <1>, <2>, <0>, <4>;
740 trace_clk_div_ck: trace_clk_div_ck {
742 compatible = "ti,clkdm-gate-clock";
743 clocks = <&trace_clk_div_div_ck>;
748 emu_sys_clkdm: emu_sys_clkdm {
749 compatible = "ti,clockdomain";
750 clocks = <&trace_clk_div_ck>;
755 per_hsd_byp_clk_mux_ck: per_hsd_byp_clk_mux_ck {
757 compatible = "ti,mux-clock";
758 clocks = <&sys_clkin_ck>, <&per_hs_clk_div_ck>;
763 dpll_per_ck: dpll_per_ck {
765 compatible = "ti,omap4-dpll-clock";
766 clocks = <&sys_clkin_ck>, <&per_hsd_byp_clk_mux_ck>;
767 reg = <0x0140>, <0x0144>, <0x014c>, <0x0148>;
770 dpll_per_m2_ck: dpll_per_m2_ck {
772 compatible = "ti,divider-clock";
773 clocks = <&dpll_per_ck>;
776 ti,index-starts-at-one;
779 dpll_per_x2_ck: dpll_per_x2_ck {
781 compatible = "ti,omap4-dpll-x2-clock";
782 clocks = <&dpll_per_ck>;
786 dpll_per_m2x2_ck: dpll_per_m2x2_ck {
788 compatible = "ti,divider-clock";
789 clocks = <&dpll_per_x2_ck>;
791 ti,autoidle-shift = <8>;
793 ti,index-starts-at-one;
794 ti,invert-autoidle-bit;
797 dpll_per_m3x2_gate_ck: dpll_per_m3x2_gate_ck {
799 compatible = "ti,composite-no-wait-gate-clock";
800 clocks = <&dpll_per_x2_ck>;
805 dpll_per_m3x2_div_ck: dpll_per_m3x2_div_ck {
807 compatible = "ti,composite-divider-clock";
808 clocks = <&dpll_per_x2_ck>;
811 ti,index-starts-at-one;
814 dpll_per_m3x2_ck: dpll_per_m3x2_ck {
816 compatible = "ti,composite-clock";
817 clocks = <&dpll_per_m3x2_gate_ck>, <&dpll_per_m3x2_div_ck>;
820 dpll_per_m4x2_ck: dpll_per_m4x2_ck {
822 compatible = "ti,divider-clock";
823 clocks = <&dpll_per_x2_ck>;
825 ti,autoidle-shift = <8>;
827 ti,index-starts-at-one;
828 ti,invert-autoidle-bit;
831 dpll_per_m5x2_ck: dpll_per_m5x2_ck {
833 compatible = "ti,divider-clock";
834 clocks = <&dpll_per_x2_ck>;
836 ti,autoidle-shift = <8>;
838 ti,index-starts-at-one;
839 ti,invert-autoidle-bit;
842 dpll_per_m6x2_ck: dpll_per_m6x2_ck {
844 compatible = "ti,divider-clock";
845 clocks = <&dpll_per_x2_ck>;
847 ti,autoidle-shift = <8>;
849 ti,index-starts-at-one;
850 ti,invert-autoidle-bit;
853 dpll_per_m7x2_ck: dpll_per_m7x2_ck {
855 compatible = "ti,divider-clock";
856 clocks = <&dpll_per_x2_ck>;
858 ti,autoidle-shift = <8>;
860 ti,index-starts-at-one;
861 ti,invert-autoidle-bit;
864 dpll_usb_ck: dpll_usb_ck {
866 compatible = "ti,omap4-dpll-j-type-clock";
867 clocks = <&sys_clkin_ck>, <&usb_hs_clk_div_ck>;
868 reg = <0x0180>, <0x0184>, <0x018c>, <0x0188>;
871 dpll_usb_clkdcoldo_ck: dpll_usb_clkdcoldo_ck {
873 compatible = "ti,fixed-factor-clock";
874 clocks = <&dpll_usb_ck>;
876 ti,autoidle-shift = <8>;
879 ti,invert-autoidle-bit;
882 dpll_usb_m2_ck: dpll_usb_m2_ck {
884 compatible = "ti,divider-clock";
885 clocks = <&dpll_usb_ck>;
887 ti,autoidle-shift = <8>;
889 ti,index-starts-at-one;
890 ti,invert-autoidle-bit;
893 ducati_clk_mux_ck: ducati_clk_mux_ck {
895 compatible = "ti,mux-clock";
896 clocks = <&div_core_ck>, <&dpll_per_m6x2_ck>;
900 func_12m_fclk: func_12m_fclk {
902 compatible = "fixed-factor-clock";
903 clocks = <&dpll_per_m2x2_ck>;
908 func_24m_clk: func_24m_clk {
910 compatible = "fixed-factor-clock";
911 clocks = <&dpll_per_m2_ck>;
916 func_24mc_fclk: func_24mc_fclk {
918 compatible = "fixed-factor-clock";
919 clocks = <&dpll_per_m2x2_ck>;
924 func_48m_fclk: func_48m_fclk {
926 compatible = "ti,divider-clock";
927 clocks = <&dpll_per_m2x2_ck>;
929 ti,dividers = <4>, <8>;
932 func_48mc_fclk: func_48mc_fclk {
934 compatible = "fixed-factor-clock";
935 clocks = <&dpll_per_m2x2_ck>;
940 func_64m_fclk: func_64m_fclk {
942 compatible = "ti,divider-clock";
943 clocks = <&dpll_per_m4x2_ck>;
945 ti,dividers = <2>, <4>;
948 func_96m_fclk: func_96m_fclk {
950 compatible = "ti,divider-clock";
951 clocks = <&dpll_per_m2x2_ck>;
953 ti,dividers = <2>, <4>;
956 init_60m_fclk: init_60m_fclk {
958 compatible = "ti,divider-clock";
959 clocks = <&dpll_usb_m2_ck>;
961 ti,dividers = <1>, <8>;
964 per_abe_nc_fclk: per_abe_nc_fclk {
966 compatible = "ti,divider-clock";
967 clocks = <&dpll_abe_m2_ck>;
974 compatible = "ti,gate-clock";
975 clocks = <&l3_div_ck>;
982 compatible = "ti,gate-clock";
983 clocks = <&l3_div_ck>;
988 dss_sys_clk: dss_sys_clk {
990 compatible = "ti,gate-clock";
991 clocks = <&syc_clk_div_ck>;
996 dss_tv_clk: dss_tv_clk {
998 compatible = "ti,gate-clock";
999 clocks = <&extalt_clkin_ck>;
1000 ti,bit-shift = <11>;
1004 dss_dss_clk: dss_dss_clk {
1006 compatible = "ti,gate-clock";
1007 clocks = <&dpll_per_m5x2_ck>;
1013 dss_48mhz_clk: dss_48mhz_clk {
1015 compatible = "ti,gate-clock";
1016 clocks = <&func_48mc_fclk>;
1021 fdif_fck: fdif_fck {
1023 compatible = "ti,divider-clock";
1024 clocks = <&dpll_per_m4x2_ck>;
1025 ti,bit-shift = <24>;
1028 ti,index-power-of-two;
1031 gpio2_dbclk: gpio2_dbclk {
1033 compatible = "ti,gate-clock";
1034 clocks = <&sys_32k_ck>;
1039 gpio3_dbclk: gpio3_dbclk {
1041 compatible = "ti,gate-clock";
1042 clocks = <&sys_32k_ck>;
1047 gpio4_dbclk: gpio4_dbclk {
1049 compatible = "ti,gate-clock";
1050 clocks = <&sys_32k_ck>;
1055 gpio5_dbclk: gpio5_dbclk {
1057 compatible = "ti,gate-clock";
1058 clocks = <&sys_32k_ck>;
1063 gpio6_dbclk: gpio6_dbclk {
1065 compatible = "ti,gate-clock";
1066 clocks = <&sys_32k_ck>;
1071 sgx_clk_mux: sgx_clk_mux {
1073 compatible = "ti,mux-clock";
1074 clocks = <&dpll_core_m7x2_ck>, <&dpll_per_m7x2_ck>;
1075 ti,bit-shift = <24>;
1081 compatible = "ti,divider-clock";
1082 clocks = <&dpll_per_m2x2_ck>;
1083 ti,bit-shift = <24>;
1086 ti,index-power-of-two;
1089 iss_ctrlclk: iss_ctrlclk {
1091 compatible = "ti,gate-clock";
1092 clocks = <&func_96m_fclk>;
1097 mcbsp4_sync_mux_ck: mcbsp4_sync_mux_ck {
1099 compatible = "ti,mux-clock";
1100 clocks = <&func_96m_fclk>, <&per_abe_nc_fclk>;
1101 ti,bit-shift = <25>;
1105 per_mcbsp4_gfclk: per_mcbsp4_gfclk {
1107 compatible = "ti,mux-clock";
1108 clocks = <&mcbsp4_sync_mux_ck>, <&pad_clks_ck>;
1109 ti,bit-shift = <24>;
1113 hsmmc1_fclk: hsmmc1_fclk {
1115 compatible = "ti,mux-clock";
1116 clocks = <&func_64m_fclk>, <&func_96m_fclk>;
1117 ti,bit-shift = <24>;
1121 hsmmc2_fclk: hsmmc2_fclk {
1123 compatible = "ti,mux-clock";
1124 clocks = <&func_64m_fclk>, <&func_96m_fclk>;
1125 ti,bit-shift = <24>;
1129 ocp2scp_usb_phy_phy_48m: ocp2scp_usb_phy_phy_48m {
1131 compatible = "ti,gate-clock";
1132 clocks = <&func_48m_fclk>;
1137 sha2md5_fck: sha2md5_fck {
1139 compatible = "ti,gate-clock";
1140 clocks = <&l3_div_ck>;
1145 slimbus2_fclk_1: slimbus2_fclk_1 {
1147 compatible = "ti,gate-clock";
1148 clocks = <&per_abe_24m_fclk>;
1153 slimbus2_fclk_0: slimbus2_fclk_0 {
1155 compatible = "ti,gate-clock";
1156 clocks = <&func_24mc_fclk>;
1161 slimbus2_slimbus_clk: slimbus2_slimbus_clk {
1163 compatible = "ti,gate-clock";
1164 clocks = <&pad_slimbus_core_clks_ck>;
1165 ti,bit-shift = <10>;
1169 smartreflex_core_fck: smartreflex_core_fck {
1171 compatible = "ti,gate-clock";
1172 clocks = <&l4_wkup_clk_mux_ck>;
1177 smartreflex_iva_fck: smartreflex_iva_fck {
1179 compatible = "ti,gate-clock";
1180 clocks = <&l4_wkup_clk_mux_ck>;
1185 smartreflex_mpu_fck: smartreflex_mpu_fck {
1187 compatible = "ti,gate-clock";
1188 clocks = <&l4_wkup_clk_mux_ck>;
1193 cm2_dm10_mux: cm2_dm10_mux {
1195 compatible = "ti,mux-clock";
1196 clocks = <&sys_clkin_ck>, <&sys_32k_ck>;
1197 ti,bit-shift = <24>;
1201 cm2_dm11_mux: cm2_dm11_mux {
1203 compatible = "ti,mux-clock";
1204 clocks = <&sys_clkin_ck>, <&sys_32k_ck>;
1205 ti,bit-shift = <24>;
1209 cm2_dm2_mux: cm2_dm2_mux {
1211 compatible = "ti,mux-clock";
1212 clocks = <&sys_clkin_ck>, <&sys_32k_ck>;
1213 ti,bit-shift = <24>;
1217 cm2_dm3_mux: cm2_dm3_mux {
1219 compatible = "ti,mux-clock";
1220 clocks = <&sys_clkin_ck>, <&sys_32k_ck>;
1221 ti,bit-shift = <24>;
1225 cm2_dm4_mux: cm2_dm4_mux {
1227 compatible = "ti,mux-clock";
1228 clocks = <&sys_clkin_ck>, <&sys_32k_ck>;
1229 ti,bit-shift = <24>;
1233 cm2_dm9_mux: cm2_dm9_mux {
1235 compatible = "ti,mux-clock";
1236 clocks = <&sys_clkin_ck>, <&sys_32k_ck>;
1237 ti,bit-shift = <24>;
1241 usb_host_fs_fck: usb_host_fs_fck {
1243 compatible = "ti,gate-clock";
1244 clocks = <&func_48mc_fclk>;
1249 utmi_p1_gfclk: utmi_p1_gfclk {
1251 compatible = "ti,mux-clock";
1252 clocks = <&init_60m_fclk>, <&xclk60mhsp1_ck>;
1253 ti,bit-shift = <24>;
1257 usb_host_hs_utmi_p1_clk: usb_host_hs_utmi_p1_clk {
1259 compatible = "ti,gate-clock";
1260 clocks = <&utmi_p1_gfclk>;
1265 utmi_p2_gfclk: utmi_p2_gfclk {
1267 compatible = "ti,mux-clock";
1268 clocks = <&init_60m_fclk>, <&xclk60mhsp2_ck>;
1269 ti,bit-shift = <25>;
1273 usb_host_hs_utmi_p2_clk: usb_host_hs_utmi_p2_clk {
1275 compatible = "ti,gate-clock";
1276 clocks = <&utmi_p2_gfclk>;
1281 usb_host_hs_utmi_p3_clk: usb_host_hs_utmi_p3_clk {
1283 compatible = "ti,gate-clock";
1284 clocks = <&init_60m_fclk>;
1285 ti,bit-shift = <10>;
1289 usb_host_hs_hsic480m_p1_clk: usb_host_hs_hsic480m_p1_clk {
1291 compatible = "ti,gate-clock";
1292 clocks = <&dpll_usb_m2_ck>;
1293 ti,bit-shift = <13>;
1297 usb_host_hs_hsic60m_p1_clk: usb_host_hs_hsic60m_p1_clk {
1299 compatible = "ti,gate-clock";
1300 clocks = <&init_60m_fclk>;
1301 ti,bit-shift = <11>;
1305 usb_host_hs_hsic60m_p2_clk: usb_host_hs_hsic60m_p2_clk {
1307 compatible = "ti,gate-clock";
1308 clocks = <&init_60m_fclk>;
1309 ti,bit-shift = <12>;
1313 usb_host_hs_hsic480m_p2_clk: usb_host_hs_hsic480m_p2_clk {
1315 compatible = "ti,gate-clock";
1316 clocks = <&dpll_usb_m2_ck>;
1317 ti,bit-shift = <14>;
1321 usb_host_hs_func48mclk: usb_host_hs_func48mclk {
1323 compatible = "ti,gate-clock";
1324 clocks = <&func_48mc_fclk>;
1325 ti,bit-shift = <15>;
1329 usb_host_hs_fck: usb_host_hs_fck {
1331 compatible = "ti,gate-clock";
1332 clocks = <&init_60m_fclk>;
1337 otg_60m_gfclk: otg_60m_gfclk {
1339 compatible = "ti,mux-clock";
1340 clocks = <&utmi_phy_clkout_ck>, <&xclk60motg_ck>;
1341 ti,bit-shift = <24>;
1345 usb_otg_hs_xclk: usb_otg_hs_xclk {
1347 compatible = "ti,gate-clock";
1348 clocks = <&otg_60m_gfclk>;
1353 usb_otg_hs_ick: usb_otg_hs_ick {
1355 compatible = "ti,gate-clock";
1356 clocks = <&l3_div_ck>;
1361 usb_phy_cm_clk32k: usb_phy_cm_clk32k {
1363 compatible = "ti,gate-clock";
1364 clocks = <&sys_32k_ck>;
1369 usb_tll_hs_usb_ch2_clk: usb_tll_hs_usb_ch2_clk {
1371 compatible = "ti,gate-clock";
1372 clocks = <&init_60m_fclk>;
1373 ti,bit-shift = <10>;
1377 usb_tll_hs_usb_ch0_clk: usb_tll_hs_usb_ch0_clk {
1379 compatible = "ti,gate-clock";
1380 clocks = <&init_60m_fclk>;
1385 usb_tll_hs_usb_ch1_clk: usb_tll_hs_usb_ch1_clk {
1387 compatible = "ti,gate-clock";
1388 clocks = <&init_60m_fclk>;
1393 usb_tll_hs_ick: usb_tll_hs_ick {
1395 compatible = "ti,gate-clock";
1396 clocks = <&l4_div_ck>;
1403 l3_init_clkdm: l3_init_clkdm {
1404 compatible = "ti,clockdomain";
1405 clocks = <&dpll_usb_ck>, <&usb_host_fs_fck>;
1410 auxclk0_src_gate_ck: auxclk0_src_gate_ck {
1412 compatible = "ti,composite-no-wait-gate-clock";
1413 clocks = <&dpll_core_m3x2_ck>;
1418 auxclk0_src_mux_ck: auxclk0_src_mux_ck {
1420 compatible = "ti,composite-mux-clock";
1421 clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
1426 auxclk0_src_ck: auxclk0_src_ck {
1428 compatible = "ti,composite-clock";
1429 clocks = <&auxclk0_src_gate_ck>, <&auxclk0_src_mux_ck>;
1432 auxclk0_ck: auxclk0_ck {
1434 compatible = "ti,divider-clock";
1435 clocks = <&auxclk0_src_ck>;
1436 ti,bit-shift = <16>;
1441 auxclk1_src_gate_ck: auxclk1_src_gate_ck {
1443 compatible = "ti,composite-no-wait-gate-clock";
1444 clocks = <&dpll_core_m3x2_ck>;
1449 auxclk1_src_mux_ck: auxclk1_src_mux_ck {
1451 compatible = "ti,composite-mux-clock";
1452 clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
1457 auxclk1_src_ck: auxclk1_src_ck {
1459 compatible = "ti,composite-clock";
1460 clocks = <&auxclk1_src_gate_ck>, <&auxclk1_src_mux_ck>;
1463 auxclk1_ck: auxclk1_ck {
1465 compatible = "ti,divider-clock";
1466 clocks = <&auxclk1_src_ck>;
1467 ti,bit-shift = <16>;
1472 auxclk2_src_gate_ck: auxclk2_src_gate_ck {
1474 compatible = "ti,composite-no-wait-gate-clock";
1475 clocks = <&dpll_core_m3x2_ck>;
1480 auxclk2_src_mux_ck: auxclk2_src_mux_ck {
1482 compatible = "ti,composite-mux-clock";
1483 clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
1488 auxclk2_src_ck: auxclk2_src_ck {
1490 compatible = "ti,composite-clock";
1491 clocks = <&auxclk2_src_gate_ck>, <&auxclk2_src_mux_ck>;
1494 auxclk2_ck: auxclk2_ck {
1496 compatible = "ti,divider-clock";
1497 clocks = <&auxclk2_src_ck>;
1498 ti,bit-shift = <16>;
1503 auxclk3_src_gate_ck: auxclk3_src_gate_ck {
1505 compatible = "ti,composite-no-wait-gate-clock";
1506 clocks = <&dpll_core_m3x2_ck>;
1511 auxclk3_src_mux_ck: auxclk3_src_mux_ck {
1513 compatible = "ti,composite-mux-clock";
1514 clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
1519 auxclk3_src_ck: auxclk3_src_ck {
1521 compatible = "ti,composite-clock";
1522 clocks = <&auxclk3_src_gate_ck>, <&auxclk3_src_mux_ck>;
1525 auxclk3_ck: auxclk3_ck {
1527 compatible = "ti,divider-clock";
1528 clocks = <&auxclk3_src_ck>;
1529 ti,bit-shift = <16>;
1534 auxclk4_src_gate_ck: auxclk4_src_gate_ck {
1536 compatible = "ti,composite-no-wait-gate-clock";
1537 clocks = <&dpll_core_m3x2_ck>;
1542 auxclk4_src_mux_ck: auxclk4_src_mux_ck {
1544 compatible = "ti,composite-mux-clock";
1545 clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
1550 auxclk4_src_ck: auxclk4_src_ck {
1552 compatible = "ti,composite-clock";
1553 clocks = <&auxclk4_src_gate_ck>, <&auxclk4_src_mux_ck>;
1556 auxclk4_ck: auxclk4_ck {
1558 compatible = "ti,divider-clock";
1559 clocks = <&auxclk4_src_ck>;
1560 ti,bit-shift = <16>;
1565 auxclk5_src_gate_ck: auxclk5_src_gate_ck {
1567 compatible = "ti,composite-no-wait-gate-clock";
1568 clocks = <&dpll_core_m3x2_ck>;
1573 auxclk5_src_mux_ck: auxclk5_src_mux_ck {
1575 compatible = "ti,composite-mux-clock";
1576 clocks = <&sys_clkin_ck>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
1581 auxclk5_src_ck: auxclk5_src_ck {
1583 compatible = "ti,composite-clock";
1584 clocks = <&auxclk5_src_gate_ck>, <&auxclk5_src_mux_ck>;
1587 auxclk5_ck: auxclk5_ck {
1589 compatible = "ti,divider-clock";
1590 clocks = <&auxclk5_src_ck>;
1591 ti,bit-shift = <16>;
1596 auxclkreq0_ck: auxclkreq0_ck {
1598 compatible = "ti,mux-clock";
1599 clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>;
1604 auxclkreq1_ck: auxclkreq1_ck {
1606 compatible = "ti,mux-clock";
1607 clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>;
1612 auxclkreq2_ck: auxclkreq2_ck {
1614 compatible = "ti,mux-clock";
1615 clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>;
1620 auxclkreq3_ck: auxclkreq3_ck {
1622 compatible = "ti,mux-clock";
1623 clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>;
1628 auxclkreq4_ck: auxclkreq4_ck {
1630 compatible = "ti,mux-clock";
1631 clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>;
1636 auxclkreq5_ck: auxclkreq5_ck {
1638 compatible = "ti,mux-clock";
1639 clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>, <&auxclk5_ck>;