2 * Device Tree Source for OMAP5 clock data
4 * Copyright (C) 2013 Texas Instruments, Inc.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
11 pad_clks_src_ck: pad_clks_src_ck {
13 compatible = "fixed-clock";
14 clock-frequency = <12000000>;
17 pad_clks_ck: pad_clks_ck {
19 compatible = "ti,gate-clock";
20 clocks = <&pad_clks_src_ck>;
25 secure_32k_clk_src_ck: secure_32k_clk_src_ck {
27 compatible = "fixed-clock";
28 clock-frequency = <32768>;
31 slimbus_src_clk: slimbus_src_clk {
33 compatible = "fixed-clock";
34 clock-frequency = <12000000>;
37 slimbus_clk: slimbus_clk {
39 compatible = "ti,gate-clock";
40 clocks = <&slimbus_src_clk>;
45 sys_32k_ck: sys_32k_ck {
47 compatible = "fixed-clock";
48 clock-frequency = <32768>;
51 virt_12000000_ck: virt_12000000_ck {
53 compatible = "fixed-clock";
54 clock-frequency = <12000000>;
57 virt_13000000_ck: virt_13000000_ck {
59 compatible = "fixed-clock";
60 clock-frequency = <13000000>;
63 virt_16800000_ck: virt_16800000_ck {
65 compatible = "fixed-clock";
66 clock-frequency = <16800000>;
69 virt_19200000_ck: virt_19200000_ck {
71 compatible = "fixed-clock";
72 clock-frequency = <19200000>;
75 virt_26000000_ck: virt_26000000_ck {
77 compatible = "fixed-clock";
78 clock-frequency = <26000000>;
81 virt_27000000_ck: virt_27000000_ck {
83 compatible = "fixed-clock";
84 clock-frequency = <27000000>;
87 virt_38400000_ck: virt_38400000_ck {
89 compatible = "fixed-clock";
90 clock-frequency = <38400000>;
93 xclk60mhsp1_ck: xclk60mhsp1_ck {
95 compatible = "fixed-clock";
96 clock-frequency = <60000000>;
99 xclk60mhsp2_ck: xclk60mhsp2_ck {
101 compatible = "fixed-clock";
102 clock-frequency = <60000000>;
105 dpll_abe_ck: dpll_abe_ck {
107 compatible = "ti,omap4-dpll-m4xen-clock";
108 clocks = <&abe_dpll_clk_mux>, <&abe_dpll_bypass_clk_mux>;
109 reg = <0x01e0>, <0x01e4>, <0x01ec>, <0x01e8>;
112 dpll_abe_x2_ck: dpll_abe_x2_ck {
114 compatible = "ti,omap4-dpll-x2-clock";
115 clocks = <&dpll_abe_ck>;
118 dpll_abe_m2x2_ck: dpll_abe_m2x2_ck {
120 compatible = "ti,divider-clock";
121 clocks = <&dpll_abe_x2_ck>;
124 ti,index-starts-at-one;
127 abe_24m_fclk: abe_24m_fclk {
129 compatible = "fixed-factor-clock";
130 clocks = <&dpll_abe_m2x2_ck>;
137 compatible = "ti,divider-clock";
138 clocks = <&dpll_abe_m2x2_ck>;
141 ti,index-power-of-two;
146 compatible = "ti,divider-clock";
147 clocks = <&aess_fclk>;
150 ti,dividers = <2>, <1>;
153 abe_lp_clk_div: abe_lp_clk_div {
155 compatible = "fixed-factor-clock";
156 clocks = <&dpll_abe_m2x2_ck>;
161 dpll_abe_m3x2_ck: dpll_abe_m3x2_ck {
163 compatible = "ti,divider-clock";
164 clocks = <&dpll_abe_x2_ck>;
167 ti,index-starts-at-one;
170 dpll_core_byp_mux: dpll_core_byp_mux {
172 compatible = "ti,mux-clock";
173 clocks = <&sys_clkin>, <&dpll_abe_m3x2_ck>;
178 dpll_core_ck: dpll_core_ck {
180 compatible = "ti,omap4-dpll-core-clock";
181 clocks = <&sys_clkin>, <&dpll_core_byp_mux>;
182 reg = <0x0120>, <0x0124>, <0x012c>, <0x0128>;
185 dpll_core_x2_ck: dpll_core_x2_ck {
187 compatible = "ti,omap4-dpll-x2-clock";
188 clocks = <&dpll_core_ck>;
191 dpll_core_h21x2_ck: dpll_core_h21x2_ck {
193 compatible = "ti,divider-clock";
194 clocks = <&dpll_core_x2_ck>;
197 ti,index-starts-at-one;
202 compatible = "fixed-factor-clock";
203 clocks = <&dpll_core_h21x2_ck>;
210 compatible = "fixed-factor-clock";
211 clocks = <&c2c_fclk>;
216 dpll_core_h11x2_ck: dpll_core_h11x2_ck {
218 compatible = "ti,divider-clock";
219 clocks = <&dpll_core_x2_ck>;
222 ti,index-starts-at-one;
225 dpll_core_h12x2_ck: dpll_core_h12x2_ck {
227 compatible = "ti,divider-clock";
228 clocks = <&dpll_core_x2_ck>;
231 ti,index-starts-at-one;
234 dpll_core_h13x2_ck: dpll_core_h13x2_ck {
236 compatible = "ti,divider-clock";
237 clocks = <&dpll_core_x2_ck>;
240 ti,index-starts-at-one;
243 dpll_core_h14x2_ck: dpll_core_h14x2_ck {
245 compatible = "ti,divider-clock";
246 clocks = <&dpll_core_x2_ck>;
249 ti,index-starts-at-one;
252 dpll_core_h22x2_ck: dpll_core_h22x2_ck {
254 compatible = "ti,divider-clock";
255 clocks = <&dpll_core_x2_ck>;
258 ti,index-starts-at-one;
261 dpll_core_h23x2_ck: dpll_core_h23x2_ck {
263 compatible = "ti,divider-clock";
264 clocks = <&dpll_core_x2_ck>;
267 ti,index-starts-at-one;
270 dpll_core_h24x2_ck: dpll_core_h24x2_ck {
272 compatible = "ti,divider-clock";
273 clocks = <&dpll_core_x2_ck>;
276 ti,index-starts-at-one;
279 dpll_core_m2_ck: dpll_core_m2_ck {
281 compatible = "ti,divider-clock";
282 clocks = <&dpll_core_ck>;
285 ti,index-starts-at-one;
288 dpll_core_m3x2_ck: dpll_core_m3x2_ck {
290 compatible = "ti,divider-clock";
291 clocks = <&dpll_core_x2_ck>;
294 ti,index-starts-at-one;
297 iva_dpll_hs_clk_div: iva_dpll_hs_clk_div {
299 compatible = "fixed-factor-clock";
300 clocks = <&dpll_core_h12x2_ck>;
305 dpll_iva_byp_mux: dpll_iva_byp_mux {
307 compatible = "ti,mux-clock";
308 clocks = <&sys_clkin>, <&iva_dpll_hs_clk_div>;
313 dpll_iva_ck: dpll_iva_ck {
315 compatible = "ti,omap4-dpll-clock";
316 clocks = <&sys_clkin>, <&dpll_iva_byp_mux>;
317 reg = <0x01a0>, <0x01a4>, <0x01ac>, <0x01a8>;
320 dpll_iva_x2_ck: dpll_iva_x2_ck {
322 compatible = "ti,omap4-dpll-x2-clock";
323 clocks = <&dpll_iva_ck>;
326 dpll_iva_h11x2_ck: dpll_iva_h11x2_ck {
328 compatible = "ti,divider-clock";
329 clocks = <&dpll_iva_x2_ck>;
332 ti,index-starts-at-one;
335 dpll_iva_h12x2_ck: dpll_iva_h12x2_ck {
337 compatible = "ti,divider-clock";
338 clocks = <&dpll_iva_x2_ck>;
341 ti,index-starts-at-one;
344 mpu_dpll_hs_clk_div: mpu_dpll_hs_clk_div {
346 compatible = "fixed-factor-clock";
347 clocks = <&dpll_core_h12x2_ck>;
352 dpll_mpu_ck: dpll_mpu_ck {
354 compatible = "ti,omap5-mpu-dpll-clock";
355 clocks = <&sys_clkin>, <&mpu_dpll_hs_clk_div>;
356 reg = <0x0160>, <0x0164>, <0x016c>, <0x0168>;
359 dpll_mpu_m2_ck: dpll_mpu_m2_ck {
361 compatible = "ti,divider-clock";
362 clocks = <&dpll_mpu_ck>;
365 ti,index-starts-at-one;
368 per_dpll_hs_clk_div: per_dpll_hs_clk_div {
370 compatible = "fixed-factor-clock";
371 clocks = <&dpll_abe_m3x2_ck>;
376 usb_dpll_hs_clk_div: usb_dpll_hs_clk_div {
378 compatible = "fixed-factor-clock";
379 clocks = <&dpll_abe_m3x2_ck>;
384 l3_iclk_div: l3_iclk_div {
386 compatible = "ti,divider-clock";
390 clocks = <&dpll_core_h12x2_ck>;
391 ti,index-power-of-two;
394 gpu_l3_iclk: gpu_l3_iclk {
396 compatible = "fixed-factor-clock";
397 clocks = <&l3_iclk_div>;
402 l4_root_clk_div: l4_root_clk_div {
404 compatible = "ti,divider-clock";
408 clocks = <&l3_iclk_div>;
409 ti,index-power-of-two;
412 slimbus1_slimbus_clk: slimbus1_slimbus_clk {
414 compatible = "ti,gate-clock";
415 clocks = <&slimbus_clk>;
420 aess_fclk: aess_fclk {
422 compatible = "ti,divider-clock";
429 dmic_sync_mux_ck: dmic_sync_mux_ck {
431 compatible = "ti,mux-clock";
432 clocks = <&abe_24m_fclk>, <&dss_syc_gfclk_div>, <&func_24m_clk>;
437 dmic_gfclk: dmic_gfclk {
439 compatible = "ti,mux-clock";
440 clocks = <&dmic_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>;
445 mcasp_sync_mux_ck: mcasp_sync_mux_ck {
447 compatible = "ti,mux-clock";
448 clocks = <&abe_24m_fclk>, <&dss_syc_gfclk_div>, <&func_24m_clk>;
453 mcasp_gfclk: mcasp_gfclk {
455 compatible = "ti,mux-clock";
456 clocks = <&mcasp_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>;
461 mcbsp1_sync_mux_ck: mcbsp1_sync_mux_ck {
463 compatible = "ti,mux-clock";
464 clocks = <&abe_24m_fclk>, <&dss_syc_gfclk_div>, <&func_24m_clk>;
469 mcbsp1_gfclk: mcbsp1_gfclk {
471 compatible = "ti,mux-clock";
472 clocks = <&mcbsp1_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>;
477 mcbsp2_sync_mux_ck: mcbsp2_sync_mux_ck {
479 compatible = "ti,mux-clock";
480 clocks = <&abe_24m_fclk>, <&dss_syc_gfclk_div>, <&func_24m_clk>;
485 mcbsp2_gfclk: mcbsp2_gfclk {
487 compatible = "ti,mux-clock";
488 clocks = <&mcbsp2_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>;
493 mcbsp3_sync_mux_ck: mcbsp3_sync_mux_ck {
495 compatible = "ti,mux-clock";
496 clocks = <&abe_24m_fclk>, <&dss_syc_gfclk_div>, <&func_24m_clk>;
501 mcbsp3_gfclk: mcbsp3_gfclk {
503 compatible = "ti,mux-clock";
504 clocks = <&mcbsp3_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>;
509 timer5_gfclk_mux: timer5_gfclk_mux {
511 compatible = "ti,mux-clock";
512 clocks = <&dss_syc_gfclk_div>, <&sys_32k_ck>;
517 timer6_gfclk_mux: timer6_gfclk_mux {
519 compatible = "ti,mux-clock";
520 clocks = <&dss_syc_gfclk_div>, <&sys_32k_ck>;
525 timer7_gfclk_mux: timer7_gfclk_mux {
527 compatible = "ti,mux-clock";
528 clocks = <&dss_syc_gfclk_div>, <&sys_32k_ck>;
533 timer8_gfclk_mux: timer8_gfclk_mux {
535 compatible = "ti,mux-clock";
536 clocks = <&dss_syc_gfclk_div>, <&sys_32k_ck>;
543 compatible = "fixed-clock";
544 clock-frequency = <0>;
548 sys_clkin: sys_clkin {
550 compatible = "ti,mux-clock";
551 clocks = <&virt_12000000_ck>, <&virt_13000000_ck>, <&virt_16800000_ck>, <&virt_19200000_ck>, <&virt_26000000_ck>, <&virt_27000000_ck>, <&virt_38400000_ck>;
553 ti,index-starts-at-one;
556 abe_dpll_bypass_clk_mux: abe_dpll_bypass_clk_mux {
558 compatible = "ti,mux-clock";
559 clocks = <&sys_clkin>, <&sys_32k_ck>;
563 abe_dpll_clk_mux: abe_dpll_clk_mux {
565 compatible = "ti,mux-clock";
566 clocks = <&sys_clkin>, <&sys_32k_ck>;
570 custefuse_sys_gfclk_div: custefuse_sys_gfclk_div {
572 compatible = "fixed-factor-clock";
573 clocks = <&sys_clkin>;
578 dss_syc_gfclk_div: dss_syc_gfclk_div {
580 compatible = "fixed-factor-clock";
581 clocks = <&sys_clkin>;
586 wkupaon_iclk_mux: wkupaon_iclk_mux {
588 compatible = "ti,mux-clock";
589 clocks = <&sys_clkin>, <&abe_lp_clk_div>;
593 l3instr_ts_gclk_div: l3instr_ts_gclk_div {
595 compatible = "fixed-factor-clock";
596 clocks = <&wkupaon_iclk_mux>;
601 gpio1_dbclk: gpio1_dbclk {
603 compatible = "ti,gate-clock";
604 clocks = <&sys_32k_ck>;
609 timer1_gfclk_mux: timer1_gfclk_mux {
611 compatible = "ti,mux-clock";
612 clocks = <&sys_clkin>, <&sys_32k_ck>;
619 dpll_per_byp_mux: dpll_per_byp_mux {
621 compatible = "ti,mux-clock";
622 clocks = <&sys_clkin>, <&per_dpll_hs_clk_div>;
627 dpll_per_ck: dpll_per_ck {
629 compatible = "ti,omap4-dpll-clock";
630 clocks = <&sys_clkin>, <&dpll_per_byp_mux>;
631 reg = <0x0140>, <0x0144>, <0x014c>, <0x0148>;
634 dpll_per_x2_ck: dpll_per_x2_ck {
636 compatible = "ti,omap4-dpll-x2-clock";
637 clocks = <&dpll_per_ck>;
640 dpll_per_h11x2_ck: dpll_per_h11x2_ck {
642 compatible = "ti,divider-clock";
643 clocks = <&dpll_per_x2_ck>;
646 ti,index-starts-at-one;
649 dpll_per_h12x2_ck: dpll_per_h12x2_ck {
651 compatible = "ti,divider-clock";
652 clocks = <&dpll_per_x2_ck>;
655 ti,index-starts-at-one;
658 dpll_per_h14x2_ck: dpll_per_h14x2_ck {
660 compatible = "ti,divider-clock";
661 clocks = <&dpll_per_x2_ck>;
664 ti,index-starts-at-one;
667 dpll_per_m2_ck: dpll_per_m2_ck {
669 compatible = "ti,divider-clock";
670 clocks = <&dpll_per_ck>;
673 ti,index-starts-at-one;
676 dpll_per_m2x2_ck: dpll_per_m2x2_ck {
678 compatible = "ti,divider-clock";
679 clocks = <&dpll_per_x2_ck>;
682 ti,index-starts-at-one;
685 dpll_per_m3x2_ck: dpll_per_m3x2_ck {
687 compatible = "ti,divider-clock";
688 clocks = <&dpll_per_x2_ck>;
691 ti,index-starts-at-one;
694 dpll_unipro1_ck: dpll_unipro1_ck {
696 compatible = "ti,omap4-dpll-clock";
697 clocks = <&sys_clkin>, <&sys_clkin>;
698 reg = <0x0200>, <0x0204>, <0x020c>, <0x0208>;
701 dpll_unipro1_clkdcoldo: dpll_unipro1_clkdcoldo {
703 compatible = "fixed-factor-clock";
704 clocks = <&dpll_unipro1_ck>;
709 dpll_unipro1_m2_ck: dpll_unipro1_m2_ck {
711 compatible = "ti,divider-clock";
712 clocks = <&dpll_unipro1_ck>;
715 ti,index-starts-at-one;
718 dpll_unipro2_ck: dpll_unipro2_ck {
720 compatible = "ti,omap4-dpll-clock";
721 clocks = <&sys_clkin>, <&sys_clkin>;
722 reg = <0x01c0>, <0x01c4>, <0x01cc>, <0x01c8>;
725 dpll_unipro2_clkdcoldo: dpll_unipro2_clkdcoldo {
727 compatible = "fixed-factor-clock";
728 clocks = <&dpll_unipro2_ck>;
733 dpll_unipro2_m2_ck: dpll_unipro2_m2_ck {
735 compatible = "ti,divider-clock";
736 clocks = <&dpll_unipro2_ck>;
739 ti,index-starts-at-one;
742 dpll_usb_byp_mux: dpll_usb_byp_mux {
744 compatible = "ti,mux-clock";
745 clocks = <&sys_clkin>, <&usb_dpll_hs_clk_div>;
750 dpll_usb_ck: dpll_usb_ck {
752 compatible = "ti,omap4-dpll-j-type-clock";
753 clocks = <&sys_clkin>, <&dpll_usb_byp_mux>;
754 reg = <0x0180>, <0x0184>, <0x018c>, <0x0188>;
757 dpll_usb_clkdcoldo: dpll_usb_clkdcoldo {
759 compatible = "fixed-factor-clock";
760 clocks = <&dpll_usb_ck>;
765 dpll_usb_m2_ck: dpll_usb_m2_ck {
767 compatible = "ti,divider-clock";
768 clocks = <&dpll_usb_ck>;
771 ti,index-starts-at-one;
774 func_128m_clk: func_128m_clk {
776 compatible = "fixed-factor-clock";
777 clocks = <&dpll_per_h11x2_ck>;
782 func_12m_fclk: func_12m_fclk {
784 compatible = "fixed-factor-clock";
785 clocks = <&dpll_per_m2x2_ck>;
790 func_24m_clk: func_24m_clk {
792 compatible = "fixed-factor-clock";
793 clocks = <&dpll_per_m2_ck>;
798 func_48m_fclk: func_48m_fclk {
800 compatible = "fixed-factor-clock";
801 clocks = <&dpll_per_m2x2_ck>;
806 func_96m_fclk: func_96m_fclk {
808 compatible = "fixed-factor-clock";
809 clocks = <&dpll_per_m2x2_ck>;
814 l3init_60m_fclk: l3init_60m_fclk {
816 compatible = "ti,divider-clock";
817 clocks = <&dpll_usb_m2_ck>;
819 ti,dividers = <1>, <8>;
822 dss_32khz_clk: dss_32khz_clk {
824 compatible = "ti,gate-clock";
825 clocks = <&sys_32k_ck>;
830 dss_48mhz_clk: dss_48mhz_clk {
832 compatible = "ti,gate-clock";
833 clocks = <&func_48m_fclk>;
838 dss_dss_clk: dss_dss_clk {
840 compatible = "ti,gate-clock";
841 clocks = <&dpll_per_h12x2_ck>;
847 dss_sys_clk: dss_sys_clk {
849 compatible = "ti,gate-clock";
850 clocks = <&dss_syc_gfclk_div>;
855 gpio2_dbclk: gpio2_dbclk {
857 compatible = "ti,gate-clock";
858 clocks = <&sys_32k_ck>;
863 gpio3_dbclk: gpio3_dbclk {
865 compatible = "ti,gate-clock";
866 clocks = <&sys_32k_ck>;
871 gpio4_dbclk: gpio4_dbclk {
873 compatible = "ti,gate-clock";
874 clocks = <&sys_32k_ck>;
879 gpio5_dbclk: gpio5_dbclk {
881 compatible = "ti,gate-clock";
882 clocks = <&sys_32k_ck>;
887 gpio6_dbclk: gpio6_dbclk {
889 compatible = "ti,gate-clock";
890 clocks = <&sys_32k_ck>;
895 gpio7_dbclk: gpio7_dbclk {
897 compatible = "ti,gate-clock";
898 clocks = <&sys_32k_ck>;
903 gpio8_dbclk: gpio8_dbclk {
905 compatible = "ti,gate-clock";
906 clocks = <&sys_32k_ck>;
911 iss_ctrlclk: iss_ctrlclk {
913 compatible = "ti,gate-clock";
914 clocks = <&func_96m_fclk>;
919 lli_txphy_clk: lli_txphy_clk {
921 compatible = "ti,gate-clock";
922 clocks = <&dpll_unipro1_clkdcoldo>;
927 lli_txphy_ls_clk: lli_txphy_ls_clk {
929 compatible = "ti,gate-clock";
930 clocks = <&dpll_unipro1_m2_ck>;
935 mmc1_32khz_clk: mmc1_32khz_clk {
937 compatible = "ti,gate-clock";
938 clocks = <&sys_32k_ck>;
943 sata_ref_clk: sata_ref_clk {
945 compatible = "ti,gate-clock";
946 clocks = <&sys_clkin>;
951 usb_host_hs_hsic480m_p1_clk: usb_host_hs_hsic480m_p1_clk {
953 compatible = "ti,gate-clock";
954 clocks = <&dpll_usb_m2_ck>;
959 usb_host_hs_hsic480m_p2_clk: usb_host_hs_hsic480m_p2_clk {
961 compatible = "ti,gate-clock";
962 clocks = <&dpll_usb_m2_ck>;
967 usb_host_hs_hsic480m_p3_clk: usb_host_hs_hsic480m_p3_clk {
969 compatible = "ti,gate-clock";
970 clocks = <&dpll_usb_m2_ck>;
975 usb_host_hs_hsic60m_p1_clk: usb_host_hs_hsic60m_p1_clk {
977 compatible = "ti,gate-clock";
978 clocks = <&l3init_60m_fclk>;
983 usb_host_hs_hsic60m_p2_clk: usb_host_hs_hsic60m_p2_clk {
985 compatible = "ti,gate-clock";
986 clocks = <&l3init_60m_fclk>;
991 usb_host_hs_hsic60m_p3_clk: usb_host_hs_hsic60m_p3_clk {
993 compatible = "ti,gate-clock";
994 clocks = <&l3init_60m_fclk>;
999 utmi_p1_gfclk: utmi_p1_gfclk {
1001 compatible = "ti,mux-clock";
1002 clocks = <&l3init_60m_fclk>, <&xclk60mhsp1_ck>;
1003 ti,bit-shift = <24>;
1007 usb_host_hs_utmi_p1_clk: usb_host_hs_utmi_p1_clk {
1009 compatible = "ti,gate-clock";
1010 clocks = <&utmi_p1_gfclk>;
1015 utmi_p2_gfclk: utmi_p2_gfclk {
1017 compatible = "ti,mux-clock";
1018 clocks = <&l3init_60m_fclk>, <&xclk60mhsp2_ck>;
1019 ti,bit-shift = <25>;
1023 usb_host_hs_utmi_p2_clk: usb_host_hs_utmi_p2_clk {
1025 compatible = "ti,gate-clock";
1026 clocks = <&utmi_p2_gfclk>;
1031 usb_host_hs_utmi_p3_clk: usb_host_hs_utmi_p3_clk {
1033 compatible = "ti,gate-clock";
1034 clocks = <&l3init_60m_fclk>;
1035 ti,bit-shift = <10>;
1039 usb_otg_ss_refclk960m: usb_otg_ss_refclk960m {
1041 compatible = "ti,gate-clock";
1042 clocks = <&dpll_usb_clkdcoldo>;
1047 usb_phy_cm_clk32k: usb_phy_cm_clk32k {
1049 compatible = "ti,gate-clock";
1050 clocks = <&sys_32k_ck>;
1055 usb_tll_hs_usb_ch0_clk: usb_tll_hs_usb_ch0_clk {
1057 compatible = "ti,gate-clock";
1058 clocks = <&l3init_60m_fclk>;
1063 usb_tll_hs_usb_ch1_clk: usb_tll_hs_usb_ch1_clk {
1065 compatible = "ti,gate-clock";
1066 clocks = <&l3init_60m_fclk>;
1071 usb_tll_hs_usb_ch2_clk: usb_tll_hs_usb_ch2_clk {
1073 compatible = "ti,gate-clock";
1074 clocks = <&l3init_60m_fclk>;
1075 ti,bit-shift = <10>;
1079 fdif_fclk: fdif_fclk {
1081 compatible = "ti,divider-clock";
1082 clocks = <&dpll_per_h11x2_ck>;
1083 ti,bit-shift = <24>;
1088 gpu_core_gclk_mux: gpu_core_gclk_mux {
1090 compatible = "ti,mux-clock";
1091 clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>;
1092 ti,bit-shift = <24>;
1096 gpu_hyd_gclk_mux: gpu_hyd_gclk_mux {
1098 compatible = "ti,mux-clock";
1099 clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>;
1100 ti,bit-shift = <25>;
1104 hsi_fclk: hsi_fclk {
1106 compatible = "ti,divider-clock";
1107 clocks = <&dpll_per_m2x2_ck>;
1108 ti,bit-shift = <24>;
1113 mmc1_fclk_mux: mmc1_fclk_mux {
1115 compatible = "ti,mux-clock";
1116 clocks = <&func_128m_clk>, <&dpll_per_m2x2_ck>;
1117 ti,bit-shift = <24>;
1121 mmc1_fclk: mmc1_fclk {
1123 compatible = "ti,divider-clock";
1124 clocks = <&mmc1_fclk_mux>;
1125 ti,bit-shift = <25>;
1130 mmc2_fclk_mux: mmc2_fclk_mux {
1132 compatible = "ti,mux-clock";
1133 clocks = <&func_128m_clk>, <&dpll_per_m2x2_ck>;
1134 ti,bit-shift = <24>;
1138 mmc2_fclk: mmc2_fclk {
1140 compatible = "ti,divider-clock";
1141 clocks = <&mmc2_fclk_mux>;
1142 ti,bit-shift = <25>;
1147 timer10_gfclk_mux: timer10_gfclk_mux {
1149 compatible = "ti,mux-clock";
1150 clocks = <&sys_clkin>, <&sys_32k_ck>;
1151 ti,bit-shift = <24>;
1155 timer11_gfclk_mux: timer11_gfclk_mux {
1157 compatible = "ti,mux-clock";
1158 clocks = <&sys_clkin>, <&sys_32k_ck>;
1159 ti,bit-shift = <24>;
1163 timer2_gfclk_mux: timer2_gfclk_mux {
1165 compatible = "ti,mux-clock";
1166 clocks = <&sys_clkin>, <&sys_32k_ck>;
1167 ti,bit-shift = <24>;
1171 timer3_gfclk_mux: timer3_gfclk_mux {
1173 compatible = "ti,mux-clock";
1174 clocks = <&sys_clkin>, <&sys_32k_ck>;
1175 ti,bit-shift = <24>;
1179 timer4_gfclk_mux: timer4_gfclk_mux {
1181 compatible = "ti,mux-clock";
1182 clocks = <&sys_clkin>, <&sys_32k_ck>;
1183 ti,bit-shift = <24>;
1187 timer9_gfclk_mux: timer9_gfclk_mux {
1189 compatible = "ti,mux-clock";
1190 clocks = <&sys_clkin>, <&sys_32k_ck>;
1191 ti,bit-shift = <24>;
1196 &cm_core_clockdomains {
1197 l3init_clkdm: l3init_clkdm {
1198 compatible = "ti,clockdomain";
1199 clocks = <&dpll_usb_ck>;
1204 auxclk0_src_gate_ck: auxclk0_src_gate_ck {
1206 compatible = "ti,composite-no-wait-gate-clock";
1207 clocks = <&dpll_core_m3x2_ck>;
1212 auxclk0_src_mux_ck: auxclk0_src_mux_ck {
1214 compatible = "ti,composite-mux-clock";
1215 clocks = <&sys_clkin>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
1220 auxclk0_src_ck: auxclk0_src_ck {
1222 compatible = "ti,composite-clock";
1223 clocks = <&auxclk0_src_gate_ck>, <&auxclk0_src_mux_ck>;
1226 auxclk0_ck: auxclk0_ck {
1228 compatible = "ti,divider-clock";
1229 clocks = <&auxclk0_src_ck>;
1230 ti,bit-shift = <16>;
1235 auxclk1_src_gate_ck: auxclk1_src_gate_ck {
1237 compatible = "ti,composite-no-wait-gate-clock";
1238 clocks = <&dpll_core_m3x2_ck>;
1243 auxclk1_src_mux_ck: auxclk1_src_mux_ck {
1245 compatible = "ti,composite-mux-clock";
1246 clocks = <&sys_clkin>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
1251 auxclk1_src_ck: auxclk1_src_ck {
1253 compatible = "ti,composite-clock";
1254 clocks = <&auxclk1_src_gate_ck>, <&auxclk1_src_mux_ck>;
1257 auxclk1_ck: auxclk1_ck {
1259 compatible = "ti,divider-clock";
1260 clocks = <&auxclk1_src_ck>;
1261 ti,bit-shift = <16>;
1266 auxclk2_src_gate_ck: auxclk2_src_gate_ck {
1268 compatible = "ti,composite-no-wait-gate-clock";
1269 clocks = <&dpll_core_m3x2_ck>;
1274 auxclk2_src_mux_ck: auxclk2_src_mux_ck {
1276 compatible = "ti,composite-mux-clock";
1277 clocks = <&sys_clkin>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
1282 auxclk2_src_ck: auxclk2_src_ck {
1284 compatible = "ti,composite-clock";
1285 clocks = <&auxclk2_src_gate_ck>, <&auxclk2_src_mux_ck>;
1288 auxclk2_ck: auxclk2_ck {
1290 compatible = "ti,divider-clock";
1291 clocks = <&auxclk2_src_ck>;
1292 ti,bit-shift = <16>;
1297 auxclk3_src_gate_ck: auxclk3_src_gate_ck {
1299 compatible = "ti,composite-no-wait-gate-clock";
1300 clocks = <&dpll_core_m3x2_ck>;
1305 auxclk3_src_mux_ck: auxclk3_src_mux_ck {
1307 compatible = "ti,composite-mux-clock";
1308 clocks = <&sys_clkin>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
1313 auxclk3_src_ck: auxclk3_src_ck {
1315 compatible = "ti,composite-clock";
1316 clocks = <&auxclk3_src_gate_ck>, <&auxclk3_src_mux_ck>;
1319 auxclk3_ck: auxclk3_ck {
1321 compatible = "ti,divider-clock";
1322 clocks = <&auxclk3_src_ck>;
1323 ti,bit-shift = <16>;
1328 auxclk4_src_gate_ck: auxclk4_src_gate_ck {
1330 compatible = "ti,composite-no-wait-gate-clock";
1331 clocks = <&dpll_core_m3x2_ck>;
1336 auxclk4_src_mux_ck: auxclk4_src_mux_ck {
1338 compatible = "ti,composite-mux-clock";
1339 clocks = <&sys_clkin>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
1344 auxclk4_src_ck: auxclk4_src_ck {
1346 compatible = "ti,composite-clock";
1347 clocks = <&auxclk4_src_gate_ck>, <&auxclk4_src_mux_ck>;
1350 auxclk4_ck: auxclk4_ck {
1352 compatible = "ti,divider-clock";
1353 clocks = <&auxclk4_src_ck>;
1354 ti,bit-shift = <16>;
1359 auxclkreq0_ck: auxclkreq0_ck {
1361 compatible = "ti,mux-clock";
1362 clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>;
1367 auxclkreq1_ck: auxclkreq1_ck {
1369 compatible = "ti,mux-clock";
1370 clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>;
1375 auxclkreq2_ck: auxclkreq2_ck {
1377 compatible = "ti,mux-clock";
1378 clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>;
1383 auxclkreq3_ck: auxclkreq3_ck {
1385 compatible = "ti,mux-clock";
1386 clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>;