2 * Device Tree Source for UniPhier PH1-sLD3 SoC
4 * Copyright (C) 2015 Masahiro Yamada <yamada.masahiro@socionext.com>
6 * This file is dual-licensed: you can use it either under the terms
7 * of the GPL or the X11 license, at your option. Note that this dual
8 * licensing only applies to this file, and not this project as a
11 * a) This file is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of the
14 * License, or (at your option) any later version.
16 * This file is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
23 * b) Permission is hereby granted, free of charge, to any person
24 * obtaining a copy of this software and associated documentation
25 * files (the "Software"), to deal in the Software without
26 * restriction, including without limitation the rights to use,
27 * copy, modify, merge, publish, distribute, sublicense, and/or
28 * sell copies of the Software, and to permit persons to whom the
29 * Software is furnished to do so, subject to the following
32 * The above copyright notice and this permission notice shall be
33 * included in all copies or substantial portions of the Software.
35 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
36 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
37 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
38 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
39 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
40 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
41 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
42 * OTHER DEALINGS IN THE SOFTWARE.
45 /include/ "skeleton.dtsi"
48 compatible = "socionext,ph1-sld3";
53 enable-method = "socionext,uniphier-smp";
57 compatible = "arm,cortex-a9";
59 next-level-cache = <&l2>;
64 compatible = "arm,cortex-a9";
66 next-level-cache = <&l2>;
71 arm_timer_clk: arm_timer_clk {
73 compatible = "fixed-clock";
74 clock-frequency = <50000000>;
79 compatible = "fixed-clock";
80 clock-frequency = <36864000>;
83 iobus_clk: iobus_clk {
85 compatible = "fixed-clock";
86 clock-frequency = <100000000>;
91 compatible = "simple-bus";
95 interrupt-parent = <&intc>;
98 compatible = "simple-bus";
104 compatible = "arm,cortex-a9-global-timer";
105 reg = <0x20000200 0x20>;
106 interrupts = <1 11 0x304>;
107 clocks = <&arm_timer_clk>;
111 compatible = "arm,cortex-a9-twd-timer";
112 reg = <0x20000600 0x20>;
113 interrupts = <1 13 0x304>;
114 clocks = <&arm_timer_clk>;
117 intc: interrupt-controller@20001000 {
118 compatible = "arm,cortex-a9-gic";
119 #interrupt-cells = <3>;
120 interrupt-controller;
121 reg = <0x20001000 0x1000>,
125 l2: l2-cache@500c0000 {
126 compatible = "socionext,uniphier-system-cache";
127 reg = <0x500c0000 0x2000>, <0x503c0100 0x4>,
129 interrupts = <0 174 4>, <0 175 4>;
131 cache-size = <(512 * 1024)>;
133 cache-line-size = <128>;
137 serial0: serial@54006800 {
138 compatible = "socionext,uniphier-uart";
140 reg = <0x54006800 0x40>;
141 interrupts = <0 33 4>;
142 clocks = <&uart_clk>;
146 serial1: serial@54006900 {
147 compatible = "socionext,uniphier-uart";
149 reg = <0x54006900 0x40>;
150 interrupts = <0 35 4>;
151 clocks = <&uart_clk>;
155 serial2: serial@54006a00 {
156 compatible = "socionext,uniphier-uart";
158 reg = <0x54006a00 0x40>;
159 interrupts = <0 37 4>;
160 clocks = <&uart_clk>;
165 compatible = "socionext,uniphier-i2c";
167 reg = <0x58400000 0x40>;
168 #address-cells = <1>;
170 interrupts = <0 41 1>;
171 clocks = <&iobus_clk>;
172 clock-frequency = <100000>;
176 compatible = "socionext,uniphier-i2c";
178 reg = <0x58480000 0x40>;
179 #address-cells = <1>;
181 interrupts = <0 42 1>;
182 clocks = <&iobus_clk>;
183 clock-frequency = <100000>;
187 compatible = "socionext,uniphier-i2c";
189 reg = <0x58500000 0x40>;
190 #address-cells = <1>;
192 interrupts = <0 43 1>;
193 clocks = <&iobus_clk>;
194 clock-frequency = <100000>;
198 compatible = "socionext,uniphier-i2c";
200 reg = <0x58580000 0x40>;
201 #address-cells = <1>;
203 interrupts = <0 44 1>;
204 clocks = <&iobus_clk>;
205 clock-frequency = <100000>;
208 /* chip-internal connection for DMD */
210 compatible = "socionext,uniphier-i2c";
211 reg = <0x58600000 0x40>;
212 #address-cells = <1>;
214 interrupts = <0 45 1>;
215 clocks = <&iobus_clk>;
216 clock-frequency = <400000>;
219 system-bus-controller@58c00000 {
220 compatible = "socionext,uniphier-system-bus-controller";
221 reg = <0x58c00000 0x400>, <0x59800000 0x2000>;
225 compatible = "socionext,uniphier-ehci", "generic-ehci";
227 reg = <0x5a800100 0x100>;
228 interrupts = <0 80 4>;
232 compatible = "socionext,uniphier-ehci", "generic-ehci";
234 reg = <0x5a810100 0x100>;
235 interrupts = <0 81 4>;
239 compatible = "socionext,uniphier-ehci", "generic-ehci";
241 reg = <0x5a820100 0x100>;
242 interrupts = <0 82 4>;
246 compatible = "socionext,uniphier-ehci", "generic-ehci";
248 reg = <0x5a830100 0x100>;
249 interrupts = <0 83 4>;