2 * Device Tree Source for UniPhier ProXstream2 SoC
4 * Copyright (C) 2015 Masahiro Yamada <yamada.masahiro@socionext.com>
6 * This file is dual-licensed: you can use it either under the terms
7 * of the GPL or the X11 license, at your option. Note that this dual
8 * licensing only applies to this file, and not this project as a
11 * a) This file is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of the
14 * License, or (at your option) any later version.
16 * This file is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
23 * b) Permission is hereby granted, free of charge, to any person
24 * obtaining a copy of this software and associated documentation
25 * files (the "Software"), to deal in the Software without
26 * restriction, including without limitation the rights to use,
27 * copy, modify, merge, publish, distribute, sublicense, and/or
28 * sell copies of the Software, and to permit persons to whom the
29 * Software is furnished to do so, subject to the following
32 * The above copyright notice and this permission notice shall be
33 * included in all copies or substantial portions of the Software.
35 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
36 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
37 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
38 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
39 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
40 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
41 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
42 * OTHER DEALINGS IN THE SOFTWARE.
45 /include/ "skeleton.dtsi"
48 compatible = "socionext,proxstream2";
53 enable-method = "socionext,uniphier-smp";
57 compatible = "arm,cortex-a9";
59 next-level-cache = <&l2>;
64 compatible = "arm,cortex-a9";
66 next-level-cache = <&l2>;
71 compatible = "arm,cortex-a9";
73 next-level-cache = <&l2>;
78 compatible = "arm,cortex-a9";
80 next-level-cache = <&l2>;
85 arm_timer_clk: arm_timer_clk {
87 compatible = "fixed-clock";
88 clock-frequency = <50000000>;
93 compatible = "fixed-clock";
94 clock-frequency = <88900000>;
99 compatible = "fixed-clock";
100 clock-frequency = <50000000>;
105 compatible = "simple-bus";
106 #address-cells = <1>;
109 interrupt-parent = <&intc>;
112 compatible = "simple-bus";
113 #address-cells = <2>;
117 l2: l2-cache@500c0000 {
118 compatible = "socionext,uniphier-system-cache";
119 reg = <0x500c0000 0x2000>, <0x503c0100 0x4>,
121 interrupts = <0 174 4>, <0 175 4>, <0 190 4>, <0 191 4>;
123 cache-size = <(1280 * 1024)>;
125 cache-line-size = <128>;
129 serial0: serial@54006800 {
130 compatible = "socionext,uniphier-uart";
132 reg = <0x54006800 0x40>;
133 pinctrl-names = "default";
134 pinctrl-0 = <&pinctrl_uart0>;
135 interrupts = <0 33 4>;
136 clocks = <&uart_clk>;
139 serial1: serial@54006900 {
140 compatible = "socionext,uniphier-uart";
142 reg = <0x54006900 0x40>;
143 pinctrl-names = "default";
144 pinctrl-0 = <&pinctrl_uart1>;
145 interrupts = <0 35 4>;
146 clocks = <&uart_clk>;
149 serial2: serial@54006a00 {
150 compatible = "socionext,uniphier-uart";
152 reg = <0x54006a00 0x40>;
153 pinctrl-names = "default";
154 pinctrl-0 = <&pinctrl_uart2>;
155 interrupts = <0 37 4>;
156 clocks = <&uart_clk>;
159 serial3: serial@54006b00 {
160 compatible = "socionext,uniphier-uart";
162 reg = <0x54006b00 0x40>;
163 pinctrl-names = "default";
164 pinctrl-0 = <&pinctrl_uart3>;
165 interrupts = <0 177 4>;
166 clocks = <&uart_clk>;
170 compatible = "socionext,uniphier-fi2c";
172 reg = <0x58780000 0x80>;
173 #address-cells = <1>;
175 pinctrl-names = "default";
176 pinctrl-0 = <&pinctrl_i2c0>;
177 interrupts = <0 41 4>;
179 clock-frequency = <100000>;
183 compatible = "socionext,uniphier-fi2c";
185 reg = <0x58781000 0x80>;
186 #address-cells = <1>;
188 pinctrl-names = "default";
189 pinctrl-0 = <&pinctrl_i2c1>;
190 interrupts = <0 42 4>;
192 clock-frequency = <100000>;
196 compatible = "socionext,uniphier-fi2c";
198 reg = <0x58782000 0x80>;
199 #address-cells = <1>;
201 pinctrl-names = "default";
202 pinctrl-0 = <&pinctrl_i2c2>;
203 interrupts = <0 43 4>;
205 clock-frequency = <100000>;
209 compatible = "socionext,uniphier-fi2c";
211 reg = <0x58783000 0x80>;
212 #address-cells = <1>;
214 pinctrl-names = "default";
215 pinctrl-0 = <&pinctrl_i2c3>;
216 interrupts = <0 44 4>;
218 clock-frequency = <100000>;
221 /* chip-internal connection for DMD */
223 compatible = "socionext,uniphier-fi2c";
224 reg = <0x58784000 0x80>;
225 #address-cells = <1>;
227 interrupts = <0 45 4>;
229 clock-frequency = <400000>;
232 /* chip-internal connection for STM */
234 compatible = "socionext,uniphier-fi2c";
235 reg = <0x58785000 0x80>;
236 #address-cells = <1>;
238 interrupts = <0 25 4>;
240 clock-frequency = <400000>;
243 /* chip-internal connection for HDMI */
245 compatible = "socionext,uniphier-fi2c";
246 reg = <0x58786000 0x80>;
247 #address-cells = <1>;
249 interrupts = <0 26 4>;
251 clock-frequency = <400000>;
254 system-bus-controller@58c00000 {
255 compatible = "socionext,uniphier-system-bus-controller";
256 reg = <0x58c00000 0x400>, <0x59800000 0x2000>;
259 pinctrl: pinctrl@5f801000 {
260 compatible = "socionext,proxstream2-pinctrl", "syscon";
261 reg = <0x5f801000 0xe00>;
265 compatible = "arm,cortex-a9-global-timer";
266 reg = <0x60000200 0x20>;
267 interrupts = <1 11 0xf04>;
268 clocks = <&arm_timer_clk>;
272 compatible = "arm,cortex-a9-twd-timer";
273 reg = <0x60000600 0x20>;
274 interrupts = <1 13 0xf04>;
275 clocks = <&arm_timer_clk>;
278 intc: interrupt-controller@60001000 {
279 compatible = "arm,cortex-a9-gic";
280 #interrupt-cells = <3>;
281 interrupt-controller;
282 reg = <0x60001000 0x1000>,
288 /include/ "uniphier-pinctrl.dtsi"