2 * arch/arm/mach-tegra/reset.c
4 * Copyright (C) 2011,2012 NVIDIA Corporation.
6 * This software is licensed under the terms of the GNU General Public
7 * License version 2, as published by the Free Software Foundation, and
8 * may be copied, distributed, and modified under those terms.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
17 #include <linux/bitops.h>
18 #include <linux/cpumask.h>
19 #include <linux/init.h>
22 #include <soc/tegra/fuse.h>
24 #include <asm/cacheflush.h>
25 #include <asm/firmware.h>
26 #include <asm/hardware/cache-l2x0.h>
33 #define TEGRA_IRAM_RESET_BASE (TEGRA_IRAM_BASE + \
34 TEGRA_IRAM_RESET_HANDLER_OFFSET)
36 static bool is_enabled
;
38 static void __init
tegra_cpu_reset_handler_set(const u32 reset_address
)
40 void __iomem
*evp_cpu_reset
=
41 IO_ADDRESS(TEGRA_EXCEPTION_VECTORS_BASE
+ 0x100);
42 void __iomem
*sb_ctrl
= IO_ADDRESS(TEGRA_SB_BASE
);
46 * NOTE: This must be the one and only write to the EVP CPU reset
47 * vector in the entire system.
49 writel(reset_address
, evp_cpu_reset
);
51 reg
= readl(evp_cpu_reset
);
54 * Prevent further modifications to the physical reset vector.
55 * NOTE: Has no effect on chips prior to Tegra30.
63 static void __init
tegra_cpu_reset_handler_enable(void)
65 void __iomem
*iram_base
= IO_ADDRESS(TEGRA_IRAM_RESET_BASE
);
66 const u32 reset_address
= TEGRA_IRAM_RESET_BASE
+
67 tegra_cpu_reset_handler_offset
;
71 BUG_ON(tegra_cpu_reset_handler_size
> TEGRA_IRAM_RESET_HANDLER_SIZE
);
73 memcpy(iram_base
, (void *)__tegra_cpu_reset_handler_start
,
74 tegra_cpu_reset_handler_size
);
76 err
= call_firmware_op(set_cpu_boot_addr
, 0, reset_address
);
79 tegra_cpu_reset_handler_set(reset_address
);
85 pr_crit("Cannot set CPU reset handler: %d\n", err
);
90 void __init
tegra_cpu_reset_handler_init(void)
94 __tegra_cpu_reset_handler_data
[TEGRA_RESET_MASK_PRESENT
] =
95 *((u32
*)cpu_possible_mask
);
96 __tegra_cpu_reset_handler_data
[TEGRA_RESET_STARTUP_SECONDARY
] =
97 virt_to_phys((void *)secondary_startup
);
100 #ifdef CONFIG_PM_SLEEP
101 __tegra_cpu_reset_handler_data
[TEGRA_RESET_STARTUP_LP1
] =
102 TEGRA_IRAM_LPx_RESUME_AREA
;
103 __tegra_cpu_reset_handler_data
[TEGRA_RESET_STARTUP_LP2
] =
104 virt_to_phys((void *)tegra_resume
);
107 tegra_cpu_reset_handler_enable();