2 * Copyright 2014 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
26 #include "amdgpu_ih.h"
27 #include "amdgpu_amdkfd.h"
30 * amdgpu_ih_ring_alloc - allocate memory for the IH ring
32 * @adev: amdgpu_device pointer
34 * Allocate a ring buffer for the interrupt controller.
35 * Returns 0 for success, errors for failure.
37 static int amdgpu_ih_ring_alloc(struct amdgpu_device
*adev
)
41 /* Allocate ring buffer */
42 if (adev
->irq
.ih
.ring_obj
== NULL
) {
43 r
= amdgpu_bo_create(adev
, adev
->irq
.ih
.ring_size
,
45 AMDGPU_GEM_DOMAIN_GTT
, 0,
46 NULL
, NULL
, &adev
->irq
.ih
.ring_obj
);
48 DRM_ERROR("amdgpu: failed to create ih ring buffer (%d).\n", r
);
51 r
= amdgpu_bo_reserve(adev
->irq
.ih
.ring_obj
, false);
54 r
= amdgpu_bo_pin(adev
->irq
.ih
.ring_obj
,
55 AMDGPU_GEM_DOMAIN_GTT
,
56 &adev
->irq
.ih
.gpu_addr
);
58 amdgpu_bo_unreserve(adev
->irq
.ih
.ring_obj
);
59 DRM_ERROR("amdgpu: failed to pin ih ring buffer (%d).\n", r
);
62 r
= amdgpu_bo_kmap(adev
->irq
.ih
.ring_obj
,
63 (void **)&adev
->irq
.ih
.ring
);
64 amdgpu_bo_unreserve(adev
->irq
.ih
.ring_obj
);
66 DRM_ERROR("amdgpu: failed to map ih ring buffer (%d).\n", r
);
74 * amdgpu_ih_ring_init - initialize the IH state
76 * @adev: amdgpu_device pointer
78 * Initializes the IH state and allocates a buffer
79 * for the IH ring buffer.
80 * Returns 0 for success, errors for failure.
82 int amdgpu_ih_ring_init(struct amdgpu_device
*adev
, unsigned ring_size
,
89 rb_bufsz
= order_base_2(ring_size
/ 4);
90 ring_size
= (1 << rb_bufsz
) * 4;
91 adev
->irq
.ih
.ring_size
= ring_size
;
92 adev
->irq
.ih
.ptr_mask
= adev
->irq
.ih
.ring_size
- 1;
93 adev
->irq
.ih
.rptr
= 0;
94 adev
->irq
.ih
.use_bus_addr
= use_bus_addr
;
96 if (adev
->irq
.ih
.use_bus_addr
) {
97 if (!adev
->irq
.ih
.ring
) {
98 /* add 8 bytes for the rptr/wptr shadows and
99 * add them to the end of the ring allocation.
101 adev
->irq
.ih
.ring
= pci_alloc_consistent(adev
->pdev
,
102 adev
->irq
.ih
.ring_size
+ 8,
103 &adev
->irq
.ih
.rb_dma_addr
);
104 if (adev
->irq
.ih
.ring
== NULL
)
106 memset((void *)adev
->irq
.ih
.ring
, 0, adev
->irq
.ih
.ring_size
+ 8);
107 adev
->irq
.ih
.wptr_offs
= (adev
->irq
.ih
.ring_size
/ 4) + 0;
108 adev
->irq
.ih
.rptr_offs
= (adev
->irq
.ih
.ring_size
/ 4) + 1;
112 r
= amdgpu_wb_get(adev
, &adev
->irq
.ih
.wptr_offs
);
114 dev_err(adev
->dev
, "(%d) ih wptr_offs wb alloc failed\n", r
);
118 r
= amdgpu_wb_get(adev
, &adev
->irq
.ih
.rptr_offs
);
120 amdgpu_wb_free(adev
, adev
->irq
.ih
.wptr_offs
);
121 dev_err(adev
->dev
, "(%d) ih rptr_offs wb alloc failed\n", r
);
125 return amdgpu_ih_ring_alloc(adev
);
130 * amdgpu_ih_ring_fini - tear down the IH state
132 * @adev: amdgpu_device pointer
134 * Tears down the IH state and frees buffer
135 * used for the IH ring buffer.
137 void amdgpu_ih_ring_fini(struct amdgpu_device
*adev
)
141 if (adev
->irq
.ih
.use_bus_addr
) {
142 if (adev
->irq
.ih
.ring
) {
143 /* add 8 bytes for the rptr/wptr shadows and
144 * add them to the end of the ring allocation.
146 pci_free_consistent(adev
->pdev
, adev
->irq
.ih
.ring_size
+ 8,
147 (void *)adev
->irq
.ih
.ring
,
148 adev
->irq
.ih
.rb_dma_addr
);
149 adev
->irq
.ih
.ring
= NULL
;
152 if (adev
->irq
.ih
.ring_obj
) {
153 r
= amdgpu_bo_reserve(adev
->irq
.ih
.ring_obj
, false);
154 if (likely(r
== 0)) {
155 amdgpu_bo_kunmap(adev
->irq
.ih
.ring_obj
);
156 amdgpu_bo_unpin(adev
->irq
.ih
.ring_obj
);
157 amdgpu_bo_unreserve(adev
->irq
.ih
.ring_obj
);
159 amdgpu_bo_unref(&adev
->irq
.ih
.ring_obj
);
160 adev
->irq
.ih
.ring
= NULL
;
161 adev
->irq
.ih
.ring_obj
= NULL
;
163 amdgpu_wb_free(adev
, adev
->irq
.ih
.wptr_offs
);
164 amdgpu_wb_free(adev
, adev
->irq
.ih
.rptr_offs
);
169 * amdgpu_ih_process - interrupt handler
171 * @adev: amdgpu_device pointer
173 * Interrupt hander (VI), walk the IH ring.
174 * Returns irq process return code.
176 int amdgpu_ih_process(struct amdgpu_device
*adev
)
178 struct amdgpu_iv_entry entry
;
181 if (!adev
->irq
.ih
.enabled
|| adev
->shutdown
)
184 wptr
= amdgpu_ih_get_wptr(adev
);
187 /* is somebody else already processing irqs? */
188 if (atomic_xchg(&adev
->irq
.ih
.lock
, 1))
191 DRM_DEBUG("%s: rptr %d, wptr %d\n", __func__
, adev
->irq
.ih
.rptr
, wptr
);
193 /* Order reading of wptr vs. reading of IH ring data */
196 while (adev
->irq
.ih
.rptr
!= wptr
) {
197 u32 ring_index
= adev
->irq
.ih
.rptr
>> 2;
199 /* Before dispatching irq to IP blocks, send it to amdkfd */
200 amdgpu_amdkfd_interrupt(adev
,
201 (const void *) &adev
->irq
.ih
.ring
[ring_index
]);
203 entry
.iv_entry
= (const uint32_t *)
204 &adev
->irq
.ih
.ring
[ring_index
];
205 amdgpu_ih_decode_iv(adev
, &entry
);
206 adev
->irq
.ih
.rptr
&= adev
->irq
.ih
.ptr_mask
;
208 amdgpu_irq_dispatch(adev
, &entry
);
210 amdgpu_ih_set_rptr(adev
);
211 atomic_set(&adev
->irq
.ih
.lock
, 0);
213 /* make sure wptr hasn't changed while processing */
214 wptr
= amdgpu_ih_get_wptr(adev
);
215 if (wptr
!= adev
->irq
.ih
.rptr
)