2 * Copyright 2011 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
22 * Authors: Alex Deucher
25 #include <linux/firmware.h>
30 #include "amdgpu_ucode.h"
33 #include "smu/smu_7_0_1_d.h"
34 #include "smu/smu_7_0_1_sh_mask.h"
36 static int ci_set_smc_sram_address(struct amdgpu_device
*adev
,
37 u32 smc_address
, u32 limit
)
41 if ((smc_address
+ 3) > limit
)
44 WREG32(mmSMC_IND_INDEX_0
, smc_address
);
45 WREG32_P(mmSMC_IND_ACCESS_CNTL
, 0, ~SMC_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_0_MASK
);
50 int amdgpu_ci_copy_bytes_to_smc(struct amdgpu_device
*adev
,
51 u32 smc_start_address
,
52 const u8
*src
, u32 byte_count
, u32 limit
)
55 u32 data
, original_data
;
60 if (smc_start_address
& 3)
62 if ((smc_start_address
+ byte_count
) > limit
)
65 addr
= smc_start_address
;
67 spin_lock_irqsave(&adev
->smc_idx_lock
, flags
);
68 while (byte_count
>= 4) {
69 /* SMC address space is BE */
70 data
= (src
[0] << 24) | (src
[1] << 16) | (src
[2] << 8) | src
[3];
72 ret
= ci_set_smc_sram_address(adev
, addr
, limit
);
76 WREG32(mmSMC_IND_DATA_0
, data
);
83 /* RMW for the final bytes */
87 ret
= ci_set_smc_sram_address(adev
, addr
, limit
);
91 original_data
= RREG32(mmSMC_IND_DATA_0
);
93 extra_shift
= 8 * (4 - byte_count
);
95 while (byte_count
> 0) {
96 data
= (data
<< 8) + *src
++;
100 data
<<= extra_shift
;
102 data
|= (original_data
& ~((~0UL) << extra_shift
));
104 ret
= ci_set_smc_sram_address(adev
, addr
, limit
);
108 WREG32(mmSMC_IND_DATA_0
, data
);
112 spin_unlock_irqrestore(&adev
->smc_idx_lock
, flags
);
117 void amdgpu_ci_start_smc(struct amdgpu_device
*adev
)
119 u32 tmp
= RREG32_SMC(ixSMC_SYSCON_RESET_CNTL
);
121 tmp
&= ~SMC_SYSCON_RESET_CNTL__rst_reg_MASK
;
122 WREG32_SMC(ixSMC_SYSCON_RESET_CNTL
, tmp
);
125 void amdgpu_ci_reset_smc(struct amdgpu_device
*adev
)
127 u32 tmp
= RREG32_SMC(ixSMC_SYSCON_RESET_CNTL
);
129 tmp
|= SMC_SYSCON_RESET_CNTL__rst_reg_MASK
;
130 WREG32_SMC(ixSMC_SYSCON_RESET_CNTL
, tmp
);
133 int amdgpu_ci_program_jump_on_start(struct amdgpu_device
*adev
)
135 static u8 data
[] = { 0xE0, 0x00, 0x80, 0x40 };
137 return amdgpu_ci_copy_bytes_to_smc(adev
, 0x0, data
, 4, sizeof(data
)+1);
140 void amdgpu_ci_stop_smc_clock(struct amdgpu_device
*adev
)
142 u32 tmp
= RREG32_SMC(ixSMC_SYSCON_CLOCK_CNTL_0
);
144 tmp
|= SMC_SYSCON_CLOCK_CNTL_0__ck_disable_MASK
;
146 WREG32_SMC(ixSMC_SYSCON_CLOCK_CNTL_0
, tmp
);
149 void amdgpu_ci_start_smc_clock(struct amdgpu_device
*adev
)
151 u32 tmp
= RREG32_SMC(ixSMC_SYSCON_CLOCK_CNTL_0
);
153 tmp
&= ~SMC_SYSCON_CLOCK_CNTL_0__ck_disable_MASK
;
155 WREG32_SMC(ixSMC_SYSCON_CLOCK_CNTL_0
, tmp
);
158 bool amdgpu_ci_is_smc_running(struct amdgpu_device
*adev
)
160 u32 clk
= RREG32_SMC(ixSMC_SYSCON_CLOCK_CNTL_0
);
161 u32 pc_c
= RREG32_SMC(ixSMC_PC_C
);
163 if (!(clk
& SMC_SYSCON_CLOCK_CNTL_0__ck_disable_MASK
) && (0x20100 <= pc_c
))
169 PPSMC_Result
amdgpu_ci_send_msg_to_smc(struct amdgpu_device
*adev
, PPSMC_Msg msg
)
174 if (!amdgpu_ci_is_smc_running(adev
))
175 return PPSMC_Result_Failed
;
177 WREG32(mmSMC_MESSAGE_0
, msg
);
179 for (i
= 0; i
< adev
->usec_timeout
; i
++) {
180 tmp
= RREG32(mmSMC_RESP_0
);
185 tmp
= RREG32(mmSMC_RESP_0
);
187 return (PPSMC_Result
)tmp
;
190 PPSMC_Result
amdgpu_ci_wait_for_smc_inactive(struct amdgpu_device
*adev
)
195 if (!amdgpu_ci_is_smc_running(adev
))
196 return PPSMC_Result_OK
;
198 for (i
= 0; i
< adev
->usec_timeout
; i
++) {
199 tmp
= RREG32_SMC(ixSMC_SYSCON_CLOCK_CNTL_0
);
200 if ((tmp
& SMC_SYSCON_CLOCK_CNTL_0__cken_MASK
) == 0)
205 return PPSMC_Result_OK
;
208 int amdgpu_ci_load_smc_ucode(struct amdgpu_device
*adev
, u32 limit
)
210 const struct smc_firmware_header_v1_0
*hdr
;
212 u32 ucode_start_address
;
220 hdr
= (const struct smc_firmware_header_v1_0
*)adev
->pm
.fw
->data
;
221 amdgpu_ucode_print_smc_hdr(&hdr
->header
);
223 adev
->pm
.fw_version
= le32_to_cpu(hdr
->header
.ucode_version
);
224 ucode_start_address
= le32_to_cpu(hdr
->ucode_start_addr
);
225 ucode_size
= le32_to_cpu(hdr
->header
.ucode_size_bytes
);
227 (adev
->pm
.fw
->data
+ le32_to_cpu(hdr
->header
.ucode_array_offset_bytes
));
232 spin_lock_irqsave(&adev
->smc_idx_lock
, flags
);
233 WREG32(mmSMC_IND_INDEX_0
, ucode_start_address
);
234 WREG32_P(mmSMC_IND_ACCESS_CNTL
, SMC_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_0_MASK
,
235 ~SMC_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_0_MASK
);
236 while (ucode_size
>= 4) {
237 /* SMC address space is BE */
238 data
= (src
[0] << 24) | (src
[1] << 16) | (src
[2] << 8) | src
[3];
240 WREG32(mmSMC_IND_DATA_0
, data
);
245 WREG32_P(mmSMC_IND_ACCESS_CNTL
, 0, ~SMC_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_0_MASK
);
246 spin_unlock_irqrestore(&adev
->smc_idx_lock
, flags
);
251 int amdgpu_ci_read_smc_sram_dword(struct amdgpu_device
*adev
,
252 u32 smc_address
, u32
*value
, u32 limit
)
257 spin_lock_irqsave(&adev
->smc_idx_lock
, flags
);
258 ret
= ci_set_smc_sram_address(adev
, smc_address
, limit
);
260 *value
= RREG32(mmSMC_IND_DATA_0
);
261 spin_unlock_irqrestore(&adev
->smc_idx_lock
, flags
);
266 int amdgpu_ci_write_smc_sram_dword(struct amdgpu_device
*adev
,
267 u32 smc_address
, u32 value
, u32 limit
)
272 spin_lock_irqsave(&adev
->smc_idx_lock
, flags
);
273 ret
= ci_set_smc_sram_address(adev
, smc_address
, limit
);
275 WREG32(mmSMC_IND_DATA_0
, value
);
276 spin_unlock_irqrestore(&adev
->smc_idx_lock
, flags
);