2 * Copyright © 2014 Intel Corporation
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
25 * DOC: Frame Buffer Compression (FBC)
27 * FBC tries to save memory bandwidth (and so power consumption) by
28 * compressing the amount of memory used by the display. It is total
29 * transparent to user space and completely handled in the kernel.
31 * The benefits of FBC are mostly visible with solid backgrounds and
32 * variation-less patterns. It comes from keeping the memory footprint small
33 * and having fewer memory pages opened and accessed for refreshing the display.
35 * i915 is responsible to reserve stolen memory for FBC and configure its
36 * offset on proper registers. The hardware takes care of all
37 * compress/decompress. However there are many known cases where we have to
38 * forcibly disable it to allow proper screen updates.
41 #include "intel_drv.h"
44 static inline bool fbc_supported(struct drm_i915_private
*dev_priv
)
46 return dev_priv
->fbc
.enable_fbc
!= NULL
;
50 * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the
51 * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's
52 * origin so the x and y offsets can actually fit the registers. As a
53 * consequence, the fence doesn't really start exactly at the display plane
54 * address we program because it starts at the real start of the buffer, so we
55 * have to take this into consideration here.
57 static unsigned int get_crtc_fence_y_offset(struct intel_crtc
*crtc
)
59 return crtc
->base
.y
- crtc
->adjusted_y
;
62 static void i8xx_fbc_disable(struct drm_i915_private
*dev_priv
)
66 dev_priv
->fbc
.enabled
= false;
68 /* Disable compression */
69 fbc_ctl
= I915_READ(FBC_CONTROL
);
70 if ((fbc_ctl
& FBC_CTL_EN
) == 0)
73 fbc_ctl
&= ~FBC_CTL_EN
;
74 I915_WRITE(FBC_CONTROL
, fbc_ctl
);
76 /* Wait for compressing bit to clear */
77 if (wait_for((I915_READ(FBC_STATUS
) & FBC_STAT_COMPRESSING
) == 0, 10)) {
78 DRM_DEBUG_KMS("FBC idle timed out\n");
82 DRM_DEBUG_KMS("disabled FBC\n");
85 static void i8xx_fbc_enable(struct intel_crtc
*crtc
)
87 struct drm_i915_private
*dev_priv
= crtc
->base
.dev
->dev_private
;
88 struct drm_framebuffer
*fb
= crtc
->base
.primary
->fb
;
89 struct drm_i915_gem_object
*obj
= intel_fb_obj(fb
);
94 dev_priv
->fbc
.enabled
= true;
96 /* Note: fbc.threshold == 1 for i8xx */
97 cfb_pitch
= dev_priv
->fbc
.uncompressed_size
/ FBC_LL_SIZE
;
98 if (fb
->pitches
[0] < cfb_pitch
)
99 cfb_pitch
= fb
->pitches
[0];
101 /* FBC_CTL wants 32B or 64B units */
102 if (IS_GEN2(dev_priv
))
103 cfb_pitch
= (cfb_pitch
/ 32) - 1;
105 cfb_pitch
= (cfb_pitch
/ 64) - 1;
108 for (i
= 0; i
< (FBC_LL_SIZE
/ 32) + 1; i
++)
109 I915_WRITE(FBC_TAG(i
), 0);
111 if (IS_GEN4(dev_priv
)) {
115 fbc_ctl2
= FBC_CTL_FENCE_DBL
| FBC_CTL_IDLE_IMM
| FBC_CTL_CPU_FENCE
;
116 fbc_ctl2
|= FBC_CTL_PLANE(crtc
->plane
);
117 I915_WRITE(FBC_CONTROL2
, fbc_ctl2
);
118 I915_WRITE(FBC_FENCE_OFF
, get_crtc_fence_y_offset(crtc
));
122 fbc_ctl
= I915_READ(FBC_CONTROL
);
123 fbc_ctl
&= 0x3fff << FBC_CTL_INTERVAL_SHIFT
;
124 fbc_ctl
|= FBC_CTL_EN
| FBC_CTL_PERIODIC
;
125 if (IS_I945GM(dev_priv
))
126 fbc_ctl
|= FBC_CTL_C3_IDLE
; /* 945 needs special SR handling */
127 fbc_ctl
|= (cfb_pitch
& 0xff) << FBC_CTL_STRIDE_SHIFT
;
128 fbc_ctl
|= obj
->fence_reg
;
129 I915_WRITE(FBC_CONTROL
, fbc_ctl
);
131 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c\n",
132 cfb_pitch
, crtc
->base
.y
, plane_name(crtc
->plane
));
135 static bool i8xx_fbc_enabled(struct drm_i915_private
*dev_priv
)
137 return I915_READ(FBC_CONTROL
) & FBC_CTL_EN
;
140 static void g4x_fbc_enable(struct intel_crtc
*crtc
)
142 struct drm_i915_private
*dev_priv
= crtc
->base
.dev
->dev_private
;
143 struct drm_framebuffer
*fb
= crtc
->base
.primary
->fb
;
144 struct drm_i915_gem_object
*obj
= intel_fb_obj(fb
);
147 dev_priv
->fbc
.enabled
= true;
149 dpfc_ctl
= DPFC_CTL_PLANE(crtc
->plane
) | DPFC_SR_EN
;
150 if (drm_format_plane_cpp(fb
->pixel_format
, 0) == 2)
151 dpfc_ctl
|= DPFC_CTL_LIMIT_2X
;
153 dpfc_ctl
|= DPFC_CTL_LIMIT_1X
;
154 dpfc_ctl
|= DPFC_CTL_FENCE_EN
| obj
->fence_reg
;
156 I915_WRITE(DPFC_FENCE_YOFF
, get_crtc_fence_y_offset(crtc
));
159 I915_WRITE(DPFC_CONTROL
, dpfc_ctl
| DPFC_CTL_EN
);
161 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(crtc
->plane
));
164 static void g4x_fbc_disable(struct drm_i915_private
*dev_priv
)
168 dev_priv
->fbc
.enabled
= false;
170 /* Disable compression */
171 dpfc_ctl
= I915_READ(DPFC_CONTROL
);
172 if (dpfc_ctl
& DPFC_CTL_EN
) {
173 dpfc_ctl
&= ~DPFC_CTL_EN
;
174 I915_WRITE(DPFC_CONTROL
, dpfc_ctl
);
176 DRM_DEBUG_KMS("disabled FBC\n");
180 static bool g4x_fbc_enabled(struct drm_i915_private
*dev_priv
)
182 return I915_READ(DPFC_CONTROL
) & DPFC_CTL_EN
;
185 static void intel_fbc_nuke(struct drm_i915_private
*dev_priv
)
187 I915_WRITE(MSG_FBC_REND_STATE
, FBC_REND_NUKE
);
188 POSTING_READ(MSG_FBC_REND_STATE
);
191 static void ilk_fbc_enable(struct intel_crtc
*crtc
)
193 struct drm_i915_private
*dev_priv
= crtc
->base
.dev
->dev_private
;
194 struct drm_framebuffer
*fb
= crtc
->base
.primary
->fb
;
195 struct drm_i915_gem_object
*obj
= intel_fb_obj(fb
);
197 int threshold
= dev_priv
->fbc
.threshold
;
198 unsigned int y_offset
;
200 dev_priv
->fbc
.enabled
= true;
202 dpfc_ctl
= DPFC_CTL_PLANE(crtc
->plane
);
203 if (drm_format_plane_cpp(fb
->pixel_format
, 0) == 2)
209 dpfc_ctl
|= DPFC_CTL_LIMIT_4X
;
212 dpfc_ctl
|= DPFC_CTL_LIMIT_2X
;
215 dpfc_ctl
|= DPFC_CTL_LIMIT_1X
;
218 dpfc_ctl
|= DPFC_CTL_FENCE_EN
;
219 if (IS_GEN5(dev_priv
))
220 dpfc_ctl
|= obj
->fence_reg
;
222 y_offset
= get_crtc_fence_y_offset(crtc
);
223 I915_WRITE(ILK_DPFC_FENCE_YOFF
, y_offset
);
224 I915_WRITE(ILK_FBC_RT_BASE
, i915_gem_obj_ggtt_offset(obj
) | ILK_FBC_RT_VALID
);
226 I915_WRITE(ILK_DPFC_CONTROL
, dpfc_ctl
| DPFC_CTL_EN
);
228 if (IS_GEN6(dev_priv
)) {
229 I915_WRITE(SNB_DPFC_CTL_SA
,
230 SNB_CPU_FENCE_ENABLE
| obj
->fence_reg
);
231 I915_WRITE(DPFC_CPU_FENCE_OFFSET
, y_offset
);
234 intel_fbc_nuke(dev_priv
);
236 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(crtc
->plane
));
239 static void ilk_fbc_disable(struct drm_i915_private
*dev_priv
)
243 dev_priv
->fbc
.enabled
= false;
245 /* Disable compression */
246 dpfc_ctl
= I915_READ(ILK_DPFC_CONTROL
);
247 if (dpfc_ctl
& DPFC_CTL_EN
) {
248 dpfc_ctl
&= ~DPFC_CTL_EN
;
249 I915_WRITE(ILK_DPFC_CONTROL
, dpfc_ctl
);
251 DRM_DEBUG_KMS("disabled FBC\n");
255 static bool ilk_fbc_enabled(struct drm_i915_private
*dev_priv
)
257 return I915_READ(ILK_DPFC_CONTROL
) & DPFC_CTL_EN
;
260 static void gen7_fbc_enable(struct intel_crtc
*crtc
)
262 struct drm_i915_private
*dev_priv
= crtc
->base
.dev
->dev_private
;
263 struct drm_framebuffer
*fb
= crtc
->base
.primary
->fb
;
264 struct drm_i915_gem_object
*obj
= intel_fb_obj(fb
);
266 int threshold
= dev_priv
->fbc
.threshold
;
268 dev_priv
->fbc
.enabled
= true;
271 if (IS_IVYBRIDGE(dev_priv
))
272 dpfc_ctl
|= IVB_DPFC_CTL_PLANE(crtc
->plane
);
274 if (drm_format_plane_cpp(fb
->pixel_format
, 0) == 2)
280 dpfc_ctl
|= DPFC_CTL_LIMIT_4X
;
283 dpfc_ctl
|= DPFC_CTL_LIMIT_2X
;
286 dpfc_ctl
|= DPFC_CTL_LIMIT_1X
;
290 dpfc_ctl
|= IVB_DPFC_CTL_FENCE_EN
;
292 if (dev_priv
->fbc
.false_color
)
293 dpfc_ctl
|= FBC_CTL_FALSE_COLOR
;
295 if (IS_IVYBRIDGE(dev_priv
)) {
296 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
297 I915_WRITE(ILK_DISPLAY_CHICKEN1
,
298 I915_READ(ILK_DISPLAY_CHICKEN1
) |
300 } else if (IS_HASWELL(dev_priv
) || IS_BROADWELL(dev_priv
)) {
301 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
302 I915_WRITE(CHICKEN_PIPESL_1(crtc
->pipe
),
303 I915_READ(CHICKEN_PIPESL_1(crtc
->pipe
)) |
307 I915_WRITE(ILK_DPFC_CONTROL
, dpfc_ctl
| DPFC_CTL_EN
);
309 I915_WRITE(SNB_DPFC_CTL_SA
,
310 SNB_CPU_FENCE_ENABLE
| obj
->fence_reg
);
311 I915_WRITE(DPFC_CPU_FENCE_OFFSET
, get_crtc_fence_y_offset(crtc
));
313 intel_fbc_nuke(dev_priv
);
315 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(crtc
->plane
));
319 * intel_fbc_enabled - Is FBC enabled?
320 * @dev_priv: i915 device instance
322 * This function is used to verify the current state of FBC.
323 * FIXME: This should be tracked in the plane config eventually
324 * instead of queried at runtime for most callers.
326 bool intel_fbc_enabled(struct drm_i915_private
*dev_priv
)
328 return dev_priv
->fbc
.enabled
;
331 static void intel_fbc_enable(struct intel_crtc
*crtc
,
332 const struct drm_framebuffer
*fb
)
334 struct drm_i915_private
*dev_priv
= crtc
->base
.dev
->dev_private
;
336 dev_priv
->fbc
.enable_fbc(crtc
);
338 dev_priv
->fbc
.crtc
= crtc
;
339 dev_priv
->fbc
.fb_id
= fb
->base
.id
;
340 dev_priv
->fbc
.y
= crtc
->base
.y
;
343 static void intel_fbc_work_fn(struct work_struct
*__work
)
345 struct intel_fbc_work
*work
=
346 container_of(to_delayed_work(__work
),
347 struct intel_fbc_work
, work
);
348 struct drm_i915_private
*dev_priv
= work
->crtc
->base
.dev
->dev_private
;
349 struct drm_framebuffer
*crtc_fb
= work
->crtc
->base
.primary
->fb
;
351 mutex_lock(&dev_priv
->fbc
.lock
);
352 if (work
== dev_priv
->fbc
.fbc_work
) {
353 /* Double check that we haven't switched fb without cancelling
356 if (crtc_fb
== work
->fb
)
357 intel_fbc_enable(work
->crtc
, work
->fb
);
359 dev_priv
->fbc
.fbc_work
= NULL
;
361 mutex_unlock(&dev_priv
->fbc
.lock
);
366 static void intel_fbc_cancel_work(struct drm_i915_private
*dev_priv
)
368 WARN_ON(!mutex_is_locked(&dev_priv
->fbc
.lock
));
370 if (dev_priv
->fbc
.fbc_work
== NULL
)
373 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
375 /* Synchronisation is provided by struct_mutex and checking of
376 * dev_priv->fbc.fbc_work, so we can perform the cancellation
377 * entirely asynchronously.
379 if (cancel_delayed_work(&dev_priv
->fbc
.fbc_work
->work
))
380 /* tasklet was killed before being run, clean up */
381 kfree(dev_priv
->fbc
.fbc_work
);
383 /* Mark the work as no longer wanted so that if it does
384 * wake-up (because the work was already running and waiting
385 * for our mutex), it will discover that is no longer
388 dev_priv
->fbc
.fbc_work
= NULL
;
391 static void intel_fbc_schedule_enable(struct intel_crtc
*crtc
)
393 struct intel_fbc_work
*work
;
394 struct drm_i915_private
*dev_priv
= crtc
->base
.dev
->dev_private
;
396 WARN_ON(!mutex_is_locked(&dev_priv
->fbc
.lock
));
398 intel_fbc_cancel_work(dev_priv
);
400 work
= kzalloc(sizeof(*work
), GFP_KERNEL
);
402 DRM_ERROR("Failed to allocate FBC work structure\n");
403 intel_fbc_enable(crtc
, crtc
->base
.primary
->fb
);
408 work
->fb
= crtc
->base
.primary
->fb
;
409 INIT_DELAYED_WORK(&work
->work
, intel_fbc_work_fn
);
411 dev_priv
->fbc
.fbc_work
= work
;
413 /* Delay the actual enabling to let pageflipping cease and the
414 * display to settle before starting the compression. Note that
415 * this delay also serves a second purpose: it allows for a
416 * vblank to pass after disabling the FBC before we attempt
417 * to modify the control registers.
419 * A more complicated solution would involve tracking vblanks
420 * following the termination of the page-flipping sequence
421 * and indeed performing the enable as a co-routine and not
422 * waiting synchronously upon the vblank.
424 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
426 schedule_delayed_work(&work
->work
, msecs_to_jiffies(50));
429 static void __intel_fbc_disable(struct drm_i915_private
*dev_priv
)
431 WARN_ON(!mutex_is_locked(&dev_priv
->fbc
.lock
));
433 intel_fbc_cancel_work(dev_priv
);
435 dev_priv
->fbc
.disable_fbc(dev_priv
);
436 dev_priv
->fbc
.crtc
= NULL
;
440 * intel_fbc_disable - disable FBC
441 * @dev_priv: i915 device instance
443 * This function disables FBC.
445 void intel_fbc_disable(struct drm_i915_private
*dev_priv
)
447 if (!fbc_supported(dev_priv
))
450 mutex_lock(&dev_priv
->fbc
.lock
);
451 __intel_fbc_disable(dev_priv
);
452 mutex_unlock(&dev_priv
->fbc
.lock
);
456 * intel_fbc_disable_crtc - disable FBC if it's associated with crtc
459 * This function disables FBC if it's associated with the provided CRTC.
461 void intel_fbc_disable_crtc(struct intel_crtc
*crtc
)
463 struct drm_i915_private
*dev_priv
= crtc
->base
.dev
->dev_private
;
465 if (!fbc_supported(dev_priv
))
468 mutex_lock(&dev_priv
->fbc
.lock
);
469 if (dev_priv
->fbc
.crtc
== crtc
)
470 __intel_fbc_disable(dev_priv
);
471 mutex_unlock(&dev_priv
->fbc
.lock
);
474 const char *intel_no_fbc_reason_str(enum no_fbc_reason reason
)
478 return "FBC enabled but currently disabled in hardware";
479 case FBC_UNSUPPORTED
:
480 return "unsupported by this chipset";
483 case FBC_STOLEN_TOO_SMALL
:
484 return "not enough stolen memory";
485 case FBC_UNSUPPORTED_MODE
:
486 return "mode incompatible with compression";
487 case FBC_MODE_TOO_LARGE
:
488 return "mode too large for compression";
490 return "FBC unsupported on plane";
492 return "framebuffer not tiled or fenced";
493 case FBC_MULTIPLE_PIPES
:
494 return "more than one pipe active";
495 case FBC_MODULE_PARAM
:
496 return "disabled per module param";
497 case FBC_CHIP_DEFAULT
:
498 return "disabled per chip default";
500 return "rotation unsupported";
501 case FBC_IN_DBG_MASTER
:
502 return "Kernel debugger is active";
504 return "framebuffer stride not supported";
506 return "pixel rate is too big";
507 case FBC_PIXEL_FORMAT
:
508 return "pixel format is invalid";
510 MISSING_CASE(reason
);
511 return "unknown reason";
515 static void set_no_fbc_reason(struct drm_i915_private
*dev_priv
,
516 enum no_fbc_reason reason
)
518 if (dev_priv
->fbc
.no_fbc_reason
== reason
)
521 dev_priv
->fbc
.no_fbc_reason
= reason
;
522 DRM_DEBUG_KMS("Disabling FBC: %s\n", intel_no_fbc_reason_str(reason
));
525 static struct drm_crtc
*intel_fbc_find_crtc(struct drm_i915_private
*dev_priv
)
527 struct drm_crtc
*crtc
= NULL
, *tmp_crtc
;
529 bool pipe_a_only
= false;
531 if (IS_HASWELL(dev_priv
) || INTEL_INFO(dev_priv
)->gen
>= 8)
534 for_each_pipe(dev_priv
, pipe
) {
535 tmp_crtc
= dev_priv
->pipe_to_crtc_mapping
[pipe
];
537 if (intel_crtc_active(tmp_crtc
) &&
538 to_intel_plane_state(tmp_crtc
->primary
->state
)->visible
)
545 if (!crtc
|| crtc
->primary
->fb
== NULL
)
551 static bool multiple_pipes_ok(struct drm_i915_private
*dev_priv
)
555 struct drm_crtc
*crtc
;
557 if (INTEL_INFO(dev_priv
)->gen
> 4)
560 for_each_pipe(dev_priv
, pipe
) {
561 crtc
= dev_priv
->pipe_to_crtc_mapping
[pipe
];
563 if (intel_crtc_active(crtc
) &&
564 to_intel_plane_state(crtc
->primary
->state
)->visible
)
568 return (n_pipes
< 2);
571 static int find_compression_threshold(struct drm_i915_private
*dev_priv
,
572 struct drm_mm_node
*node
,
576 int compression_threshold
= 1;
580 /* The FBC hardware for BDW/SKL doesn't have access to the stolen
581 * reserved range size, so it always assumes the maximum (8mb) is used.
582 * If we enable FBC using a CFB on that memory range we'll get FIFO
583 * underruns, even if that range is not reserved by the BIOS. */
584 if (IS_BROADWELL(dev_priv
) || IS_SKYLAKE(dev_priv
))
585 end
= dev_priv
->gtt
.stolen_size
- 8 * 1024 * 1024;
587 end
= dev_priv
->gtt
.stolen_usable_size
;
589 /* HACK: This code depends on what we will do in *_enable_fbc. If that
590 * code changes, this code needs to change as well.
592 * The enable_fbc code will attempt to use one of our 2 compression
593 * thresholds, therefore, in that case, we only have 1 resort.
596 /* Try to over-allocate to reduce reallocations and fragmentation. */
597 ret
= i915_gem_stolen_insert_node_in_range(dev_priv
, node
, size
<<= 1,
600 return compression_threshold
;
603 /* HW's ability to limit the CFB is 1:4 */
604 if (compression_threshold
> 4 ||
605 (fb_cpp
== 2 && compression_threshold
== 2))
608 ret
= i915_gem_stolen_insert_node_in_range(dev_priv
, node
, size
>>= 1,
610 if (ret
&& INTEL_INFO(dev_priv
)->gen
<= 4) {
613 compression_threshold
<<= 1;
616 return compression_threshold
;
620 static int intel_fbc_alloc_cfb(struct drm_i915_private
*dev_priv
, int size
,
623 struct drm_mm_node
*uninitialized_var(compressed_llb
);
626 ret
= find_compression_threshold(dev_priv
, &dev_priv
->fbc
.compressed_fb
,
631 DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");
635 dev_priv
->fbc
.threshold
= ret
;
637 if (INTEL_INFO(dev_priv
)->gen
>= 5)
638 I915_WRITE(ILK_DPFC_CB_BASE
, dev_priv
->fbc
.compressed_fb
.start
);
639 else if (IS_GM45(dev_priv
)) {
640 I915_WRITE(DPFC_CB_BASE
, dev_priv
->fbc
.compressed_fb
.start
);
642 compressed_llb
= kzalloc(sizeof(*compressed_llb
), GFP_KERNEL
);
646 ret
= i915_gem_stolen_insert_node(dev_priv
, compressed_llb
,
651 dev_priv
->fbc
.compressed_llb
= compressed_llb
;
653 I915_WRITE(FBC_CFB_BASE
,
654 dev_priv
->mm
.stolen_base
+ dev_priv
->fbc
.compressed_fb
.start
);
655 I915_WRITE(FBC_LL_BASE
,
656 dev_priv
->mm
.stolen_base
+ compressed_llb
->start
);
659 dev_priv
->fbc
.uncompressed_size
= size
;
661 DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n",
662 dev_priv
->fbc
.compressed_fb
.size
,
663 dev_priv
->fbc
.threshold
);
668 kfree(compressed_llb
);
669 i915_gem_stolen_remove_node(dev_priv
, &dev_priv
->fbc
.compressed_fb
);
671 pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size
);
675 static void __intel_fbc_cleanup_cfb(struct drm_i915_private
*dev_priv
)
677 if (dev_priv
->fbc
.uncompressed_size
== 0)
680 i915_gem_stolen_remove_node(dev_priv
, &dev_priv
->fbc
.compressed_fb
);
682 if (dev_priv
->fbc
.compressed_llb
) {
683 i915_gem_stolen_remove_node(dev_priv
,
684 dev_priv
->fbc
.compressed_llb
);
685 kfree(dev_priv
->fbc
.compressed_llb
);
688 dev_priv
->fbc
.uncompressed_size
= 0;
691 void intel_fbc_cleanup_cfb(struct drm_i915_private
*dev_priv
)
693 if (!fbc_supported(dev_priv
))
696 mutex_lock(&dev_priv
->fbc
.lock
);
697 __intel_fbc_cleanup_cfb(dev_priv
);
698 mutex_unlock(&dev_priv
->fbc
.lock
);
702 * For SKL+, the plane source size used by the hardware is based on the value we
703 * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
704 * we wrote to PIPESRC.
706 static void intel_fbc_get_plane_source_size(struct intel_crtc
*crtc
,
707 int *width
, int *height
)
709 struct intel_plane_state
*plane_state
=
710 to_intel_plane_state(crtc
->base
.primary
->state
);
713 if (intel_rotation_90_or_270(plane_state
->base
.rotation
)) {
714 w
= drm_rect_height(&plane_state
->src
) >> 16;
715 h
= drm_rect_width(&plane_state
->src
) >> 16;
717 w
= drm_rect_width(&plane_state
->src
) >> 16;
718 h
= drm_rect_height(&plane_state
->src
) >> 16;
727 static int intel_fbc_calculate_cfb_size(struct intel_crtc
*crtc
)
729 struct drm_i915_private
*dev_priv
= crtc
->base
.dev
->dev_private
;
730 struct drm_framebuffer
*fb
= crtc
->base
.primary
->fb
;
733 intel_fbc_get_plane_source_size(crtc
, NULL
, &lines
);
734 if (INTEL_INFO(dev_priv
)->gen
>= 7)
735 lines
= min(lines
, 2048);
737 return lines
* fb
->pitches
[0];
740 static int intel_fbc_setup_cfb(struct intel_crtc
*crtc
)
742 struct drm_i915_private
*dev_priv
= crtc
->base
.dev
->dev_private
;
743 struct drm_framebuffer
*fb
= crtc
->base
.primary
->fb
;
746 size
= intel_fbc_calculate_cfb_size(crtc
);
747 cpp
= drm_format_plane_cpp(fb
->pixel_format
, 0);
749 if (size
<= dev_priv
->fbc
.uncompressed_size
)
752 /* Release any current block */
753 __intel_fbc_cleanup_cfb(dev_priv
);
755 return intel_fbc_alloc_cfb(dev_priv
, size
, cpp
);
758 static bool stride_is_valid(struct drm_i915_private
*dev_priv
,
761 /* These should have been caught earlier. */
762 WARN_ON(stride
< 512);
763 WARN_ON((stride
& (64 - 1)) != 0);
765 /* Below are the additional FBC restrictions. */
767 if (IS_GEN2(dev_priv
) || IS_GEN3(dev_priv
))
768 return stride
== 4096 || stride
== 8192;
770 if (IS_GEN4(dev_priv
) && !IS_G4X(dev_priv
) && stride
< 2048)
779 static bool pixel_format_is_valid(struct drm_framebuffer
*fb
)
781 struct drm_device
*dev
= fb
->dev
;
782 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
784 switch (fb
->pixel_format
) {
785 case DRM_FORMAT_XRGB8888
:
786 case DRM_FORMAT_XBGR8888
:
788 case DRM_FORMAT_XRGB1555
:
789 case DRM_FORMAT_RGB565
:
790 /* 16bpp not supported on gen2 */
793 /* WaFbcOnly1to1Ratio:ctg */
794 if (IS_G4X(dev_priv
))
803 * For some reason, the hardware tracking starts looking at whatever we
804 * programmed as the display plane base address register. It does not look at
805 * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y}
806 * variables instead of just looking at the pipe/plane size.
808 static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc
*crtc
)
810 struct drm_i915_private
*dev_priv
= crtc
->base
.dev
->dev_private
;
811 unsigned int effective_w
, effective_h
, max_w
, max_h
;
813 if (INTEL_INFO(dev_priv
)->gen
>= 8 || IS_HASWELL(dev_priv
)) {
816 } else if (IS_G4X(dev_priv
) || INTEL_INFO(dev_priv
)->gen
>= 5) {
824 intel_fbc_get_plane_source_size(crtc
, &effective_w
, &effective_h
);
825 effective_w
+= crtc
->adjusted_x
;
826 effective_h
+= crtc
->adjusted_y
;
828 return effective_w
<= max_w
&& effective_h
<= max_h
;
832 * __intel_fbc_update - enable/disable FBC as needed, unlocked
833 * @dev_priv: i915 device instance
835 * Set up the framebuffer compression hardware at mode set time. We
836 * enable it if possible:
837 * - plane A only (on pre-965)
838 * - no pixel mulitply/line duplication
839 * - no alpha buffer discard
841 * - framebuffer <= max_hdisplay in width, max_vdisplay in height
843 * We can't assume that any compression will take place (worst case),
844 * so the compressed buffer has to be the same size as the uncompressed
845 * one. It also must reside (along with the line length buffer) in
848 * We need to enable/disable FBC on a global basis.
850 static void __intel_fbc_update(struct drm_i915_private
*dev_priv
)
852 struct drm_crtc
*crtc
= NULL
;
853 struct intel_crtc
*intel_crtc
;
854 struct drm_framebuffer
*fb
;
855 struct drm_i915_gem_object
*obj
;
856 const struct drm_display_mode
*adjusted_mode
;
858 WARN_ON(!mutex_is_locked(&dev_priv
->fbc
.lock
));
860 /* disable framebuffer compression in vGPU */
861 if (intel_vgpu_active(dev_priv
->dev
))
864 if (i915
.enable_fbc
< 0) {
865 set_no_fbc_reason(dev_priv
, FBC_CHIP_DEFAULT
);
869 if (!i915
.enable_fbc
) {
870 set_no_fbc_reason(dev_priv
, FBC_MODULE_PARAM
);
875 * If FBC is already on, we just have to verify that we can
876 * keep it that way...
877 * Need to disable if:
878 * - more than one pipe is active
879 * - changing FBC params (stride, fence, mode)
880 * - new fb is too large to fit in compressed buffer
881 * - going to an unsupported config (interlace, pixel multiply, etc.)
883 crtc
= intel_fbc_find_crtc(dev_priv
);
885 set_no_fbc_reason(dev_priv
, FBC_NO_OUTPUT
);
889 if (!multiple_pipes_ok(dev_priv
)) {
890 set_no_fbc_reason(dev_priv
, FBC_MULTIPLE_PIPES
);
894 intel_crtc
= to_intel_crtc(crtc
);
895 fb
= crtc
->primary
->fb
;
896 obj
= intel_fb_obj(fb
);
897 adjusted_mode
= &intel_crtc
->config
->base
.adjusted_mode
;
899 if ((adjusted_mode
->flags
& DRM_MODE_FLAG_INTERLACE
) ||
900 (adjusted_mode
->flags
& DRM_MODE_FLAG_DBLSCAN
)) {
901 set_no_fbc_reason(dev_priv
, FBC_UNSUPPORTED_MODE
);
905 if (!intel_fbc_hw_tracking_covers_screen(intel_crtc
)) {
906 set_no_fbc_reason(dev_priv
, FBC_MODE_TOO_LARGE
);
910 if ((INTEL_INFO(dev_priv
)->gen
< 4 || HAS_DDI(dev_priv
)) &&
911 intel_crtc
->plane
!= PLANE_A
) {
912 set_no_fbc_reason(dev_priv
, FBC_BAD_PLANE
);
916 /* The use of a CPU fence is mandatory in order to detect writes
917 * by the CPU to the scanout and trigger updates to the FBC.
919 if (obj
->tiling_mode
!= I915_TILING_X
||
920 obj
->fence_reg
== I915_FENCE_REG_NONE
) {
921 set_no_fbc_reason(dev_priv
, FBC_NOT_TILED
);
924 if (INTEL_INFO(dev_priv
)->gen
<= 4 && !IS_G4X(dev_priv
) &&
925 crtc
->primary
->state
->rotation
!= BIT(DRM_ROTATE_0
)) {
926 set_no_fbc_reason(dev_priv
, FBC_ROTATION
);
930 if (!stride_is_valid(dev_priv
, fb
->pitches
[0])) {
931 set_no_fbc_reason(dev_priv
, FBC_BAD_STRIDE
);
935 if (!pixel_format_is_valid(fb
)) {
936 set_no_fbc_reason(dev_priv
, FBC_PIXEL_FORMAT
);
940 /* If the kernel debugger is active, always disable compression */
941 if (in_dbg_master()) {
942 set_no_fbc_reason(dev_priv
, FBC_IN_DBG_MASTER
);
946 /* WaFbcExceedCdClockThreshold:hsw,bdw */
947 if ((IS_HASWELL(dev_priv
) || IS_BROADWELL(dev_priv
)) &&
948 ilk_pipe_pixel_rate(intel_crtc
->config
) >=
949 dev_priv
->cdclk_freq
* 95 / 100) {
950 set_no_fbc_reason(dev_priv
, FBC_PIXEL_RATE
);
954 if (intel_fbc_setup_cfb(intel_crtc
)) {
955 set_no_fbc_reason(dev_priv
, FBC_STOLEN_TOO_SMALL
);
959 /* If the scanout has not changed, don't modify the FBC settings.
960 * Note that we make the fundamental assumption that the fb->obj
961 * cannot be unpinned (and have its GTT offset and fence revoked)
962 * without first being decoupled from the scanout and FBC disabled.
964 if (dev_priv
->fbc
.crtc
== intel_crtc
&&
965 dev_priv
->fbc
.fb_id
== fb
->base
.id
&&
966 dev_priv
->fbc
.y
== crtc
->y
)
969 if (intel_fbc_enabled(dev_priv
)) {
970 /* We update FBC along two paths, after changing fb/crtc
971 * configuration (modeswitching) and after page-flipping
972 * finishes. For the latter, we know that not only did
973 * we disable the FBC at the start of the page-flip
974 * sequence, but also more than one vblank has passed.
976 * For the former case of modeswitching, it is possible
977 * to switch between two FBC valid configurations
978 * instantaneously so we do need to disable the FBC
979 * before we can modify its control registers. We also
980 * have to wait for the next vblank for that to take
981 * effect. However, since we delay enabling FBC we can
982 * assume that a vblank has passed since disabling and
983 * that we can safely alter the registers in the deferred
986 * In the scenario that we go from a valid to invalid
987 * and then back to valid FBC configuration we have
988 * no strict enforcement that a vblank occurred since
989 * disabling the FBC. However, along all current pipe
990 * disabling paths we do need to wait for a vblank at
991 * some point. And we wait before enabling FBC anyway.
993 DRM_DEBUG_KMS("disabling active FBC for update\n");
994 __intel_fbc_disable(dev_priv
);
997 intel_fbc_schedule_enable(intel_crtc
);
998 dev_priv
->fbc
.no_fbc_reason
= FBC_OK
;
1002 /* Multiple disables should be harmless */
1003 if (intel_fbc_enabled(dev_priv
)) {
1004 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
1005 __intel_fbc_disable(dev_priv
);
1007 __intel_fbc_cleanup_cfb(dev_priv
);
1011 * intel_fbc_update - enable/disable FBC as needed
1012 * @dev_priv: i915 device instance
1014 * This function reevaluates the overall state and enables or disables FBC.
1016 void intel_fbc_update(struct drm_i915_private
*dev_priv
)
1018 if (!fbc_supported(dev_priv
))
1021 mutex_lock(&dev_priv
->fbc
.lock
);
1022 __intel_fbc_update(dev_priv
);
1023 mutex_unlock(&dev_priv
->fbc
.lock
);
1026 void intel_fbc_invalidate(struct drm_i915_private
*dev_priv
,
1027 unsigned int frontbuffer_bits
,
1028 enum fb_op_origin origin
)
1030 unsigned int fbc_bits
;
1032 if (!fbc_supported(dev_priv
))
1035 if (origin
== ORIGIN_GTT
)
1038 mutex_lock(&dev_priv
->fbc
.lock
);
1040 if (dev_priv
->fbc
.enabled
)
1041 fbc_bits
= INTEL_FRONTBUFFER_PRIMARY(dev_priv
->fbc
.crtc
->pipe
);
1042 else if (dev_priv
->fbc
.fbc_work
)
1043 fbc_bits
= INTEL_FRONTBUFFER_PRIMARY(
1044 dev_priv
->fbc
.fbc_work
->crtc
->pipe
);
1046 fbc_bits
= dev_priv
->fbc
.possible_framebuffer_bits
;
1048 dev_priv
->fbc
.busy_bits
|= (fbc_bits
& frontbuffer_bits
);
1050 if (dev_priv
->fbc
.busy_bits
)
1051 __intel_fbc_disable(dev_priv
);
1053 mutex_unlock(&dev_priv
->fbc
.lock
);
1056 void intel_fbc_flush(struct drm_i915_private
*dev_priv
,
1057 unsigned int frontbuffer_bits
, enum fb_op_origin origin
)
1059 if (!fbc_supported(dev_priv
))
1062 if (origin
== ORIGIN_GTT
)
1065 mutex_lock(&dev_priv
->fbc
.lock
);
1067 dev_priv
->fbc
.busy_bits
&= ~frontbuffer_bits
;
1069 if (!dev_priv
->fbc
.busy_bits
) {
1070 __intel_fbc_disable(dev_priv
);
1071 __intel_fbc_update(dev_priv
);
1074 mutex_unlock(&dev_priv
->fbc
.lock
);
1078 * intel_fbc_init - Initialize FBC
1079 * @dev_priv: the i915 device
1081 * This function might be called during PM init process.
1083 void intel_fbc_init(struct drm_i915_private
*dev_priv
)
1087 mutex_init(&dev_priv
->fbc
.lock
);
1089 if (!HAS_FBC(dev_priv
)) {
1090 dev_priv
->fbc
.enabled
= false;
1091 dev_priv
->fbc
.no_fbc_reason
= FBC_UNSUPPORTED
;
1095 for_each_pipe(dev_priv
, pipe
) {
1096 dev_priv
->fbc
.possible_framebuffer_bits
|=
1097 INTEL_FRONTBUFFER_PRIMARY(pipe
);
1099 if (IS_HASWELL(dev_priv
) || INTEL_INFO(dev_priv
)->gen
>= 8)
1103 if (INTEL_INFO(dev_priv
)->gen
>= 7) {
1104 dev_priv
->fbc
.fbc_enabled
= ilk_fbc_enabled
;
1105 dev_priv
->fbc
.enable_fbc
= gen7_fbc_enable
;
1106 dev_priv
->fbc
.disable_fbc
= ilk_fbc_disable
;
1107 } else if (INTEL_INFO(dev_priv
)->gen
>= 5) {
1108 dev_priv
->fbc
.fbc_enabled
= ilk_fbc_enabled
;
1109 dev_priv
->fbc
.enable_fbc
= ilk_fbc_enable
;
1110 dev_priv
->fbc
.disable_fbc
= ilk_fbc_disable
;
1111 } else if (IS_GM45(dev_priv
)) {
1112 dev_priv
->fbc
.fbc_enabled
= g4x_fbc_enabled
;
1113 dev_priv
->fbc
.enable_fbc
= g4x_fbc_enable
;
1114 dev_priv
->fbc
.disable_fbc
= g4x_fbc_disable
;
1116 dev_priv
->fbc
.fbc_enabled
= i8xx_fbc_enabled
;
1117 dev_priv
->fbc
.enable_fbc
= i8xx_fbc_enable
;
1118 dev_priv
->fbc
.disable_fbc
= i8xx_fbc_disable
;
1120 /* This value was pulled out of someone's hat */
1121 I915_WRITE(FBC_CONTROL
, 500 << FBC_CTL_INTERVAL_SHIFT
);
1124 dev_priv
->fbc
.enabled
= dev_priv
->fbc
.fbc_enabled(dev_priv
);