1 // SPDX-License-Identifier: GPL-2.0
3 * PCIe host controller driver for HiSilicon STB SoCs
5 * Copyright (C) 2016-2017 HiSilicon Co., Ltd. http://www.hisilicon.com
7 * Authors: Ruqiang Ju <juruqiang@hisilicon.com>
8 * Jianguo Sun <sunjianguo1@huawei.com>
11 #include <linux/clk.h>
12 #include <linux/delay.h>
13 #include <linux/interrupt.h>
14 #include <linux/kernel.h>
15 #include <linux/module.h>
17 #include <linux/of_gpio.h>
18 #include <linux/pci.h>
19 #include <linux/phy/phy.h>
20 #include <linux/platform_device.h>
21 #include <linux/resource.h>
22 #include <linux/reset.h>
24 #include "pcie-designware.h"
26 #define to_histb_pcie(x) dev_get_drvdata((x)->dev)
28 #define PCIE_SYS_CTRL0 0x0000
29 #define PCIE_SYS_CTRL1 0x0004
30 #define PCIE_SYS_CTRL7 0x001C
31 #define PCIE_SYS_CTRL13 0x0034
32 #define PCIE_SYS_CTRL15 0x003C
33 #define PCIE_SYS_CTRL16 0x0040
34 #define PCIE_SYS_CTRL17 0x0044
36 #define PCIE_SYS_STAT0 0x0100
37 #define PCIE_SYS_STAT4 0x0110
39 #define PCIE_RDLH_LINK_UP BIT(5)
40 #define PCIE_XMLH_LINK_UP BIT(15)
41 #define PCIE_ELBI_SLV_DBI_ENABLE BIT(21)
42 #define PCIE_APP_LTSSM_ENABLE BIT(11)
44 #define PCIE_DEVICE_TYPE_MASK GENMASK(31, 28)
46 #define PCIE_WM_LEGACY BIT(1)
47 #define PCIE_WM_RC BIT(30)
49 #define PCIE_LTSSM_STATE_MASK GENMASK(5, 0)
50 #define PCIE_LTSSM_STATE_ACTIVE 0x11
59 struct reset_control
*soft_reset
;
60 struct reset_control
*sys_reset
;
61 struct reset_control
*bus_reset
;
64 struct regulator
*vpcie
;
67 static u32
histb_pcie_readl(struct histb_pcie
*histb_pcie
, u32 reg
)
69 return readl(histb_pcie
->ctrl
+ reg
);
72 static void histb_pcie_writel(struct histb_pcie
*histb_pcie
, u32 reg
, u32 val
)
74 writel(val
, histb_pcie
->ctrl
+ reg
);
77 static void histb_pcie_dbi_w_mode(struct pcie_port
*pp
, bool enable
)
79 struct dw_pcie
*pci
= to_dw_pcie_from_pp(pp
);
80 struct histb_pcie
*hipcie
= to_histb_pcie(pci
);
83 val
= histb_pcie_readl(hipcie
, PCIE_SYS_CTRL0
);
85 val
|= PCIE_ELBI_SLV_DBI_ENABLE
;
87 val
&= ~PCIE_ELBI_SLV_DBI_ENABLE
;
88 histb_pcie_writel(hipcie
, PCIE_SYS_CTRL0
, val
);
91 static void histb_pcie_dbi_r_mode(struct pcie_port
*pp
, bool enable
)
93 struct dw_pcie
*pci
= to_dw_pcie_from_pp(pp
);
94 struct histb_pcie
*hipcie
= to_histb_pcie(pci
);
97 val
= histb_pcie_readl(hipcie
, PCIE_SYS_CTRL1
);
99 val
|= PCIE_ELBI_SLV_DBI_ENABLE
;
101 val
&= ~PCIE_ELBI_SLV_DBI_ENABLE
;
102 histb_pcie_writel(hipcie
, PCIE_SYS_CTRL1
, val
);
105 static u32
histb_pcie_read_dbi(struct dw_pcie
*pci
, void __iomem
*base
,
106 u32 reg
, size_t size
)
110 histb_pcie_dbi_r_mode(&pci
->pp
, true);
111 dw_pcie_read(base
+ reg
, size
, &val
);
112 histb_pcie_dbi_r_mode(&pci
->pp
, false);
117 static void histb_pcie_write_dbi(struct dw_pcie
*pci
, void __iomem
*base
,
118 u32 reg
, size_t size
, u32 val
)
120 histb_pcie_dbi_w_mode(&pci
->pp
, true);
121 dw_pcie_write(base
+ reg
, size
, val
);
122 histb_pcie_dbi_w_mode(&pci
->pp
, false);
125 static int histb_pcie_rd_own_conf(struct pci_bus
*bus
, unsigned int devfn
,
126 int where
, int size
, u32
*val
)
128 struct dw_pcie
*pci
= to_dw_pcie_from_pp(bus
->sysdata
);
130 if (PCI_SLOT(devfn
)) {
132 return PCIBIOS_DEVICE_NOT_FOUND
;
135 *val
= dw_pcie_read_dbi(pci
, where
, size
);
136 return PCIBIOS_SUCCESSFUL
;
139 static int histb_pcie_wr_own_conf(struct pci_bus
*bus
, unsigned int devfn
,
140 int where
, int size
, u32 val
)
142 struct dw_pcie
*pci
= to_dw_pcie_from_pp(bus
->sysdata
);
145 return PCIBIOS_DEVICE_NOT_FOUND
;
147 dw_pcie_write_dbi(pci
, where
, size
, val
);
148 return PCIBIOS_SUCCESSFUL
;
151 static struct pci_ops histb_pci_ops
= {
152 .read
= histb_pcie_rd_own_conf
,
153 .write
= histb_pcie_wr_own_conf
,
156 static int histb_pcie_link_up(struct dw_pcie
*pci
)
158 struct histb_pcie
*hipcie
= to_histb_pcie(pci
);
162 regval
= histb_pcie_readl(hipcie
, PCIE_SYS_STAT0
);
163 status
= histb_pcie_readl(hipcie
, PCIE_SYS_STAT4
);
164 status
&= PCIE_LTSSM_STATE_MASK
;
165 if ((regval
& PCIE_XMLH_LINK_UP
) && (regval
& PCIE_RDLH_LINK_UP
) &&
166 (status
== PCIE_LTSSM_STATE_ACTIVE
))
172 static int histb_pcie_start_link(struct dw_pcie
*pci
)
174 struct histb_pcie
*hipcie
= to_histb_pcie(pci
);
177 /* assert LTSSM enable */
178 regval
= histb_pcie_readl(hipcie
, PCIE_SYS_CTRL7
);
179 regval
|= PCIE_APP_LTSSM_ENABLE
;
180 histb_pcie_writel(hipcie
, PCIE_SYS_CTRL7
, regval
);
185 static int histb_pcie_host_init(struct pcie_port
*pp
)
187 struct dw_pcie
*pci
= to_dw_pcie_from_pp(pp
);
188 struct histb_pcie
*hipcie
= to_histb_pcie(pci
);
191 pp
->bridge
->ops
= &histb_pci_ops
;
193 /* PCIe RC work mode */
194 regval
= histb_pcie_readl(hipcie
, PCIE_SYS_CTRL0
);
195 regval
&= ~PCIE_DEVICE_TYPE_MASK
;
196 regval
|= PCIE_WM_RC
;
197 histb_pcie_writel(hipcie
, PCIE_SYS_CTRL0
, regval
);
202 static const struct dw_pcie_host_ops histb_pcie_host_ops
= {
203 .host_init
= histb_pcie_host_init
,
206 static void histb_pcie_host_disable(struct histb_pcie
*hipcie
)
208 reset_control_assert(hipcie
->soft_reset
);
209 reset_control_assert(hipcie
->sys_reset
);
210 reset_control_assert(hipcie
->bus_reset
);
212 clk_disable_unprepare(hipcie
->aux_clk
);
213 clk_disable_unprepare(hipcie
->pipe_clk
);
214 clk_disable_unprepare(hipcie
->sys_clk
);
215 clk_disable_unprepare(hipcie
->bus_clk
);
217 if (gpio_is_valid(hipcie
->reset_gpio
))
218 gpio_set_value_cansleep(hipcie
->reset_gpio
, 0);
221 regulator_disable(hipcie
->vpcie
);
224 static int histb_pcie_host_enable(struct pcie_port
*pp
)
226 struct dw_pcie
*pci
= to_dw_pcie_from_pp(pp
);
227 struct histb_pcie
*hipcie
= to_histb_pcie(pci
);
228 struct device
*dev
= pci
->dev
;
231 /* power on PCIe device if have */
233 ret
= regulator_enable(hipcie
->vpcie
);
235 dev_err(dev
, "failed to enable regulator: %d\n", ret
);
240 if (gpio_is_valid(hipcie
->reset_gpio
))
241 gpio_set_value_cansleep(hipcie
->reset_gpio
, 1);
243 ret
= clk_prepare_enable(hipcie
->bus_clk
);
245 dev_err(dev
, "cannot prepare/enable bus clk\n");
249 ret
= clk_prepare_enable(hipcie
->sys_clk
);
251 dev_err(dev
, "cannot prepare/enable sys clk\n");
255 ret
= clk_prepare_enable(hipcie
->pipe_clk
);
257 dev_err(dev
, "cannot prepare/enable pipe clk\n");
261 ret
= clk_prepare_enable(hipcie
->aux_clk
);
263 dev_err(dev
, "cannot prepare/enable aux clk\n");
267 reset_control_assert(hipcie
->soft_reset
);
268 reset_control_deassert(hipcie
->soft_reset
);
270 reset_control_assert(hipcie
->sys_reset
);
271 reset_control_deassert(hipcie
->sys_reset
);
273 reset_control_assert(hipcie
->bus_reset
);
274 reset_control_deassert(hipcie
->bus_reset
);
279 clk_disable_unprepare(hipcie
->pipe_clk
);
281 clk_disable_unprepare(hipcie
->sys_clk
);
283 clk_disable_unprepare(hipcie
->bus_clk
);
286 regulator_disable(hipcie
->vpcie
);
291 static const struct dw_pcie_ops dw_pcie_ops
= {
292 .read_dbi
= histb_pcie_read_dbi
,
293 .write_dbi
= histb_pcie_write_dbi
,
294 .link_up
= histb_pcie_link_up
,
295 .start_link
= histb_pcie_start_link
,
298 static int histb_pcie_probe(struct platform_device
*pdev
)
300 struct histb_pcie
*hipcie
;
302 struct pcie_port
*pp
;
303 struct device_node
*np
= pdev
->dev
.of_node
;
304 struct device
*dev
= &pdev
->dev
;
305 enum of_gpio_flags of_flags
;
306 unsigned long flag
= GPIOF_DIR_OUT
;
309 hipcie
= devm_kzalloc(dev
, sizeof(*hipcie
), GFP_KERNEL
);
313 pci
= devm_kzalloc(dev
, sizeof(*pci
), GFP_KERNEL
);
320 pci
->ops
= &dw_pcie_ops
;
322 hipcie
->ctrl
= devm_platform_ioremap_resource_byname(pdev
, "control");
323 if (IS_ERR(hipcie
->ctrl
)) {
324 dev_err(dev
, "cannot get control reg base\n");
325 return PTR_ERR(hipcie
->ctrl
);
328 pci
->dbi_base
= devm_platform_ioremap_resource_byname(pdev
, "rc-dbi");
329 if (IS_ERR(pci
->dbi_base
)) {
330 dev_err(dev
, "cannot get rc-dbi base\n");
331 return PTR_ERR(pci
->dbi_base
);
334 hipcie
->vpcie
= devm_regulator_get_optional(dev
, "vpcie");
335 if (IS_ERR(hipcie
->vpcie
)) {
336 if (PTR_ERR(hipcie
->vpcie
) != -ENODEV
)
337 return PTR_ERR(hipcie
->vpcie
);
338 hipcie
->vpcie
= NULL
;
341 hipcie
->reset_gpio
= of_get_named_gpio_flags(np
,
342 "reset-gpios", 0, &of_flags
);
343 if (of_flags
& OF_GPIO_ACTIVE_LOW
)
344 flag
|= GPIOF_ACTIVE_LOW
;
345 if (gpio_is_valid(hipcie
->reset_gpio
)) {
346 ret
= devm_gpio_request_one(dev
, hipcie
->reset_gpio
,
347 flag
, "PCIe device power control");
349 dev_err(dev
, "unable to request gpio\n");
354 hipcie
->aux_clk
= devm_clk_get(dev
, "aux");
355 if (IS_ERR(hipcie
->aux_clk
)) {
356 dev_err(dev
, "Failed to get PCIe aux clk\n");
357 return PTR_ERR(hipcie
->aux_clk
);
360 hipcie
->pipe_clk
= devm_clk_get(dev
, "pipe");
361 if (IS_ERR(hipcie
->pipe_clk
)) {
362 dev_err(dev
, "Failed to get PCIe pipe clk\n");
363 return PTR_ERR(hipcie
->pipe_clk
);
366 hipcie
->sys_clk
= devm_clk_get(dev
, "sys");
367 if (IS_ERR(hipcie
->sys_clk
)) {
368 dev_err(dev
, "Failed to get PCIEe sys clk\n");
369 return PTR_ERR(hipcie
->sys_clk
);
372 hipcie
->bus_clk
= devm_clk_get(dev
, "bus");
373 if (IS_ERR(hipcie
->bus_clk
)) {
374 dev_err(dev
, "Failed to get PCIe bus clk\n");
375 return PTR_ERR(hipcie
->bus_clk
);
378 hipcie
->soft_reset
= devm_reset_control_get(dev
, "soft");
379 if (IS_ERR(hipcie
->soft_reset
)) {
380 dev_err(dev
, "couldn't get soft reset\n");
381 return PTR_ERR(hipcie
->soft_reset
);
384 hipcie
->sys_reset
= devm_reset_control_get(dev
, "sys");
385 if (IS_ERR(hipcie
->sys_reset
)) {
386 dev_err(dev
, "couldn't get sys reset\n");
387 return PTR_ERR(hipcie
->sys_reset
);
390 hipcie
->bus_reset
= devm_reset_control_get(dev
, "bus");
391 if (IS_ERR(hipcie
->bus_reset
)) {
392 dev_err(dev
, "couldn't get bus reset\n");
393 return PTR_ERR(hipcie
->bus_reset
);
396 hipcie
->phy
= devm_phy_get(dev
, "phy");
397 if (IS_ERR(hipcie
->phy
)) {
398 dev_info(dev
, "no pcie-phy found\n");
400 /* fall through here!
401 * if no pcie-phy found, phy init
402 * should be done under boot!
405 phy_init(hipcie
->phy
);
408 pp
->ops
= &histb_pcie_host_ops
;
410 platform_set_drvdata(pdev
, hipcie
);
412 ret
= histb_pcie_host_enable(pp
);
414 dev_err(dev
, "failed to enable host\n");
418 ret
= dw_pcie_host_init(pp
);
420 dev_err(dev
, "failed to initialize host\n");
427 static int histb_pcie_remove(struct platform_device
*pdev
)
429 struct histb_pcie
*hipcie
= platform_get_drvdata(pdev
);
431 histb_pcie_host_disable(hipcie
);
434 phy_exit(hipcie
->phy
);
439 static const struct of_device_id histb_pcie_of_match
[] = {
440 { .compatible
= "hisilicon,hi3798cv200-pcie", },
443 MODULE_DEVICE_TABLE(of
, histb_pcie_of_match
);
445 static struct platform_driver histb_pcie_platform_driver
= {
446 .probe
= histb_pcie_probe
,
447 .remove
= histb_pcie_remove
,
449 .name
= "histb-pcie",
450 .of_match_table
= histb_pcie_of_match
,
453 module_platform_driver(histb_pcie_platform_driver
);
455 MODULE_DESCRIPTION("HiSilicon STB PCIe host controller driver");
456 MODULE_LICENSE("GPL v2");