USB: option: add Nexpring NP10T terminal id
[linux/fpc-iii.git] / drivers / ata / pata_legacy.c
blobd750962916b1135bf2258232be2f6093515763fc
1 /*
2 * pata-legacy.c - Legacy port PATA/SATA controller driver.
3 * Copyright 2005/2006 Red Hat, all rights reserved.
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2, or (at your option)
8 * any later version.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
15 * You should have received a copy of the GNU General Public License
16 * along with this program; see the file COPYING. If not, write to
17 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
19 * An ATA driver for the legacy ATA ports.
21 * Data Sources:
22 * Opti 82C465/82C611 support: Data sheets at opti-inc.com
23 * HT6560 series:
24 * Promise 20230/20620:
25 * http://www.ryston.cz/petr/vlb/pdc20230b.html
26 * http://www.ryston.cz/petr/vlb/pdc20230c.html
27 * http://www.ryston.cz/petr/vlb/pdc20630.html
28 * QDI65x0:
29 * http://www.ryston.cz/petr/vlb/qd6500.html
30 * http://www.ryston.cz/petr/vlb/qd6580.html
32 * QDI65x0 probe code based on drivers/ide/legacy/qd65xx.c
33 * Rewritten from the work of Colten Edwards <pje120@cs.usask.ca> by
34 * Samuel Thibault <samuel.thibault@ens-lyon.org>
36 * Unsupported but docs exist:
37 * Appian/Adaptec AIC25VL01/Cirrus Logic PD7220
39 * This driver handles legacy (that is "ISA/VLB side") IDE ports found
40 * on PC class systems. There are three hybrid devices that are exceptions
41 * The Cyrix 5510/5520 where a pre SFF ATA device is on the bridge and
42 * the MPIIX where the tuning is PCI side but the IDE is "ISA side".
44 * Specific support is included for the ht6560a/ht6560b/opti82c611a/
45 * opti82c465mv/promise 20230c/20630/qdi65x0/winbond83759A
47 * Support for the Winbond 83759A when operating in advanced mode.
48 * Multichip mode is not currently supported.
50 * Use the autospeed and pio_mask options with:
51 * Appian ADI/2 aka CLPD7220 or AIC25VL01.
52 * Use the jumpers, autospeed and set pio_mask to the mode on the jumpers with
53 * Goldstar GM82C711, PIC-1288A-125, UMC 82C871F, Winbond W83759,
54 * Winbond W83759A, Promise PDC20230-B
56 * For now use autospeed and pio_mask as above with the W83759A. This may
57 * change.
61 #include <linux/async.h>
62 #include <linux/kernel.h>
63 #include <linux/module.h>
64 #include <linux/pci.h>
65 #include <linux/init.h>
66 #include <linux/blkdev.h>
67 #include <linux/delay.h>
68 #include <scsi/scsi_host.h>
69 #include <linux/ata.h>
70 #include <linux/libata.h>
71 #include <linux/platform_device.h>
73 #define DRV_NAME "pata_legacy"
74 #define DRV_VERSION "0.6.5"
76 #define NR_HOST 6
78 static int all;
79 module_param(all, int, 0444);
80 MODULE_PARM_DESC(all, "Grab all legacy port devices, even if PCI(0=off, 1=on)");
82 struct legacy_data {
83 unsigned long timing;
84 u8 clock[2];
85 u8 last;
86 int fast;
87 struct platform_device *platform_dev;
91 enum controller {
92 BIOS = 0,
93 SNOOP = 1,
94 PDC20230 = 2,
95 HT6560A = 3,
96 HT6560B = 4,
97 OPTI611A = 5,
98 OPTI46X = 6,
99 QDI6500 = 7,
100 QDI6580 = 8,
101 QDI6580DP = 9, /* Dual channel mode is different */
102 W83759A = 10,
104 UNKNOWN = -1
108 struct legacy_probe {
109 unsigned char *name;
110 unsigned long port;
111 unsigned int irq;
112 unsigned int slot;
113 enum controller type;
114 unsigned long private;
117 struct legacy_controller {
118 const char *name;
119 struct ata_port_operations *ops;
120 unsigned int pio_mask;
121 unsigned int flags;
122 unsigned int pflags;
123 int (*setup)(struct platform_device *, struct legacy_probe *probe,
124 struct legacy_data *data);
127 static int legacy_port[NR_HOST] = { 0x1f0, 0x170, 0x1e8, 0x168, 0x1e0, 0x160 };
129 static struct legacy_probe probe_list[NR_HOST];
130 static struct legacy_data legacy_data[NR_HOST];
131 static struct ata_host *legacy_host[NR_HOST];
132 static int nr_legacy_host;
135 static int probe_all; /* Set to check all ISA port ranges */
136 static int ht6560a; /* HT 6560A on primary 1, second 2, both 3 */
137 static int ht6560b; /* HT 6560A on primary 1, second 2, both 3 */
138 static int opti82c611a; /* Opti82c611A on primary 1, sec 2, both 3 */
139 static int opti82c46x; /* Opti 82c465MV present(pri/sec autodetect) */
140 static int qdi; /* Set to probe QDI controllers */
141 static int autospeed; /* Chip present which snoops speed changes */
142 static int pio_mask = ATA_PIO4; /* PIO range for autospeed devices */
143 static int iordy_mask = 0xFFFFFFFF; /* Use iordy if available */
145 #ifdef CONFIG_PATA_WINBOND_VLB_MODULE
146 static int winbond = 1; /* Set to probe Winbond controllers,
147 give I/O port if non standard */
148 #else
149 static int winbond; /* Set to probe Winbond controllers,
150 give I/O port if non standard */
151 #endif
154 * legacy_probe_add - Add interface to probe list
155 * @port: Controller port
156 * @irq: IRQ number
157 * @type: Controller type
158 * @private: Controller specific info
160 * Add an entry into the probe list for ATA controllers. This is used
161 * to add the default ISA slots and then to build up the table
162 * further according to other ISA/VLB/Weird device scans
164 * An I/O port list is used to keep ordering stable and sane, as we
165 * don't have any good way to talk about ordering otherwise
168 static int legacy_probe_add(unsigned long port, unsigned int irq,
169 enum controller type, unsigned long private)
171 struct legacy_probe *lp = &probe_list[0];
172 int i;
173 struct legacy_probe *free = NULL;
175 for (i = 0; i < NR_HOST; i++) {
176 if (lp->port == 0 && free == NULL)
177 free = lp;
178 /* Matching port, or the correct slot for ordering */
179 if (lp->port == port || legacy_port[i] == port) {
180 free = lp;
181 break;
183 lp++;
185 if (free == NULL) {
186 printk(KERN_ERR "pata_legacy: Too many interfaces.\n");
187 return -1;
189 /* Fill in the entry for later probing */
190 free->port = port;
191 free->irq = irq;
192 free->type = type;
193 free->private = private;
194 return 0;
199 * legacy_set_mode - mode setting
200 * @link: IDE link
201 * @unused: Device that failed when error is returned
203 * Use a non standard set_mode function. We don't want to be tuned.
205 * The BIOS configured everything. Our job is not to fiddle. Just use
206 * whatever PIO the hardware is using and leave it at that. When we
207 * get some kind of nice user driven API for control then we can
208 * expand on this as per hdparm in the base kernel.
211 static int legacy_set_mode(struct ata_link *link, struct ata_device **unused)
213 struct ata_device *dev;
215 ata_for_each_dev(dev, link, ENABLED) {
216 ata_dev_printk(dev, KERN_INFO, "configured for PIO\n");
217 dev->pio_mode = XFER_PIO_0;
218 dev->xfer_mode = XFER_PIO_0;
219 dev->xfer_shift = ATA_SHIFT_PIO;
220 dev->flags |= ATA_DFLAG_PIO;
222 return 0;
225 static struct scsi_host_template legacy_sht = {
226 ATA_PIO_SHT(DRV_NAME),
229 static const struct ata_port_operations legacy_base_port_ops = {
230 .inherits = &ata_sff_port_ops,
231 .cable_detect = ata_cable_40wire,
235 * These ops are used if the user indicates the hardware
236 * snoops the commands to decide on the mode and handles the
237 * mode selection "magically" itself. Several legacy controllers
238 * do this. The mode range can be set if it is not 0x1F by setting
239 * pio_mask as well.
242 static struct ata_port_operations simple_port_ops = {
243 .inherits = &legacy_base_port_ops,
244 .sff_data_xfer = ata_sff_data_xfer_noirq,
247 static struct ata_port_operations legacy_port_ops = {
248 .inherits = &legacy_base_port_ops,
249 .sff_data_xfer = ata_sff_data_xfer_noirq,
250 .set_mode = legacy_set_mode,
254 * Promise 20230C and 20620 support
256 * This controller supports PIO0 to PIO2. We set PIO timings
257 * conservatively to allow for 50MHz Vesa Local Bus. The 20620 DMA
258 * support is weird being DMA to controller and PIO'd to the host
259 * and not supported.
262 static void pdc20230_set_piomode(struct ata_port *ap, struct ata_device *adev)
264 int tries = 5;
265 int pio = adev->pio_mode - XFER_PIO_0;
266 u8 rt;
267 unsigned long flags;
269 /* Safe as UP only. Force I/Os to occur together */
271 local_irq_save(flags);
273 /* Unlock the control interface */
274 do {
275 inb(0x1F5);
276 outb(inb(0x1F2) | 0x80, 0x1F2);
277 inb(0x1F2);
278 inb(0x3F6);
279 inb(0x3F6);
280 inb(0x1F2);
281 inb(0x1F2);
283 while ((inb(0x1F2) & 0x80) && --tries);
285 local_irq_restore(flags);
287 outb(inb(0x1F4) & 0x07, 0x1F4);
289 rt = inb(0x1F3);
290 rt &= 0x07 << (3 * adev->devno);
291 if (pio)
292 rt |= (1 + 3 * pio) << (3 * adev->devno);
294 udelay(100);
295 outb(inb(0x1F2) | 0x01, 0x1F2);
296 udelay(100);
297 inb(0x1F5);
301 static unsigned int pdc_data_xfer_vlb(struct ata_device *dev,
302 unsigned char *buf, unsigned int buflen, int rw)
304 int slop = buflen & 3;
305 struct ata_port *ap = dev->link->ap;
307 /* 32bit I/O capable *and* we need to write a whole number of dwords */
308 if (ata_id_has_dword_io(dev->id) && (slop == 0 || slop == 3)
309 && (ap->pflags & ATA_PFLAG_PIO32)) {
310 unsigned long flags;
312 local_irq_save(flags);
314 /* Perform the 32bit I/O synchronization sequence */
315 ioread8(ap->ioaddr.nsect_addr);
316 ioread8(ap->ioaddr.nsect_addr);
317 ioread8(ap->ioaddr.nsect_addr);
319 /* Now the data */
320 if (rw == READ)
321 ioread32_rep(ap->ioaddr.data_addr, buf, buflen >> 2);
322 else
323 iowrite32_rep(ap->ioaddr.data_addr, buf, buflen >> 2);
325 if (unlikely(slop)) {
326 __le32 pad;
327 if (rw == READ) {
328 pad = cpu_to_le32(ioread32(ap->ioaddr.data_addr));
329 memcpy(buf + buflen - slop, &pad, slop);
330 } else {
331 memcpy(&pad, buf + buflen - slop, slop);
332 iowrite32(le32_to_cpu(pad), ap->ioaddr.data_addr);
334 buflen += 4 - slop;
336 local_irq_restore(flags);
337 } else
338 buflen = ata_sff_data_xfer_noirq(dev, buf, buflen, rw);
340 return buflen;
343 static struct ata_port_operations pdc20230_port_ops = {
344 .inherits = &legacy_base_port_ops,
345 .set_piomode = pdc20230_set_piomode,
346 .sff_data_xfer = pdc_data_xfer_vlb,
350 * Holtek 6560A support
352 * This controller supports PIO0 to PIO2 (no IORDY even though higher
353 * timings can be loaded).
356 static void ht6560a_set_piomode(struct ata_port *ap, struct ata_device *adev)
358 u8 active, recover;
359 struct ata_timing t;
361 /* Get the timing data in cycles. For now play safe at 50Mhz */
362 ata_timing_compute(adev, adev->pio_mode, &t, 20000, 1000);
364 active = clamp_val(t.active, 2, 15);
365 recover = clamp_val(t.recover, 4, 15);
367 inb(0x3E6);
368 inb(0x3E6);
369 inb(0x3E6);
370 inb(0x3E6);
372 iowrite8(recover << 4 | active, ap->ioaddr.device_addr);
373 ioread8(ap->ioaddr.status_addr);
376 static struct ata_port_operations ht6560a_port_ops = {
377 .inherits = &legacy_base_port_ops,
378 .set_piomode = ht6560a_set_piomode,
382 * Holtek 6560B support
384 * This controller supports PIO0 to PIO4. We honour the BIOS/jumper FIFO
385 * setting unless we see an ATAPI device in which case we force it off.
387 * FIXME: need to implement 2nd channel support.
390 static void ht6560b_set_piomode(struct ata_port *ap, struct ata_device *adev)
392 u8 active, recover;
393 struct ata_timing t;
395 /* Get the timing data in cycles. For now play safe at 50Mhz */
396 ata_timing_compute(adev, adev->pio_mode, &t, 20000, 1000);
398 active = clamp_val(t.active, 2, 15);
399 recover = clamp_val(t.recover, 2, 16) & 0x0F;
401 inb(0x3E6);
402 inb(0x3E6);
403 inb(0x3E6);
404 inb(0x3E6);
406 iowrite8(recover << 4 | active, ap->ioaddr.device_addr);
408 if (adev->class != ATA_DEV_ATA) {
409 u8 rconf = inb(0x3E6);
410 if (rconf & 0x24) {
411 rconf &= ~0x24;
412 outb(rconf, 0x3E6);
415 ioread8(ap->ioaddr.status_addr);
418 static struct ata_port_operations ht6560b_port_ops = {
419 .inherits = &legacy_base_port_ops,
420 .set_piomode = ht6560b_set_piomode,
424 * Opti core chipset helpers
428 * opti_syscfg - read OPTI chipset configuration
429 * @reg: Configuration register to read
431 * Returns the value of an OPTI system board configuration register.
434 static u8 opti_syscfg(u8 reg)
436 unsigned long flags;
437 u8 r;
439 /* Uniprocessor chipset and must force cycles adjancent */
440 local_irq_save(flags);
441 outb(reg, 0x22);
442 r = inb(0x24);
443 local_irq_restore(flags);
444 return r;
448 * Opti 82C611A
450 * This controller supports PIO0 to PIO3.
453 static void opti82c611a_set_piomode(struct ata_port *ap,
454 struct ata_device *adev)
456 u8 active, recover, setup;
457 struct ata_timing t;
458 struct ata_device *pair = ata_dev_pair(adev);
459 int clock;
460 int khz[4] = { 50000, 40000, 33000, 25000 };
461 u8 rc;
463 /* Enter configuration mode */
464 ioread16(ap->ioaddr.error_addr);
465 ioread16(ap->ioaddr.error_addr);
466 iowrite8(3, ap->ioaddr.nsect_addr);
468 /* Read VLB clock strapping */
469 clock = 1000000000 / khz[ioread8(ap->ioaddr.lbah_addr) & 0x03];
471 /* Get the timing data in cycles */
472 ata_timing_compute(adev, adev->pio_mode, &t, clock, 1000);
474 /* Setup timing is shared */
475 if (pair) {
476 struct ata_timing tp;
477 ata_timing_compute(pair, pair->pio_mode, &tp, clock, 1000);
479 ata_timing_merge(&t, &tp, &t, ATA_TIMING_SETUP);
482 active = clamp_val(t.active, 2, 17) - 2;
483 recover = clamp_val(t.recover, 1, 16) - 1;
484 setup = clamp_val(t.setup, 1, 4) - 1;
486 /* Select the right timing bank for write timing */
487 rc = ioread8(ap->ioaddr.lbal_addr);
488 rc &= 0x7F;
489 rc |= (adev->devno << 7);
490 iowrite8(rc, ap->ioaddr.lbal_addr);
492 /* Write the timings */
493 iowrite8(active << 4 | recover, ap->ioaddr.error_addr);
495 /* Select the right bank for read timings, also
496 load the shared timings for address */
497 rc = ioread8(ap->ioaddr.device_addr);
498 rc &= 0xC0;
499 rc |= adev->devno; /* Index select */
500 rc |= (setup << 4) | 0x04;
501 iowrite8(rc, ap->ioaddr.device_addr);
503 /* Load the read timings */
504 iowrite8(active << 4 | recover, ap->ioaddr.data_addr);
506 /* Ensure the timing register mode is right */
507 rc = ioread8(ap->ioaddr.lbal_addr);
508 rc &= 0x73;
509 rc |= 0x84;
510 iowrite8(rc, ap->ioaddr.lbal_addr);
512 /* Exit command mode */
513 iowrite8(0x83, ap->ioaddr.nsect_addr);
517 static struct ata_port_operations opti82c611a_port_ops = {
518 .inherits = &legacy_base_port_ops,
519 .set_piomode = opti82c611a_set_piomode,
523 * Opti 82C465MV
525 * This controller supports PIO0 to PIO3. Unlike the 611A the MVB
526 * version is dual channel but doesn't have a lot of unique registers.
529 static void opti82c46x_set_piomode(struct ata_port *ap, struct ata_device *adev)
531 u8 active, recover, setup;
532 struct ata_timing t;
533 struct ata_device *pair = ata_dev_pair(adev);
534 int clock;
535 int khz[4] = { 50000, 40000, 33000, 25000 };
536 u8 rc;
537 u8 sysclk;
539 /* Get the clock */
540 sysclk = opti_syscfg(0xAC) & 0xC0; /* BIOS set */
542 /* Enter configuration mode */
543 ioread16(ap->ioaddr.error_addr);
544 ioread16(ap->ioaddr.error_addr);
545 iowrite8(3, ap->ioaddr.nsect_addr);
547 /* Read VLB clock strapping */
548 clock = 1000000000 / khz[sysclk];
550 /* Get the timing data in cycles */
551 ata_timing_compute(adev, adev->pio_mode, &t, clock, 1000);
553 /* Setup timing is shared */
554 if (pair) {
555 struct ata_timing tp;
556 ata_timing_compute(pair, pair->pio_mode, &tp, clock, 1000);
558 ata_timing_merge(&t, &tp, &t, ATA_TIMING_SETUP);
561 active = clamp_val(t.active, 2, 17) - 2;
562 recover = clamp_val(t.recover, 1, 16) - 1;
563 setup = clamp_val(t.setup, 1, 4) - 1;
565 /* Select the right timing bank for write timing */
566 rc = ioread8(ap->ioaddr.lbal_addr);
567 rc &= 0x7F;
568 rc |= (adev->devno << 7);
569 iowrite8(rc, ap->ioaddr.lbal_addr);
571 /* Write the timings */
572 iowrite8(active << 4 | recover, ap->ioaddr.error_addr);
574 /* Select the right bank for read timings, also
575 load the shared timings for address */
576 rc = ioread8(ap->ioaddr.device_addr);
577 rc &= 0xC0;
578 rc |= adev->devno; /* Index select */
579 rc |= (setup << 4) | 0x04;
580 iowrite8(rc, ap->ioaddr.device_addr);
582 /* Load the read timings */
583 iowrite8(active << 4 | recover, ap->ioaddr.data_addr);
585 /* Ensure the timing register mode is right */
586 rc = ioread8(ap->ioaddr.lbal_addr);
587 rc &= 0x73;
588 rc |= 0x84;
589 iowrite8(rc, ap->ioaddr.lbal_addr);
591 /* Exit command mode */
592 iowrite8(0x83, ap->ioaddr.nsect_addr);
594 /* We need to know this for quad device on the MVB */
595 ap->host->private_data = ap;
599 * opt82c465mv_qc_issue - command issue
600 * @qc: command pending
602 * Called when the libata layer is about to issue a command. We wrap
603 * this interface so that we can load the correct ATA timings. The
604 * MVB has a single set of timing registers and these are shared
605 * across channels. As there are two registers we really ought to
606 * track the last two used values as a sort of register window. For
607 * now we just reload on a channel switch. On the single channel
608 * setup this condition never fires so we do nothing extra.
610 * FIXME: dual channel needs ->serialize support
613 static unsigned int opti82c46x_qc_issue(struct ata_queued_cmd *qc)
615 struct ata_port *ap = qc->ap;
616 struct ata_device *adev = qc->dev;
618 /* If timings are set and for the wrong channel (2nd test is
619 due to a libata shortcoming and will eventually go I hope) */
620 if (ap->host->private_data != ap->host
621 && ap->host->private_data != NULL)
622 opti82c46x_set_piomode(ap, adev);
624 return ata_sff_qc_issue(qc);
627 static struct ata_port_operations opti82c46x_port_ops = {
628 .inherits = &legacy_base_port_ops,
629 .set_piomode = opti82c46x_set_piomode,
630 .qc_issue = opti82c46x_qc_issue,
633 static void qdi6500_set_piomode(struct ata_port *ap, struct ata_device *adev)
635 struct ata_timing t;
636 struct legacy_data *ld_qdi = ap->host->private_data;
637 int active, recovery;
638 u8 timing;
640 /* Get the timing data in cycles */
641 ata_timing_compute(adev, adev->pio_mode, &t, 30303, 1000);
643 if (ld_qdi->fast) {
644 active = 8 - clamp_val(t.active, 1, 8);
645 recovery = 18 - clamp_val(t.recover, 3, 18);
646 } else {
647 active = 9 - clamp_val(t.active, 2, 9);
648 recovery = 15 - clamp_val(t.recover, 0, 15);
650 timing = (recovery << 4) | active | 0x08;
652 ld_qdi->clock[adev->devno] = timing;
654 outb(timing, ld_qdi->timing);
658 * qdi6580dp_set_piomode - PIO setup for dual channel
659 * @ap: Port
660 * @adev: Device
662 * In dual channel mode the 6580 has one clock per channel and we have
663 * to software clockswitch in qc_issue.
666 static void qdi6580dp_set_piomode(struct ata_port *ap, struct ata_device *adev)
668 struct ata_timing t;
669 struct legacy_data *ld_qdi = ap->host->private_data;
670 int active, recovery;
671 u8 timing;
673 /* Get the timing data in cycles */
674 ata_timing_compute(adev, adev->pio_mode, &t, 30303, 1000);
676 if (ld_qdi->fast) {
677 active = 8 - clamp_val(t.active, 1, 8);
678 recovery = 18 - clamp_val(t.recover, 3, 18);
679 } else {
680 active = 9 - clamp_val(t.active, 2, 9);
681 recovery = 15 - clamp_val(t.recover, 0, 15);
683 timing = (recovery << 4) | active | 0x08;
685 ld_qdi->clock[adev->devno] = timing;
687 outb(timing, ld_qdi->timing + 2 * ap->port_no);
688 /* Clear the FIFO */
689 if (adev->class != ATA_DEV_ATA)
690 outb(0x5F, (ld_qdi->timing & 0xFFF0) + 3);
694 * qdi6580_set_piomode - PIO setup for single channel
695 * @ap: Port
696 * @adev: Device
698 * In single channel mode the 6580 has one clock per device and we can
699 * avoid the requirement to clock switch. We also have to load the timing
700 * into the right clock according to whether we are master or slave.
703 static void qdi6580_set_piomode(struct ata_port *ap, struct ata_device *adev)
705 struct ata_timing t;
706 struct legacy_data *ld_qdi = ap->host->private_data;
707 int active, recovery;
708 u8 timing;
710 /* Get the timing data in cycles */
711 ata_timing_compute(adev, adev->pio_mode, &t, 30303, 1000);
713 if (ld_qdi->fast) {
714 active = 8 - clamp_val(t.active, 1, 8);
715 recovery = 18 - clamp_val(t.recover, 3, 18);
716 } else {
717 active = 9 - clamp_val(t.active, 2, 9);
718 recovery = 15 - clamp_val(t.recover, 0, 15);
720 timing = (recovery << 4) | active | 0x08;
721 ld_qdi->clock[adev->devno] = timing;
722 outb(timing, ld_qdi->timing + 2 * adev->devno);
723 /* Clear the FIFO */
724 if (adev->class != ATA_DEV_ATA)
725 outb(0x5F, (ld_qdi->timing & 0xFFF0) + 3);
729 * qdi_qc_issue - command issue
730 * @qc: command pending
732 * Called when the libata layer is about to issue a command. We wrap
733 * this interface so that we can load the correct ATA timings.
736 static unsigned int qdi_qc_issue(struct ata_queued_cmd *qc)
738 struct ata_port *ap = qc->ap;
739 struct ata_device *adev = qc->dev;
740 struct legacy_data *ld_qdi = ap->host->private_data;
742 if (ld_qdi->clock[adev->devno] != ld_qdi->last) {
743 if (adev->pio_mode) {
744 ld_qdi->last = ld_qdi->clock[adev->devno];
745 outb(ld_qdi->clock[adev->devno], ld_qdi->timing +
746 2 * ap->port_no);
749 return ata_sff_qc_issue(qc);
752 static unsigned int vlb32_data_xfer(struct ata_device *adev, unsigned char *buf,
753 unsigned int buflen, int rw)
755 struct ata_port *ap = adev->link->ap;
756 int slop = buflen & 3;
758 if (ata_id_has_dword_io(adev->id) && (slop == 0 || slop == 3)
759 && (ap->pflags & ATA_PFLAG_PIO32)) {
760 if (rw == WRITE)
761 iowrite32_rep(ap->ioaddr.data_addr, buf, buflen >> 2);
762 else
763 ioread32_rep(ap->ioaddr.data_addr, buf, buflen >> 2);
765 if (unlikely(slop)) {
766 __le32 pad;
767 if (rw == WRITE) {
768 memcpy(&pad, buf + buflen - slop, slop);
769 iowrite32(le32_to_cpu(pad), ap->ioaddr.data_addr);
770 } else {
771 pad = cpu_to_le32(ioread32(ap->ioaddr.data_addr));
772 memcpy(buf + buflen - slop, &pad, slop);
775 return (buflen + 3) & ~3;
776 } else
777 return ata_sff_data_xfer(adev, buf, buflen, rw);
780 static int qdi_port(struct platform_device *dev,
781 struct legacy_probe *lp, struct legacy_data *ld)
783 if (devm_request_region(&dev->dev, lp->private, 4, "qdi") == NULL)
784 return -EBUSY;
785 ld->timing = lp->private;
786 return 0;
789 static struct ata_port_operations qdi6500_port_ops = {
790 .inherits = &legacy_base_port_ops,
791 .set_piomode = qdi6500_set_piomode,
792 .qc_issue = qdi_qc_issue,
793 .sff_data_xfer = vlb32_data_xfer,
796 static struct ata_port_operations qdi6580_port_ops = {
797 .inherits = &legacy_base_port_ops,
798 .set_piomode = qdi6580_set_piomode,
799 .sff_data_xfer = vlb32_data_xfer,
802 static struct ata_port_operations qdi6580dp_port_ops = {
803 .inherits = &legacy_base_port_ops,
804 .set_piomode = qdi6580dp_set_piomode,
805 .qc_issue = qdi_qc_issue,
806 .sff_data_xfer = vlb32_data_xfer,
809 static DEFINE_SPINLOCK(winbond_lock);
811 static void winbond_writecfg(unsigned long port, u8 reg, u8 val)
813 unsigned long flags;
814 spin_lock_irqsave(&winbond_lock, flags);
815 outb(reg, port + 0x01);
816 outb(val, port + 0x02);
817 spin_unlock_irqrestore(&winbond_lock, flags);
820 static u8 winbond_readcfg(unsigned long port, u8 reg)
822 u8 val;
824 unsigned long flags;
825 spin_lock_irqsave(&winbond_lock, flags);
826 outb(reg, port + 0x01);
827 val = inb(port + 0x02);
828 spin_unlock_irqrestore(&winbond_lock, flags);
830 return val;
833 static void winbond_set_piomode(struct ata_port *ap, struct ata_device *adev)
835 struct ata_timing t;
836 struct legacy_data *ld_winbond = ap->host->private_data;
837 int active, recovery;
838 u8 reg;
839 int timing = 0x88 + (ap->port_no * 4) + (adev->devno * 2);
841 reg = winbond_readcfg(ld_winbond->timing, 0x81);
843 /* Get the timing data in cycles */
844 if (reg & 0x40) /* Fast VLB bus, assume 50MHz */
845 ata_timing_compute(adev, adev->pio_mode, &t, 20000, 1000);
846 else
847 ata_timing_compute(adev, adev->pio_mode, &t, 30303, 1000);
849 active = (clamp_val(t.active, 3, 17) - 1) & 0x0F;
850 recovery = (clamp_val(t.recover, 1, 15) + 1) & 0x0F;
851 timing = (active << 4) | recovery;
852 winbond_writecfg(ld_winbond->timing, timing, reg);
854 /* Load the setup timing */
856 reg = 0x35;
857 if (adev->class != ATA_DEV_ATA)
858 reg |= 0x08; /* FIFO off */
859 if (!ata_pio_need_iordy(adev))
860 reg |= 0x02; /* IORDY off */
861 reg |= (clamp_val(t.setup, 0, 3) << 6);
862 winbond_writecfg(ld_winbond->timing, timing + 1, reg);
865 static int winbond_port(struct platform_device *dev,
866 struct legacy_probe *lp, struct legacy_data *ld)
868 if (devm_request_region(&dev->dev, lp->private, 4, "winbond") == NULL)
869 return -EBUSY;
870 ld->timing = lp->private;
871 return 0;
874 static struct ata_port_operations winbond_port_ops = {
875 .inherits = &legacy_base_port_ops,
876 .set_piomode = winbond_set_piomode,
877 .sff_data_xfer = vlb32_data_xfer,
880 static struct legacy_controller controllers[] = {
881 {"BIOS", &legacy_port_ops, 0x1F,
882 ATA_FLAG_NO_IORDY, 0, NULL },
883 {"Snooping", &simple_port_ops, 0x1F,
884 0, 0, NULL },
885 {"PDC20230", &pdc20230_port_ops, 0x7,
886 ATA_FLAG_NO_IORDY,
887 ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE, NULL },
888 {"HT6560A", &ht6560a_port_ops, 0x07,
889 ATA_FLAG_NO_IORDY, 0, NULL },
890 {"HT6560B", &ht6560b_port_ops, 0x1F,
891 ATA_FLAG_NO_IORDY, 0, NULL },
892 {"OPTI82C611A", &opti82c611a_port_ops, 0x0F,
893 0, 0, NULL },
894 {"OPTI82C46X", &opti82c46x_port_ops, 0x0F,
895 0, 0, NULL },
896 {"QDI6500", &qdi6500_port_ops, 0x07,
897 ATA_FLAG_NO_IORDY,
898 ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE, qdi_port },
899 {"QDI6580", &qdi6580_port_ops, 0x1F,
900 0, ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE, qdi_port },
901 {"QDI6580DP", &qdi6580dp_port_ops, 0x1F,
902 0, ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE, qdi_port },
903 {"W83759A", &winbond_port_ops, 0x1F,
904 0, ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE,
905 winbond_port }
909 * probe_chip_type - Discover controller
910 * @probe: Probe entry to check
912 * Probe an ATA port and identify the type of controller. We don't
913 * check if the controller appears to be driveless at this point.
916 static __init int probe_chip_type(struct legacy_probe *probe)
918 int mask = 1 << probe->slot;
920 if (winbond && (probe->port == 0x1F0 || probe->port == 0x170)) {
921 u8 reg = winbond_readcfg(winbond, 0x81);
922 reg |= 0x80; /* jumpered mode off */
923 winbond_writecfg(winbond, 0x81, reg);
924 reg = winbond_readcfg(winbond, 0x83);
925 reg |= 0xF0; /* local control */
926 winbond_writecfg(winbond, 0x83, reg);
927 reg = winbond_readcfg(winbond, 0x85);
928 reg |= 0xF0; /* programmable timing */
929 winbond_writecfg(winbond, 0x85, reg);
931 reg = winbond_readcfg(winbond, 0x81);
933 if (reg & mask)
934 return W83759A;
936 if (probe->port == 0x1F0) {
937 unsigned long flags;
938 local_irq_save(flags);
939 /* Probes */
940 outb(inb(0x1F2) | 0x80, 0x1F2);
941 inb(0x1F5);
942 inb(0x1F2);
943 inb(0x3F6);
944 inb(0x3F6);
945 inb(0x1F2);
946 inb(0x1F2);
948 if ((inb(0x1F2) & 0x80) == 0) {
949 /* PDC20230c or 20630 ? */
950 printk(KERN_INFO "PDC20230-C/20630 VLB ATA controller"
951 " detected.\n");
952 udelay(100);
953 inb(0x1F5);
954 local_irq_restore(flags);
955 return PDC20230;
956 } else {
957 outb(0x55, 0x1F2);
958 inb(0x1F2);
959 inb(0x1F2);
960 if (inb(0x1F2) == 0x00)
961 printk(KERN_INFO "PDC20230-B VLB ATA "
962 "controller detected.\n");
963 local_irq_restore(flags);
964 return BIOS;
966 local_irq_restore(flags);
969 if (ht6560a & mask)
970 return HT6560A;
971 if (ht6560b & mask)
972 return HT6560B;
973 if (opti82c611a & mask)
974 return OPTI611A;
975 if (opti82c46x & mask)
976 return OPTI46X;
977 if (autospeed & mask)
978 return SNOOP;
979 return BIOS;
984 * legacy_init_one - attach a legacy interface
985 * @pl: probe record
987 * Register an ISA bus IDE interface. Such interfaces are PIO and we
988 * assume do not support IRQ sharing.
991 static __init int legacy_init_one(struct legacy_probe *probe)
993 struct legacy_controller *controller = &controllers[probe->type];
994 int pio_modes = controller->pio_mask;
995 unsigned long io = probe->port;
996 u32 mask = (1 << probe->slot);
997 struct ata_port_operations *ops = controller->ops;
998 struct legacy_data *ld = &legacy_data[probe->slot];
999 struct ata_host *host = NULL;
1000 struct ata_port *ap;
1001 struct platform_device *pdev;
1002 struct ata_device *dev;
1003 void __iomem *io_addr, *ctrl_addr;
1004 u32 iordy = (iordy_mask & mask) ? 0: ATA_FLAG_NO_IORDY;
1005 int ret;
1007 iordy |= controller->flags;
1009 pdev = platform_device_register_simple(DRV_NAME, probe->slot, NULL, 0);
1010 if (IS_ERR(pdev))
1011 return PTR_ERR(pdev);
1013 ret = -EBUSY;
1014 if (devm_request_region(&pdev->dev, io, 8, "pata_legacy") == NULL ||
1015 devm_request_region(&pdev->dev, io + 0x0206, 1,
1016 "pata_legacy") == NULL)
1017 goto fail;
1019 ret = -ENOMEM;
1020 io_addr = devm_ioport_map(&pdev->dev, io, 8);
1021 ctrl_addr = devm_ioport_map(&pdev->dev, io + 0x0206, 1);
1022 if (!io_addr || !ctrl_addr)
1023 goto fail;
1024 if (controller->setup)
1025 if (controller->setup(pdev, probe, ld) < 0)
1026 goto fail;
1027 host = ata_host_alloc(&pdev->dev, 1);
1028 if (!host)
1029 goto fail;
1030 ap = host->ports[0];
1032 ap->ops = ops;
1033 ap->pio_mask = pio_modes;
1034 ap->flags |= ATA_FLAG_SLAVE_POSS | iordy;
1035 ap->pflags |= controller->pflags;
1036 ap->ioaddr.cmd_addr = io_addr;
1037 ap->ioaddr.altstatus_addr = ctrl_addr;
1038 ap->ioaddr.ctl_addr = ctrl_addr;
1039 ata_sff_std_ports(&ap->ioaddr);
1040 ap->host->private_data = ld;
1042 ata_port_desc(ap, "cmd 0x%lx ctl 0x%lx", io, io + 0x0206);
1044 ret = ata_host_activate(host, probe->irq, ata_sff_interrupt, 0,
1045 &legacy_sht);
1046 if (ret)
1047 goto fail;
1048 async_synchronize_full();
1049 ld->platform_dev = pdev;
1051 /* Nothing found means we drop the port as its probably not there */
1053 ret = -ENODEV;
1054 ata_for_each_dev(dev, &ap->link, ALL) {
1055 if (!ata_dev_absent(dev)) {
1056 legacy_host[probe->slot] = host;
1057 ld->platform_dev = pdev;
1058 return 0;
1061 ata_host_detach(host);
1062 fail:
1063 platform_device_unregister(pdev);
1064 return ret;
1068 * legacy_check_special_cases - ATA special cases
1069 * @p: PCI device to check
1070 * @master: set this if we find an ATA master
1071 * @master: set this if we find an ATA secondary
1073 * A small number of vendors implemented early PCI ATA interfaces
1074 * on bridge logic without the ATA interface being PCI visible.
1075 * Where we have a matching PCI driver we must skip the relevant
1076 * device here. If we don't know about it then the legacy driver
1077 * is the right driver anyway.
1080 static void __init legacy_check_special_cases(struct pci_dev *p, int *primary,
1081 int *secondary)
1083 /* Cyrix CS5510 pre SFF MWDMA ATA on the bridge */
1084 if (p->vendor == 0x1078 && p->device == 0x0000) {
1085 *primary = *secondary = 1;
1086 return;
1088 /* Cyrix CS5520 pre SFF MWDMA ATA on the bridge */
1089 if (p->vendor == 0x1078 && p->device == 0x0002) {
1090 *primary = *secondary = 1;
1091 return;
1093 /* Intel MPIIX - PIO ATA on non PCI side of bridge */
1094 if (p->vendor == 0x8086 && p->device == 0x1234) {
1095 u16 r;
1096 pci_read_config_word(p, 0x6C, &r);
1097 if (r & 0x8000) {
1098 /* ATA port enabled */
1099 if (r & 0x4000)
1100 *secondary = 1;
1101 else
1102 *primary = 1;
1104 return;
1108 static __init void probe_opti_vlb(void)
1110 /* If an OPTI 82C46X is present find out where the channels are */
1111 static const char *optis[4] = {
1112 "3/463MV", "5MV",
1113 "5MVA", "5MVB"
1115 u8 chans = 1;
1116 u8 ctrl = (opti_syscfg(0x30) & 0xC0) >> 6;
1118 opti82c46x = 3; /* Assume master and slave first */
1119 printk(KERN_INFO DRV_NAME ": Opti 82C46%s chipset support.\n",
1120 optis[ctrl]);
1121 if (ctrl == 3)
1122 chans = (opti_syscfg(0x3F) & 0x20) ? 2 : 1;
1123 ctrl = opti_syscfg(0xAC);
1124 /* Check enabled and this port is the 465MV port. On the
1125 MVB we may have two channels */
1126 if (ctrl & 8) {
1127 if (chans == 2) {
1128 legacy_probe_add(0x1F0, 14, OPTI46X, 0);
1129 legacy_probe_add(0x170, 15, OPTI46X, 0);
1131 if (ctrl & 4)
1132 legacy_probe_add(0x170, 15, OPTI46X, 0);
1133 else
1134 legacy_probe_add(0x1F0, 14, OPTI46X, 0);
1135 } else
1136 legacy_probe_add(0x1F0, 14, OPTI46X, 0);
1139 static __init void qdi65_identify_port(u8 r, u8 res, unsigned long port)
1141 static const unsigned long ide_port[2] = { 0x170, 0x1F0 };
1142 /* Check card type */
1143 if ((r & 0xF0) == 0xC0) {
1144 /* QD6500: single channel */
1145 if (r & 8)
1146 /* Disabled ? */
1147 return;
1148 legacy_probe_add(ide_port[r & 0x01], 14 + (r & 0x01),
1149 QDI6500, port);
1151 if (((r & 0xF0) == 0xA0) || (r & 0xF0) == 0x50) {
1152 /* QD6580: dual channel */
1153 if (!request_region(port + 2 , 2, "pata_qdi")) {
1154 release_region(port, 2);
1155 return;
1157 res = inb(port + 3);
1158 /* Single channel mode ? */
1159 if (res & 1)
1160 legacy_probe_add(ide_port[r & 0x01], 14 + (r & 0x01),
1161 QDI6580, port);
1162 else { /* Dual channel mode */
1163 legacy_probe_add(0x1F0, 14, QDI6580DP, port);
1164 /* port + 0x02, r & 0x04 */
1165 legacy_probe_add(0x170, 15, QDI6580DP, port + 2);
1167 release_region(port + 2, 2);
1171 static __init void probe_qdi_vlb(void)
1173 unsigned long flags;
1174 static const unsigned long qd_port[2] = { 0x30, 0xB0 };
1175 int i;
1178 * Check each possible QD65xx base address
1181 for (i = 0; i < 2; i++) {
1182 unsigned long port = qd_port[i];
1183 u8 r, res;
1186 if (request_region(port, 2, "pata_qdi")) {
1187 /* Check for a card */
1188 local_irq_save(flags);
1189 /* I have no h/w that needs this delay but it
1190 is present in the historic code */
1191 r = inb(port);
1192 udelay(1);
1193 outb(0x19, port);
1194 udelay(1);
1195 res = inb(port);
1196 udelay(1);
1197 outb(r, port);
1198 udelay(1);
1199 local_irq_restore(flags);
1201 /* Fail */
1202 if (res == 0x19) {
1203 release_region(port, 2);
1204 continue;
1206 /* Passes the presence test */
1207 r = inb(port + 1);
1208 udelay(1);
1209 /* Check port agrees with port set */
1210 if ((r & 2) >> 1 == i)
1211 qdi65_identify_port(r, res, port);
1212 release_region(port, 2);
1218 * legacy_init - attach legacy interfaces
1220 * Attach legacy IDE interfaces by scanning the usual IRQ/port suspects.
1221 * Right now we do not scan the ide0 and ide1 address but should do so
1222 * for non PCI systems or systems with no PCI IDE legacy mode devices.
1223 * If you fix that note there are special cases to consider like VLB
1224 * drivers and CS5510/20.
1227 static __init int legacy_init(void)
1229 int i;
1230 int ct = 0;
1231 int primary = 0;
1232 int secondary = 0;
1233 int pci_present = 0;
1234 struct legacy_probe *pl = &probe_list[0];
1235 int slot = 0;
1237 struct pci_dev *p = NULL;
1239 for_each_pci_dev(p) {
1240 int r;
1241 /* Check for any overlap of the system ATA mappings. Native
1242 mode controllers stuck on these addresses or some devices
1243 in 'raid' mode won't be found by the storage class test */
1244 for (r = 0; r < 6; r++) {
1245 if (pci_resource_start(p, r) == 0x1f0)
1246 primary = 1;
1247 if (pci_resource_start(p, r) == 0x170)
1248 secondary = 1;
1250 /* Check for special cases */
1251 legacy_check_special_cases(p, &primary, &secondary);
1253 /* If PCI bus is present then don't probe for tertiary
1254 legacy ports */
1255 pci_present = 1;
1258 if (winbond == 1)
1259 winbond = 0x130; /* Default port, alt is 1B0 */
1261 if (primary == 0 || all)
1262 legacy_probe_add(0x1F0, 14, UNKNOWN, 0);
1263 if (secondary == 0 || all)
1264 legacy_probe_add(0x170, 15, UNKNOWN, 0);
1266 if (probe_all || !pci_present) {
1267 /* ISA/VLB extra ports */
1268 legacy_probe_add(0x1E8, 11, UNKNOWN, 0);
1269 legacy_probe_add(0x168, 10, UNKNOWN, 0);
1270 legacy_probe_add(0x1E0, 8, UNKNOWN, 0);
1271 legacy_probe_add(0x160, 12, UNKNOWN, 0);
1274 if (opti82c46x)
1275 probe_opti_vlb();
1276 if (qdi)
1277 probe_qdi_vlb();
1279 for (i = 0; i < NR_HOST; i++, pl++) {
1280 if (pl->port == 0)
1281 continue;
1282 if (pl->type == UNKNOWN)
1283 pl->type = probe_chip_type(pl);
1284 pl->slot = slot++;
1285 if (legacy_init_one(pl) == 0)
1286 ct++;
1288 if (ct != 0)
1289 return 0;
1290 return -ENODEV;
1293 static __exit void legacy_exit(void)
1295 int i;
1297 for (i = 0; i < nr_legacy_host; i++) {
1298 struct legacy_data *ld = &legacy_data[i];
1299 ata_host_detach(legacy_host[i]);
1300 platform_device_unregister(ld->platform_dev);
1304 MODULE_AUTHOR("Alan Cox");
1305 MODULE_DESCRIPTION("low-level driver for legacy ATA");
1306 MODULE_LICENSE("GPL");
1307 MODULE_VERSION(DRV_VERSION);
1308 MODULE_ALIAS("pata_winbond");
1310 module_param(probe_all, int, 0);
1311 module_param(autospeed, int, 0);
1312 module_param(ht6560a, int, 0);
1313 module_param(ht6560b, int, 0);
1314 module_param(opti82c611a, int, 0);
1315 module_param(opti82c46x, int, 0);
1316 module_param(qdi, int, 0);
1317 module_param(winbond, int, 0);
1318 module_param(pio_mask, int, 0);
1319 module_param(iordy_mask, int, 0);
1321 module_init(legacy_init);
1322 module_exit(legacy_exit);