4 * Copyright (C) 2013 Ideas On Board SPRL
5 * Copyright (C) 2015 Glider bvba
7 * Contact: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
14 #include <linux/clk.h>
15 #include <linux/clk-provider.h>
16 #include <linux/clkdev.h>
17 #include <linux/clk/renesas.h>
18 #include <linux/device.h>
21 #include <linux/of_address.h>
22 #include <linux/pm_clock.h>
23 #include <linux/pm_domain.h>
24 #include <linux/spinlock.h>
27 * MSTP clocks. We can't use standard gate clocks as we need to poll on the
28 * status register when enabling the clock.
31 #define MSTP_MAX_CLOCKS 32
34 * struct mstp_clock_group - MSTP gating clocks group
36 * @data: clocks in this group
37 * @smstpcr: module stop control register
38 * @mstpsr: module stop status register (optional)
39 * @lock: protects writes to SMSTPCR
40 * @width_8bit: registers are 8-bit, not 32-bit
42 struct mstp_clock_group
{
43 struct clk_onecell_data data
;
44 void __iomem
*smstpcr
;
51 * struct mstp_clock - MSTP gating clock
52 * @hw: handle between common and hardware-specific interfaces
53 * @bit_index: control bit index
54 * @group: MSTP clocks group
59 struct mstp_clock_group
*group
;
62 #define to_mstp_clock(_hw) container_of(_hw, struct mstp_clock, hw)
64 static inline u32
cpg_mstp_read(struct mstp_clock_group
*group
,
67 return group
->width_8bit
? readb(reg
) : readl(reg
);
70 static inline void cpg_mstp_write(struct mstp_clock_group
*group
, u32 val
,
73 group
->width_8bit
? writeb(val
, reg
) : writel(val
, reg
);
76 static int cpg_mstp_clock_endisable(struct clk_hw
*hw
, bool enable
)
78 struct mstp_clock
*clock
= to_mstp_clock(hw
);
79 struct mstp_clock_group
*group
= clock
->group
;
80 u32 bitmask
= BIT(clock
->bit_index
);
85 spin_lock_irqsave(&group
->lock
, flags
);
87 value
= cpg_mstp_read(group
, group
->smstpcr
);
92 cpg_mstp_write(group
, value
, group
->smstpcr
);
95 /* dummy read to ensure write has completed */
96 cpg_mstp_read(group
, group
->smstpcr
);
97 barrier_data(group
->smstpcr
);
100 spin_unlock_irqrestore(&group
->lock
, flags
);
102 if (!enable
|| !group
->mstpsr
)
105 for (i
= 1000; i
> 0; --i
) {
106 if (!(cpg_mstp_read(group
, group
->mstpsr
) & bitmask
))
112 pr_err("%s: failed to enable %p[%d]\n", __func__
,
113 group
->smstpcr
, clock
->bit_index
);
120 static int cpg_mstp_clock_enable(struct clk_hw
*hw
)
122 return cpg_mstp_clock_endisable(hw
, true);
125 static void cpg_mstp_clock_disable(struct clk_hw
*hw
)
127 cpg_mstp_clock_endisable(hw
, false);
130 static int cpg_mstp_clock_is_enabled(struct clk_hw
*hw
)
132 struct mstp_clock
*clock
= to_mstp_clock(hw
);
133 struct mstp_clock_group
*group
= clock
->group
;
137 value
= cpg_mstp_read(group
, group
->mstpsr
);
139 value
= cpg_mstp_read(group
, group
->smstpcr
);
141 return !(value
& BIT(clock
->bit_index
));
144 static const struct clk_ops cpg_mstp_clock_ops
= {
145 .enable
= cpg_mstp_clock_enable
,
146 .disable
= cpg_mstp_clock_disable
,
147 .is_enabled
= cpg_mstp_clock_is_enabled
,
150 static struct clk
* __init
cpg_mstp_clock_register(const char *name
,
151 const char *parent_name
, unsigned int index
,
152 struct mstp_clock_group
*group
)
154 struct clk_init_data init
;
155 struct mstp_clock
*clock
;
158 clock
= kzalloc(sizeof(*clock
), GFP_KERNEL
);
160 return ERR_PTR(-ENOMEM
);
163 init
.ops
= &cpg_mstp_clock_ops
;
164 init
.flags
= CLK_IS_BASIC
| CLK_SET_RATE_PARENT
;
165 /* INTC-SYS is the module clock of the GIC, and must not be disabled */
166 if (!strcmp(name
, "intc-sys")) {
167 pr_debug("MSTP %s setting CLK_IS_CRITICAL\n", name
);
168 init
.flags
|= CLK_IS_CRITICAL
;
170 init
.parent_names
= &parent_name
;
171 init
.num_parents
= 1;
173 clock
->bit_index
= index
;
174 clock
->group
= group
;
175 clock
->hw
.init
= &init
;
177 clk
= clk_register(NULL
, &clock
->hw
);
185 static void __init
cpg_mstp_clocks_init(struct device_node
*np
)
187 struct mstp_clock_group
*group
;
192 group
= kzalloc(sizeof(*group
), GFP_KERNEL
);
193 clks
= kmalloc_array(MSTP_MAX_CLOCKS
, sizeof(*clks
), GFP_KERNEL
);
194 if (group
== NULL
|| clks
== NULL
) {
200 spin_lock_init(&group
->lock
);
201 group
->data
.clks
= clks
;
203 group
->smstpcr
= of_iomap(np
, 0);
204 group
->mstpsr
= of_iomap(np
, 1);
206 if (group
->smstpcr
== NULL
) {
207 pr_err("%s: failed to remap SMSTPCR\n", __func__
);
213 if (of_device_is_compatible(np
, "renesas,r7s72100-mstp-clocks"))
214 group
->width_8bit
= true;
216 for (i
= 0; i
< MSTP_MAX_CLOCKS
; ++i
)
217 clks
[i
] = ERR_PTR(-ENOENT
);
219 if (of_find_property(np
, "clock-indices", &i
))
220 idxname
= "clock-indices";
222 idxname
= "renesas,clock-indices";
224 for (i
= 0; i
< MSTP_MAX_CLOCKS
; ++i
) {
225 const char *parent_name
;
230 /* Skip clocks with no name. */
231 ret
= of_property_read_string_index(np
, "clock-output-names",
233 if (ret
< 0 || strlen(name
) == 0)
236 parent_name
= of_clk_get_parent_name(np
, i
);
237 ret
= of_property_read_u32_index(np
, idxname
, i
, &clkidx
);
238 if (parent_name
== NULL
|| ret
< 0)
241 if (clkidx
>= MSTP_MAX_CLOCKS
) {
242 pr_err("%s: invalid clock %s %s index %u\n",
243 __func__
, np
->name
, name
, clkidx
);
247 clks
[clkidx
] = cpg_mstp_clock_register(name
, parent_name
,
249 if (!IS_ERR(clks
[clkidx
])) {
250 group
->data
.clk_num
= max(group
->data
.clk_num
,
253 * Register a clkdev to let board code retrieve the
254 * clock by name and register aliases for non-DT
257 * FIXME: Remove this when all devices that require a
258 * clock will be instantiated from DT.
260 clk_register_clkdev(clks
[clkidx
], name
, NULL
);
262 pr_err("%s: failed to register %s %s clock (%ld)\n",
263 __func__
, np
->name
, name
, PTR_ERR(clks
[clkidx
]));
267 of_clk_add_provider(np
, of_clk_src_onecell_get
, &group
->data
);
269 CLK_OF_DECLARE(cpg_mstp_clks
, "renesas,cpg-mstp-clocks", cpg_mstp_clocks_init
);
271 int cpg_mstp_attach_dev(struct generic_pm_domain
*unused
, struct device
*dev
)
273 struct device_node
*np
= dev
->of_node
;
274 struct of_phandle_args clkspec
;
279 while (!of_parse_phandle_with_args(np
, "clocks", "#clock-cells", i
,
281 if (of_device_is_compatible(clkspec
.np
,
282 "renesas,cpg-mstp-clocks"))
285 /* BSC on r8a73a4/sh73a0 uses zb_clk instead of an mstp clock */
286 if (!strcmp(clkspec
.np
->name
, "zb_clk"))
289 of_node_put(clkspec
.np
);
296 clk
= of_clk_get_from_provider(&clkspec
);
297 of_node_put(clkspec
.np
);
302 error
= pm_clk_create(dev
);
304 dev_err(dev
, "pm_clk_create failed %d\n", error
);
308 error
= pm_clk_add_clk(dev
, clk
);
310 dev_err(dev
, "pm_clk_add_clk %pC failed %d\n", clk
, error
);
323 void cpg_mstp_detach_dev(struct generic_pm_domain
*unused
, struct device
*dev
)
325 if (!pm_clk_no_clocks(dev
))
329 void __init
cpg_mstp_add_clk_domain(struct device_node
*np
)
331 struct generic_pm_domain
*pd
;
334 if (of_property_read_u32(np
, "#power-domain-cells", &ncells
)) {
335 pr_warn("%pOF lacks #power-domain-cells\n", np
);
339 pd
= kzalloc(sizeof(*pd
), GFP_KERNEL
);
344 pd
->flags
= GENPD_FLAG_PM_CLK
| GENPD_FLAG_ACTIVE_WAKEUP
;
345 pd
->attach_dev
= cpg_mstp_attach_dev
;
346 pd
->detach_dev
= cpg_mstp_detach_dev
;
347 pm_genpd_init(pd
, &pm_domain_always_on_gov
, false);
349 of_genpd_add_provider_simple(np
, pd
);