1 // SPDX-License-Identifier: GPL-2.0
3 * Copyright 2017-2018 NXP.
6 #include <dt-bindings/clock/imx8mm-clock.h>
9 #include <linux/init.h>
11 #include <linux/module.h>
13 #include <linux/of_address.h>
14 #include <linux/platform_device.h>
15 #include <linux/types.h>
19 static u32 share_count_sai1
;
20 static u32 share_count_sai2
;
21 static u32 share_count_sai3
;
22 static u32 share_count_sai4
;
23 static u32 share_count_sai5
;
24 static u32 share_count_sai6
;
25 static u32 share_count_disp
;
26 static u32 share_count_pdm
;
27 static u32 share_count_nand
;
29 static const char *pll_ref_sels
[] = { "osc_24m", "dummy", "dummy", "dummy", };
30 static const char *audio_pll1_bypass_sels
[] = {"audio_pll1", "audio_pll1_ref_sel", };
31 static const char *audio_pll2_bypass_sels
[] = {"audio_pll2", "audio_pll2_ref_sel", };
32 static const char *video_pll1_bypass_sels
[] = {"video_pll1", "video_pll1_ref_sel", };
33 static const char *dram_pll_bypass_sels
[] = {"dram_pll", "dram_pll_ref_sel", };
34 static const char *gpu_pll_bypass_sels
[] = {"gpu_pll", "gpu_pll_ref_sel", };
35 static const char *vpu_pll_bypass_sels
[] = {"vpu_pll", "vpu_pll_ref_sel", };
36 static const char *arm_pll_bypass_sels
[] = {"arm_pll", "arm_pll_ref_sel", };
37 static const char *sys_pll3_bypass_sels
[] = {"sys_pll3", "sys_pll3_ref_sel", };
40 static const char *imx8mm_a53_sels
[] = {"osc_24m", "arm_pll_out", "sys_pll2_500m", "sys_pll2_1000m",
41 "sys_pll1_800m", "sys_pll1_400m", "audio_pll1_out", "sys_pll3_out", };
43 static const char *imx8mm_m4_sels
[] = {"osc_24m", "sys_pll2_200m", "sys_pll2_250m", "sys_pll1_266m",
44 "sys_pll1_800m", "audio_pll1_out", "video_pll1_out", "sys_pll3_out", };
46 static const char *imx8mm_vpu_sels
[] = {"osc_24m", "arm_pll_out", "sys_pll2_500m", "sys_pll2_1000m",
47 "sys_pll1_800m", "sys_pll1_400m", "audio_pll1_out", "vpu_pll_out", };
49 static const char *imx8mm_gpu3d_sels
[] = {"osc_24m", "gpu_pll_out", "sys_pll1_800m", "sys_pll3_out",
50 "sys_pll2_1000m", "audio_pll1_out", "video_pll1_out", "audio_pll2_out", };
52 static const char *imx8mm_gpu2d_sels
[] = {"osc_24m", "gpu_pll_out", "sys_pll1_800m", "sys_pll3_out",
53 "sys_pll2_1000m", "audio_pll1_out", "video_pll1_out", "audio_pll2_out", };
55 static const char *imx8mm_main_axi_sels
[] = {"osc_24m", "sys_pll2_333m", "sys_pll1_800m", "sys_pll2_250m",
56 "sys_pll2_1000m", "audio_pll1_out", "video_pll1_out", "sys_pll1_100m",};
58 static const char *imx8mm_enet_axi_sels
[] = {"osc_24m", "sys_pll1_266m", "sys_pll1_800m", "sys_pll2_250m",
59 "sys_pll2_200m", "audio_pll1_out", "video_pll1_out", "sys_pll3_out", };
61 static const char *imx8mm_nand_usdhc_sels
[] = {"osc_24m", "sys_pll1_266m", "sys_pll1_800m", "sys_pll2_200m",
62 "sys_pll1_133m", "sys_pll3_out", "sys_pll2_250m", "audio_pll1_out", };
64 static const char *imx8mm_vpu_bus_sels
[] = {"osc_24m", "sys_pll1_800m", "vpu_pll_out", "audio_pll2_out",
65 "sys_pll3_out", "sys_pll2_1000m", "sys_pll2_200m", "sys_pll1_100m", };
67 static const char *imx8mm_disp_axi_sels
[] = {"osc_24m", "sys_pll2_1000m", "sys_pll1_800m", "sys_pll3_out",
68 "sys_pll1_40m", "audio_pll2_out", "clk_ext1", "clk_ext4", };
70 static const char *imx8mm_disp_apb_sels
[] = {"osc_24m", "sys_pll2_125m", "sys_pll1_800m", "sys_pll3_out",
71 "sys_pll1_40m", "audio_pll2_out", "clk_ext1", "clk_ext3", };
73 static const char *imx8mm_disp_rtrm_sels
[] = {"osc_24m", "sys_pll1_800m", "sys_pll2_200m", "sys_pll2_1000m",
74 "audio_pll1_out", "video_pll1_out", "clk_ext2", "clk_ext3", };
76 static const char *imx8mm_usb_bus_sels
[] = {"osc_24m", "sys_pll2_500m", "sys_pll1_800m", "sys_pll2_100m",
77 "sys_pll2_200m", "clk_ext2", "clk_ext4", "audio_pll2_out", };
79 static const char *imx8mm_gpu_axi_sels
[] = {"osc_24m", "sys_pll1_800m", "gpu_pll_out", "sys_pll3_out", "sys_pll2_1000m",
80 "audio_pll1_out", "video_pll1_out", "audio_pll2_out", };
82 static const char *imx8mm_gpu_ahb_sels
[] = {"osc_24m", "sys_pll1_800m", "gpu_pll_out", "sys_pll3_out", "sys_pll2_1000m",
83 "audio_pll1_out", "video_pll1_out", "audio_pll2_out", };
85 static const char *imx8mm_noc_sels
[] = {"osc_24m", "sys_pll1_800m", "sys_pll3_out", "sys_pll2_1000m", "sys_pll2_500m",
86 "audio_pll1_out", "video_pll1_out", "audio_pll2_out", };
88 static const char *imx8mm_noc_apb_sels
[] = {"osc_24m", "sys_pll1_400m", "sys_pll3_out", "sys_pll2_333m", "sys_pll2_200m",
89 "sys_pll1_800m", "audio_pll1_out", "video_pll1_out", };
91 static const char *imx8mm_ahb_sels
[] = {"osc_24m", "sys_pll1_133m", "sys_pll1_800m", "sys_pll1_400m",
92 "sys_pll2_125m", "sys_pll3_out", "audio_pll1_out", "video_pll1_out", };
94 static const char *imx8mm_audio_ahb_sels
[] = {"osc_24m", "sys_pll2_500m", "sys_pll1_800m", "sys_pll2_1000m",
95 "sys_pll2_166m", "sys_pll3_out", "audio_pll1_out", "video_pll1_out", };
97 static const char *imx8mm_dram_alt_sels
[] = {"osc_24m", "sys_pll1_800m", "sys_pll1_100m", "sys_pll2_500m",
98 "sys_pll2_1000m", "sys_pll3_out", "audio_pll1_out", "sys_pll1_266m", };
100 static const char *imx8mm_dram_apb_sels
[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_40m", "sys_pll1_160m",
101 "sys_pll1_800m", "sys_pll3_out", "sys_pll2_250m", "audio_pll2_out", };
103 static const char *imx8mm_vpu_g1_sels
[] = {"osc_24m", "vpu_pll_out", "sys_pll1_800m", "sys_pll2_1000m",
104 "sys_pll1_100m", "sys_pll2_125m", "sys_pll3_out", "audio_pll1_out", };
106 static const char *imx8mm_vpu_g2_sels
[] = {"osc_24m", "vpu_pll_out", "sys_pll1_800m", "sys_pll2_1000m",
107 "sys_pll1_100m", "sys_pll2_125m", "sys_pll3_out", "audio_pll1_out", };
109 static const char *imx8mm_disp_dtrc_sels
[] = {"osc_24m", "dummy", "sys_pll1_800m", "sys_pll2_1000m",
110 "sys_pll1_160m", "video_pll1_out", "sys_pll3_out", "audio_pll2_out", };
112 static const char *imx8mm_disp_dc8000_sels
[] = {"osc_24m", "dummy", "sys_pll1_800m", "sys_pll2_1000m",
113 "sys_pll1_160m", "video_pll1_out", "sys_pll3_out", "audio_pll2_out", };
115 static const char *imx8mm_pcie1_ctrl_sels
[] = {"osc_24m", "sys_pll2_250m", "sys_pll2_200m", "sys_pll1_266m",
116 "sys_pll1_800m", "sys_pll2_500m", "sys_pll2_333m", "sys_pll3_out", };
118 static const char *imx8mm_pcie1_phy_sels
[] = {"osc_24m", "sys_pll2_100m", "sys_pll2_500m", "clk_ext1", "clk_ext2",
119 "clk_ext3", "clk_ext4", "sys_pll1_400m", };
121 static const char *imx8mm_pcie1_aux_sels
[] = {"osc_24m", "sys_pll2_200m", "sys_pll2_50m", "sys_pll3_out",
122 "sys_pll2_100m", "sys_pll1_80m", "sys_pll1_160m", "sys_pll1_200m", };
124 static const char *imx8mm_dc_pixel_sels
[] = {"osc_24m", "video_pll1_out", "audio_pll2_out", "audio_pll1_out",
125 "sys_pll1_800m", "sys_pll2_1000m", "sys_pll3_out", "clk_ext4", };
127 static const char *imx8mm_lcdif_pixel_sels
[] = {"osc_24m", "video_pll1_out", "audio_pll2_out", "audio_pll1_out",
128 "sys_pll1_800m", "sys_pll2_1000m", "sys_pll3_out", "clk_ext4", };
130 static const char *imx8mm_sai1_sels
[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out",
131 "sys_pll1_133m", "osc_hdmi", "clk_ext1", "clk_ext2", };
133 static const char *imx8mm_sai2_sels
[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out",
134 "sys_pll1_133m", "osc_hdmi", "clk_ext2", "clk_ext3", };
136 static const char *imx8mm_sai3_sels
[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out",
137 "sys_pll1_133m", "osc_hdmi", "clk_ext3", "clk_ext4", };
139 static const char *imx8mm_sai4_sels
[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out",
140 "sys_pll1_133m", "osc_hdmi", "clk_ext1", "clk_ext2", };
142 static const char *imx8mm_sai5_sels
[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out",
143 "sys_pll1_133m", "osc_hdmi", "clk_ext2", "clk_ext3", };
145 static const char *imx8mm_sai6_sels
[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out",
146 "sys_pll1_133m", "osc_hdmi", "clk_ext3", "clk_ext4", };
148 static const char *imx8mm_spdif1_sels
[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out",
149 "sys_pll1_133m", "osc_hdmi", "clk_ext2", "clk_ext3", };
151 static const char *imx8mm_spdif2_sels
[] = {"osc_24m", "audio_pll1_out", "audio_pll2_out", "video_pll1_out",
152 "sys_pll1_133m", "osc_hdmi", "clk_ext3", "clk_ext4", };
154 static const char *imx8mm_enet_ref_sels
[] = {"osc_24m", "sys_pll2_125m", "sys_pll2_50m", "sys_pll2_100m",
155 "sys_pll1_160m", "audio_pll1_out", "video_pll1_out", "clk_ext4", };
157 static const char *imx8mm_enet_timer_sels
[] = {"osc_24m", "sys_pll2_100m", "audio_pll1_out", "clk_ext1", "clk_ext2",
158 "clk_ext3", "clk_ext4", "video_pll1_out", };
160 static const char *imx8mm_enet_phy_sels
[] = {"osc_24m", "sys_pll2_50m", "sys_pll2_125m", "sys_pll2_200m",
161 "sys_pll2_500m", "video_pll1_out", "audio_pll2_out", };
163 static const char *imx8mm_nand_sels
[] = {"osc_24m", "sys_pll2_500m", "audio_pll1_out", "sys_pll1_400m",
164 "audio_pll2_out", "sys_pll3_out", "sys_pll2_250m", "video_pll1_out", };
166 static const char *imx8mm_qspi_sels
[] = {"osc_24m", "sys_pll1_400m", "sys_pll2_333m", "sys_pll2_500m",
167 "audio_pll2_out", "sys_pll1_266m", "sys_pll3_out", "sys_pll1_100m", };
169 static const char *imx8mm_usdhc1_sels
[] = {"osc_24m", "sys_pll1_400m", "sys_pll1_800m", "sys_pll2_500m",
170 "sys_pll3_out", "sys_pll1_266m", "audio_pll2_out", "sys_pll1_100m", };
172 static const char *imx8mm_usdhc2_sels
[] = {"osc_24m", "sys_pll1_400m", "sys_pll1_800m", "sys_pll2_500m",
173 "sys_pll3_out", "sys_pll1_266m", "audio_pll2_out", "sys_pll1_100m", };
175 static const char *imx8mm_i2c1_sels
[] = {"osc_24m", "sys_pll1_160m", "sys_pll2_50m", "sys_pll3_out", "audio_pll1_out",
176 "video_pll1_out", "audio_pll2_out", "sys_pll1_133m", };
178 static const char *imx8mm_i2c2_sels
[] = {"osc_24m", "sys_pll1_160m", "sys_pll2_50m", "sys_pll3_out", "audio_pll1_out",
179 "video_pll1_out", "audio_pll2_out", "sys_pll1_133m", };
181 static const char *imx8mm_i2c3_sels
[] = {"osc_24m", "sys_pll1_160m", "sys_pll2_50m", "sys_pll3_out", "audio_pll1_out",
182 "video_pll1_out", "audio_pll2_out", "sys_pll1_133m", };
184 static const char *imx8mm_i2c4_sels
[] = {"osc_24m", "sys_pll1_160m", "sys_pll2_50m", "sys_pll3_out", "audio_pll1_out",
185 "video_pll1_out", "audio_pll2_out", "sys_pll1_133m", };
187 static const char *imx8mm_uart1_sels
[] = {"osc_24m", "sys_pll1_80m", "sys_pll2_200m", "sys_pll2_100m",
188 "sys_pll3_out", "clk_ext2", "clk_ext4", "audio_pll2_out", };
190 static const char *imx8mm_uart2_sels
[] = {"osc_24m", "sys_pll1_80m", "sys_pll2_200m", "sys_pll2_100m",
191 "sys_pll3_out", "clk_ext2", "clk_ext3", "audio_pll2_out", };
193 static const char *imx8mm_uart3_sels
[] = {"osc_24m", "sys_pll1_80m", "sys_pll2_200m", "sys_pll2_100m",
194 "sys_pll3_out", "clk_ext2", "clk_ext4", "audio_pll2_out", };
196 static const char *imx8mm_uart4_sels
[] = {"osc_24m", "sys_pll1_80m", "sys_pll2_200m", "sys_pll2_100m",
197 "sys_pll3_out", "clk_ext2", "clk_ext3", "audio_pll2_out", };
199 static const char *imx8mm_usb_core_sels
[] = {"osc_24m", "sys_pll1_100m", "sys_pll1_40m", "sys_pll2_100m",
200 "sys_pll2_200m", "clk_ext2", "clk_ext3", "audio_pll2_out", };
202 static const char *imx8mm_usb_phy_sels
[] = {"osc_24m", "sys_pll1_100m", "sys_pll1_40m", "sys_pll2_100m",
203 "sys_pll2_200m", "clk_ext2", "clk_ext3", "audio_pll2_out", };
205 static const char *imx8mm_gic_sels
[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_40m", "sys_pll2_100m",
206 "sys_pll1_800m", "clk_ext2", "clk_ext4", "audio_pll2_out" };
208 static const char *imx8mm_ecspi1_sels
[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_40m", "sys_pll1_160m",
209 "sys_pll1_800m", "sys_pll3_out", "sys_pll2_250m", "audio_pll2_out", };
211 static const char *imx8mm_ecspi2_sels
[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_40m", "sys_pll1_160m",
212 "sys_pll1_800m", "sys_pll3_out", "sys_pll2_250m", "audio_pll2_out", };
214 static const char *imx8mm_pwm1_sels
[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_160m", "sys_pll1_40m",
215 "sys_pll3_out", "clk_ext1", "sys_pll1_80m", "video_pll1_out", };
217 static const char *imx8mm_pwm2_sels
[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_160m", "sys_pll1_40m",
218 "sys_pll3_out", "clk_ext1", "sys_pll1_80m", "video_pll1_out", };
220 static const char *imx8mm_pwm3_sels
[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_160m", "sys_pll1_40m",
221 "sys_pll3_out", "clk_ext2", "sys_pll1_80m", "video_pll1_out", };
223 static const char *imx8mm_pwm4_sels
[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_160m", "sys_pll1_40m",
224 "sys_pll3_out", "clk_ext2", "sys_pll1_80m", "video_pll1_out", };
226 static const char *imx8mm_gpt1_sels
[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_400m", "sys_pll1_40m",
227 "video_pll1_out", "sys_pll1_80m", "audio_pll1_out", "clk_ext1" };
229 static const char *imx8mm_wdog_sels
[] = {"osc_24m", "sys_pll1_133m", "sys_pll1_160m", "vpu_pll_out",
230 "sys_pll2_125m", "sys_pll3_out", "sys_pll1_80m", "sys_pll2_166m", };
232 static const char *imx8mm_wrclk_sels
[] = {"osc_24m", "sys_pll1_40m", "vpu_pll_out", "sys_pll3_out", "sys_pll2_200m",
233 "sys_pll1_266m", "sys_pll2_500m", "sys_pll1_100m", };
235 static const char *imx8mm_dsi_core_sels
[] = {"osc_24m", "sys_pll1_266m", "sys_pll2_250m", "sys_pll1_800m",
236 "sys_pll2_1000m", "sys_pll3_out", "audio_pll2_out", "video_pll1_out", };
238 static const char *imx8mm_dsi_phy_sels
[] = {"osc_24m", "sys_pll2_125m", "sys_pll2_100m", "sys_pll1_800m",
239 "sys_pll2_1000m", "clk_ext2", "audio_pll2_out", "video_pll1_out", };
241 static const char *imx8mm_dsi_dbi_sels
[] = {"osc_24m", "sys_pll1_266m", "sys_pll2_100m", "sys_pll1_800m",
242 "sys_pll2_1000m", "sys_pll3_out", "audio_pll2_out", "video_pll1_out", };
244 static const char *imx8mm_usdhc3_sels
[] = {"osc_24m", "sys_pll1_400m", "sys_pll1_800m", "sys_pll2_500m",
245 "sys_pll3_out", "sys_pll1_266m", "audio_pll2_out", "sys_pll1_100m", };
247 static const char *imx8mm_csi1_core_sels
[] = {"osc_24m", "sys_pll1_266m", "sys_pll2_250m", "sys_pll1_800m",
248 "sys_pll2_1000m", "sys_pll3_out", "audio_pll2_out", "video_pll1_out", };
250 static const char *imx8mm_csi1_phy_sels
[] = {"osc_24m", "sys_pll2_333m", "sys_pll2_100m", "sys_pll1_800m",
251 "sys_pll2_1000m", "clk_ext2", "audio_pll2_out", "video_pll1_out", };
253 static const char *imx8mm_csi1_esc_sels
[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_80m", "sys_pll1_800m",
254 "sys_pll2_1000m", "sys_pll3_out", "clk_ext3", "audio_pll2_out", };
256 static const char *imx8mm_csi2_core_sels
[] = {"osc_24m", "sys_pll1_266m", "sys_pll2_250m", "sys_pll1_800m",
257 "sys_pll2_1000m", "sys_pll3_out", "audio_pll2_out", "video_pll1_out", };
259 static const char *imx8mm_csi2_phy_sels
[] = {"osc_24m", "sys_pll2_333m", "sys_pll2_100m", "sys_pll1_800m",
260 "sys_pll2_1000m", "clk_ext2", "audio_pll2_out", "video_pll1_out", };
262 static const char *imx8mm_csi2_esc_sels
[] = {"osc_24m", "sys_pll2_100m", "sys_pll1_80m", "sys_pll1_800m",
263 "sys_pll2_1000m", "sys_pll3_out", "clk_ext3", "audio_pll2_out", };
265 static const char *imx8mm_pcie2_ctrl_sels
[] = {"osc_24m", "sys_pll2_250m", "sys_pll2_200m", "sys_pll1_266m",
266 "sys_pll1_800m", "sys_pll2_500m", "sys_pll2_333m", "sys_pll3_out", };
268 static const char *imx8mm_pcie2_phy_sels
[] = {"osc_24m", "sys_pll2_100m", "sys_pll2_500m", "clk_ext1",
269 "clk_ext2", "clk_ext3", "clk_ext4", "sys_pll1_400m", };
271 static const char *imx8mm_pcie2_aux_sels
[] = {"osc_24m", "sys_pll2_200m", "sys_pll2_50m", "sys_pll3_out",
272 "sys_pll2_100m", "sys_pll1_80m", "sys_pll1_160m", "sys_pll1_200m", };
274 static const char *imx8mm_ecspi3_sels
[] = {"osc_24m", "sys_pll2_200m", "sys_pll1_40m", "sys_pll1_160m",
275 "sys_pll1_800m", "sys_pll3_out", "sys_pll2_250m", "audio_pll2_out", };
277 static const char *imx8mm_pdm_sels
[] = {"osc_24m", "sys_pll2_100m", "audio_pll1_out", "sys_pll1_800m",
278 "sys_pll2_1000m", "sys_pll3_out", "clk_ext3", "audio_pll2_out", };
280 static const char *imx8mm_vpu_h1_sels
[] = {"osc_24m", "vpu_pll_out", "sys_pll1_800m", "sys_pll2_1000m",
281 "audio_pll2_out", "sys_pll2_125m", "sys_pll3_out", "audio_pll1_out", };
283 static const char *imx8mm_dram_core_sels
[] = {"dram_pll_out", "dram_alt_root", };
285 static const char *imx8mm_clko1_sels
[] = {"osc_24m", "sys_pll1_800m", "osc_27m", "sys_pll1_200m", "audio_pll2_out",
286 "vpu_pll", "sys_pll1_80m", };
288 static struct clk
*clks
[IMX8MM_CLK_END
];
289 static struct clk_onecell_data clk_data
;
291 static struct clk
** const uart_clks
[] = {
292 &clks
[IMX8MM_CLK_UART1_ROOT
],
293 &clks
[IMX8MM_CLK_UART2_ROOT
],
294 &clks
[IMX8MM_CLK_UART3_ROOT
],
295 &clks
[IMX8MM_CLK_UART4_ROOT
],
299 static int imx8mm_clocks_probe(struct platform_device
*pdev
)
301 struct device
*dev
= &pdev
->dev
;
302 struct device_node
*np
= dev
->of_node
;
306 clks
[IMX8MM_CLK_DUMMY
] = imx_clk_fixed("dummy", 0);
307 clks
[IMX8MM_CLK_24M
] = of_clk_get_by_name(np
, "osc_24m");
308 clks
[IMX8MM_CLK_32K
] = of_clk_get_by_name(np
, "osc_32k");
309 clks
[IMX8MM_CLK_EXT1
] = of_clk_get_by_name(np
, "clk_ext1");
310 clks
[IMX8MM_CLK_EXT2
] = of_clk_get_by_name(np
, "clk_ext2");
311 clks
[IMX8MM_CLK_EXT3
] = of_clk_get_by_name(np
, "clk_ext3");
312 clks
[IMX8MM_CLK_EXT4
] = of_clk_get_by_name(np
, "clk_ext4");
314 np
= of_find_compatible_node(NULL
, NULL
, "fsl,imx8mm-anatop");
315 base
= of_iomap(np
, 0);
319 clks
[IMX8MM_AUDIO_PLL1_REF_SEL
] = imx_clk_mux("audio_pll1_ref_sel", base
+ 0x0, 0, 2, pll_ref_sels
, ARRAY_SIZE(pll_ref_sels
));
320 clks
[IMX8MM_AUDIO_PLL2_REF_SEL
] = imx_clk_mux("audio_pll2_ref_sel", base
+ 0x14, 0, 2, pll_ref_sels
, ARRAY_SIZE(pll_ref_sels
));
321 clks
[IMX8MM_VIDEO_PLL1_REF_SEL
] = imx_clk_mux("video_pll1_ref_sel", base
+ 0x28, 0, 2, pll_ref_sels
, ARRAY_SIZE(pll_ref_sels
));
322 clks
[IMX8MM_DRAM_PLL_REF_SEL
] = imx_clk_mux("dram_pll_ref_sel", base
+ 0x50, 0, 2, pll_ref_sels
, ARRAY_SIZE(pll_ref_sels
));
323 clks
[IMX8MM_GPU_PLL_REF_SEL
] = imx_clk_mux("gpu_pll_ref_sel", base
+ 0x64, 0, 2, pll_ref_sels
, ARRAY_SIZE(pll_ref_sels
));
324 clks
[IMX8MM_VPU_PLL_REF_SEL
] = imx_clk_mux("vpu_pll_ref_sel", base
+ 0x74, 0, 2, pll_ref_sels
, ARRAY_SIZE(pll_ref_sels
));
325 clks
[IMX8MM_ARM_PLL_REF_SEL
] = imx_clk_mux("arm_pll_ref_sel", base
+ 0x84, 0, 2, pll_ref_sels
, ARRAY_SIZE(pll_ref_sels
));
326 clks
[IMX8MM_SYS_PLL3_REF_SEL
] = imx_clk_mux("sys_pll3_ref_sel", base
+ 0x114, 0, 2, pll_ref_sels
, ARRAY_SIZE(pll_ref_sels
));
328 clks
[IMX8MM_AUDIO_PLL1
] = imx_clk_pll14xx("audio_pll1", "audio_pll1_ref_sel", base
, &imx_1443x_pll
);
329 clks
[IMX8MM_AUDIO_PLL2
] = imx_clk_pll14xx("audio_pll2", "audio_pll2_ref_sel", base
+ 0x14, &imx_1443x_pll
);
330 clks
[IMX8MM_VIDEO_PLL1
] = imx_clk_pll14xx("video_pll1", "video_pll1_ref_sel", base
+ 0x28, &imx_1443x_pll
);
331 clks
[IMX8MM_DRAM_PLL
] = imx_clk_pll14xx("dram_pll", "dram_pll_ref_sel", base
+ 0x50, &imx_1443x_pll
);
332 clks
[IMX8MM_GPU_PLL
] = imx_clk_pll14xx("gpu_pll", "gpu_pll_ref_sel", base
+ 0x64, &imx_1416x_pll
);
333 clks
[IMX8MM_VPU_PLL
] = imx_clk_pll14xx("vpu_pll", "vpu_pll_ref_sel", base
+ 0x74, &imx_1416x_pll
);
334 clks
[IMX8MM_ARM_PLL
] = imx_clk_pll14xx("arm_pll", "arm_pll_ref_sel", base
+ 0x84, &imx_1416x_pll
);
335 clks
[IMX8MM_SYS_PLL1
] = imx_clk_fixed("sys_pll1", 800000000);
336 clks
[IMX8MM_SYS_PLL2
] = imx_clk_fixed("sys_pll2", 1000000000);
337 clks
[IMX8MM_SYS_PLL3
] = imx_clk_pll14xx("sys_pll3", "sys_pll3_ref_sel", base
+ 0x114, &imx_1416x_pll
);
340 clks
[IMX8MM_AUDIO_PLL1_BYPASS
] = imx_clk_mux_flags("audio_pll1_bypass", base
, 16, 1, audio_pll1_bypass_sels
, ARRAY_SIZE(audio_pll1_bypass_sels
), CLK_SET_RATE_PARENT
);
341 clks
[IMX8MM_AUDIO_PLL2_BYPASS
] = imx_clk_mux_flags("audio_pll2_bypass", base
+ 0x14, 16, 1, audio_pll2_bypass_sels
, ARRAY_SIZE(audio_pll2_bypass_sels
), CLK_SET_RATE_PARENT
);
342 clks
[IMX8MM_VIDEO_PLL1_BYPASS
] = imx_clk_mux_flags("video_pll1_bypass", base
+ 0x28, 16, 1, video_pll1_bypass_sels
, ARRAY_SIZE(video_pll1_bypass_sels
), CLK_SET_RATE_PARENT
);
343 clks
[IMX8MM_DRAM_PLL_BYPASS
] = imx_clk_mux_flags("dram_pll_bypass", base
+ 0x50, 16, 1, dram_pll_bypass_sels
, ARRAY_SIZE(dram_pll_bypass_sels
), CLK_SET_RATE_PARENT
);
344 clks
[IMX8MM_GPU_PLL_BYPASS
] = imx_clk_mux_flags("gpu_pll_bypass", base
+ 0x64, 28, 1, gpu_pll_bypass_sels
, ARRAY_SIZE(gpu_pll_bypass_sels
), CLK_SET_RATE_PARENT
);
345 clks
[IMX8MM_VPU_PLL_BYPASS
] = imx_clk_mux_flags("vpu_pll_bypass", base
+ 0x74, 28, 1, vpu_pll_bypass_sels
, ARRAY_SIZE(vpu_pll_bypass_sels
), CLK_SET_RATE_PARENT
);
346 clks
[IMX8MM_ARM_PLL_BYPASS
] = imx_clk_mux_flags("arm_pll_bypass", base
+ 0x84, 28, 1, arm_pll_bypass_sels
, ARRAY_SIZE(arm_pll_bypass_sels
), CLK_SET_RATE_PARENT
);
347 clks
[IMX8MM_SYS_PLL3_BYPASS
] = imx_clk_mux_flags("sys_pll3_bypass", base
+ 0x114, 28, 1, sys_pll3_bypass_sels
, ARRAY_SIZE(sys_pll3_bypass_sels
), CLK_SET_RATE_PARENT
);
350 clks
[IMX8MM_AUDIO_PLL1_OUT
] = imx_clk_gate("audio_pll1_out", "audio_pll1_bypass", base
, 13);
351 clks
[IMX8MM_AUDIO_PLL2_OUT
] = imx_clk_gate("audio_pll2_out", "audio_pll2_bypass", base
+ 0x14, 13);
352 clks
[IMX8MM_VIDEO_PLL1_OUT
] = imx_clk_gate("video_pll1_out", "video_pll1_bypass", base
+ 0x28, 13);
353 clks
[IMX8MM_DRAM_PLL_OUT
] = imx_clk_gate("dram_pll_out", "dram_pll_bypass", base
+ 0x50, 13);
354 clks
[IMX8MM_GPU_PLL_OUT
] = imx_clk_gate("gpu_pll_out", "gpu_pll_bypass", base
+ 0x64, 11);
355 clks
[IMX8MM_VPU_PLL_OUT
] = imx_clk_gate("vpu_pll_out", "vpu_pll_bypass", base
+ 0x74, 11);
356 clks
[IMX8MM_ARM_PLL_OUT
] = imx_clk_gate("arm_pll_out", "arm_pll_bypass", base
+ 0x84, 11);
357 clks
[IMX8MM_SYS_PLL3_OUT
] = imx_clk_gate("sys_pll3_out", "sys_pll3_bypass", base
+ 0x114, 11);
359 /* SYS PLL1 fixed output */
360 clks
[IMX8MM_SYS_PLL1_40M_CG
] = imx_clk_gate("sys_pll1_40m_cg", "sys_pll1", base
+ 0x94, 27);
361 clks
[IMX8MM_SYS_PLL1_80M_CG
] = imx_clk_gate("sys_pll1_80m_cg", "sys_pll1", base
+ 0x94, 25);
362 clks
[IMX8MM_SYS_PLL1_100M_CG
] = imx_clk_gate("sys_pll1_100m_cg", "sys_pll1", base
+ 0x94, 23);
363 clks
[IMX8MM_SYS_PLL1_133M_CG
] = imx_clk_gate("sys_pll1_133m_cg", "sys_pll1", base
+ 0x94, 21);
364 clks
[IMX8MM_SYS_PLL1_160M_CG
] = imx_clk_gate("sys_pll1_160m_cg", "sys_pll1", base
+ 0x94, 19);
365 clks
[IMX8MM_SYS_PLL1_200M_CG
] = imx_clk_gate("sys_pll1_200m_cg", "sys_pll1", base
+ 0x94, 17);
366 clks
[IMX8MM_SYS_PLL1_266M_CG
] = imx_clk_gate("sys_pll1_266m_cg", "sys_pll1", base
+ 0x94, 15);
367 clks
[IMX8MM_SYS_PLL1_400M_CG
] = imx_clk_gate("sys_pll1_400m_cg", "sys_pll1", base
+ 0x94, 13);
368 clks
[IMX8MM_SYS_PLL1_OUT
] = imx_clk_gate("sys_pll1_out", "sys_pll1", base
+ 0x94, 11);
370 clks
[IMX8MM_SYS_PLL1_40M
] = imx_clk_fixed_factor("sys_pll1_40m", "sys_pll1_40m_cg", 1, 20);
371 clks
[IMX8MM_SYS_PLL1_80M
] = imx_clk_fixed_factor("sys_pll1_80m", "sys_pll1_80m_cg", 1, 10);
372 clks
[IMX8MM_SYS_PLL1_100M
] = imx_clk_fixed_factor("sys_pll1_100m", "sys_pll1_100m_cg", 1, 8);
373 clks
[IMX8MM_SYS_PLL1_133M
] = imx_clk_fixed_factor("sys_pll1_133m", "sys_pll1_133m_cg", 1, 6);
374 clks
[IMX8MM_SYS_PLL1_160M
] = imx_clk_fixed_factor("sys_pll1_160m", "sys_pll1_160m_cg", 1, 5);
375 clks
[IMX8MM_SYS_PLL1_200M
] = imx_clk_fixed_factor("sys_pll1_200m", "sys_pll1_200m_cg", 1, 4);
376 clks
[IMX8MM_SYS_PLL1_266M
] = imx_clk_fixed_factor("sys_pll1_266m", "sys_pll1_266m_cg", 1, 3);
377 clks
[IMX8MM_SYS_PLL1_400M
] = imx_clk_fixed_factor("sys_pll1_400m", "sys_pll1_400m_cg", 1, 2);
378 clks
[IMX8MM_SYS_PLL1_800M
] = imx_clk_fixed_factor("sys_pll1_800m", "sys_pll1_out", 1, 1);
380 /* SYS PLL2 fixed output */
381 clks
[IMX8MM_SYS_PLL2_50M_CG
] = imx_clk_gate("sys_pll2_50m_cg", "sys_pll2", base
+ 0x104, 27);
382 clks
[IMX8MM_SYS_PLL2_100M_CG
] = imx_clk_gate("sys_pll2_100m_cg", "sys_pll2", base
+ 0x104, 25);
383 clks
[IMX8MM_SYS_PLL2_125M_CG
] = imx_clk_gate("sys_pll2_125m_cg", "sys_pll2", base
+ 0x104, 23);
384 clks
[IMX8MM_SYS_PLL2_166M_CG
] = imx_clk_gate("sys_pll2_166m_cg", "sys_pll2", base
+ 0x104, 21);
385 clks
[IMX8MM_SYS_PLL2_200M_CG
] = imx_clk_gate("sys_pll2_200m_cg", "sys_pll2", base
+ 0x104, 19);
386 clks
[IMX8MM_SYS_PLL2_250M_CG
] = imx_clk_gate("sys_pll2_250m_cg", "sys_pll2", base
+ 0x104, 17);
387 clks
[IMX8MM_SYS_PLL2_333M_CG
] = imx_clk_gate("sys_pll2_333m_cg", "sys_pll2", base
+ 0x104, 15);
388 clks
[IMX8MM_SYS_PLL2_500M_CG
] = imx_clk_gate("sys_pll2_500m_cg", "sys_pll2", base
+ 0x104, 13);
389 clks
[IMX8MM_SYS_PLL2_OUT
] = imx_clk_gate("sys_pll2_out", "sys_pll2", base
+ 0x104, 11);
391 clks
[IMX8MM_SYS_PLL2_50M
] = imx_clk_fixed_factor("sys_pll2_50m", "sys_pll2_50m_cg", 1, 20);
392 clks
[IMX8MM_SYS_PLL2_100M
] = imx_clk_fixed_factor("sys_pll2_100m", "sys_pll2_100m_cg", 1, 10);
393 clks
[IMX8MM_SYS_PLL2_125M
] = imx_clk_fixed_factor("sys_pll2_125m", "sys_pll2_125m_cg", 1, 8);
394 clks
[IMX8MM_SYS_PLL2_166M
] = imx_clk_fixed_factor("sys_pll2_166m", "sys_pll2_166m_cg", 1, 6);
395 clks
[IMX8MM_SYS_PLL2_200M
] = imx_clk_fixed_factor("sys_pll2_200m", "sys_pll2_200m_cg", 1, 5);
396 clks
[IMX8MM_SYS_PLL2_250M
] = imx_clk_fixed_factor("sys_pll2_250m", "sys_pll2_250m_cg", 1, 4);
397 clks
[IMX8MM_SYS_PLL2_333M
] = imx_clk_fixed_factor("sys_pll2_333m", "sys_pll2_333m_cg", 1, 3);
398 clks
[IMX8MM_SYS_PLL2_500M
] = imx_clk_fixed_factor("sys_pll2_500m", "sys_pll2_500m_cg", 1, 2);
399 clks
[IMX8MM_SYS_PLL2_1000M
] = imx_clk_fixed_factor("sys_pll2_1000m", "sys_pll2_out", 1, 1);
402 base
= devm_platform_ioremap_resource(pdev
, 0);
403 if (WARN_ON(IS_ERR(base
)))
404 return PTR_ERR(base
);
407 clks
[IMX8MM_CLK_A53_SRC
] = imx_clk_mux2("arm_a53_src", base
+ 0x8000, 24, 3, imx8mm_a53_sels
, ARRAY_SIZE(imx8mm_a53_sels
));
408 clks
[IMX8MM_CLK_M4_SRC
] = imx_clk_mux2("arm_m4_src", base
+ 0x8080, 24, 3, imx8mm_m4_sels
, ARRAY_SIZE(imx8mm_m4_sels
));
409 clks
[IMX8MM_CLK_VPU_SRC
] = imx_clk_mux2("vpu_src", base
+ 0x8100, 24, 3, imx8mm_vpu_sels
, ARRAY_SIZE(imx8mm_vpu_sels
));
410 clks
[IMX8MM_CLK_GPU3D_SRC
] = imx_clk_mux2("gpu3d_src", base
+ 0x8180, 24, 3, imx8mm_gpu3d_sels
, ARRAY_SIZE(imx8mm_gpu3d_sels
));
411 clks
[IMX8MM_CLK_GPU2D_SRC
] = imx_clk_mux2("gpu2d_src", base
+ 0x8200, 24, 3, imx8mm_gpu2d_sels
, ARRAY_SIZE(imx8mm_gpu2d_sels
));
412 clks
[IMX8MM_CLK_A53_CG
] = imx_clk_gate3("arm_a53_cg", "arm_a53_src", base
+ 0x8000, 28);
413 clks
[IMX8MM_CLK_M4_CG
] = imx_clk_gate3("arm_m4_cg", "arm_m4_src", base
+ 0x8080, 28);
414 clks
[IMX8MM_CLK_VPU_CG
] = imx_clk_gate3("vpu_cg", "vpu_src", base
+ 0x8100, 28);
415 clks
[IMX8MM_CLK_GPU3D_CG
] = imx_clk_gate3("gpu3d_cg", "gpu3d_src", base
+ 0x8180, 28);
416 clks
[IMX8MM_CLK_GPU2D_CG
] = imx_clk_gate3("gpu2d_cg", "gpu2d_src", base
+ 0x8200, 28);
417 clks
[IMX8MM_CLK_A53_DIV
] = imx_clk_divider2("arm_a53_div", "arm_a53_cg", base
+ 0x8000, 0, 3);
418 clks
[IMX8MM_CLK_M4_DIV
] = imx_clk_divider2("arm_m4_div", "arm_m4_cg", base
+ 0x8080, 0, 3);
419 clks
[IMX8MM_CLK_VPU_DIV
] = imx_clk_divider2("vpu_div", "vpu_cg", base
+ 0x8100, 0, 3);
420 clks
[IMX8MM_CLK_GPU3D_DIV
] = imx_clk_divider2("gpu3d_div", "gpu3d_cg", base
+ 0x8180, 0, 3);
421 clks
[IMX8MM_CLK_GPU2D_DIV
] = imx_clk_divider2("gpu2d_div", "gpu2d_cg", base
+ 0x8200, 0, 3);
424 clks
[IMX8MM_CLK_MAIN_AXI
] = imx8m_clk_composite_critical("main_axi", imx8mm_main_axi_sels
, base
+ 0x8800);
425 clks
[IMX8MM_CLK_ENET_AXI
] = imx8m_clk_composite("enet_axi", imx8mm_enet_axi_sels
, base
+ 0x8880);
426 clks
[IMX8MM_CLK_NAND_USDHC_BUS
] = imx8m_clk_composite_critical("nand_usdhc_bus", imx8mm_nand_usdhc_sels
, base
+ 0x8900);
427 clks
[IMX8MM_CLK_VPU_BUS
] = imx8m_clk_composite("vpu_bus", imx8mm_vpu_bus_sels
, base
+ 0x8980);
428 clks
[IMX8MM_CLK_DISP_AXI
] = imx8m_clk_composite("disp_axi", imx8mm_disp_axi_sels
, base
+ 0x8a00);
429 clks
[IMX8MM_CLK_DISP_APB
] = imx8m_clk_composite("disp_apb", imx8mm_disp_apb_sels
, base
+ 0x8a80);
430 clks
[IMX8MM_CLK_DISP_RTRM
] = imx8m_clk_composite("disp_rtrm", imx8mm_disp_rtrm_sels
, base
+ 0x8b00);
431 clks
[IMX8MM_CLK_USB_BUS
] = imx8m_clk_composite("usb_bus", imx8mm_usb_bus_sels
, base
+ 0x8b80);
432 clks
[IMX8MM_CLK_GPU_AXI
] = imx8m_clk_composite("gpu_axi", imx8mm_gpu_axi_sels
, base
+ 0x8c00);
433 clks
[IMX8MM_CLK_GPU_AHB
] = imx8m_clk_composite("gpu_ahb", imx8mm_gpu_ahb_sels
, base
+ 0x8c80);
434 clks
[IMX8MM_CLK_NOC
] = imx8m_clk_composite_critical("noc", imx8mm_noc_sels
, base
+ 0x8d00);
435 clks
[IMX8MM_CLK_NOC_APB
] = imx8m_clk_composite_critical("noc_apb", imx8mm_noc_apb_sels
, base
+ 0x8d80);
438 clks
[IMX8MM_CLK_AHB
] = imx8m_clk_composite_critical("ahb", imx8mm_ahb_sels
, base
+ 0x9000);
439 clks
[IMX8MM_CLK_AUDIO_AHB
] = imx8m_clk_composite("audio_ahb", imx8mm_audio_ahb_sels
, base
+ 0x9100);
442 clks
[IMX8MM_CLK_IPG_ROOT
] = imx_clk_divider2("ipg_root", "ahb", base
+ 0x9080, 0, 1);
443 clks
[IMX8MM_CLK_IPG_AUDIO_ROOT
] = imx_clk_divider2("ipg_audio_root", "audio_ahb", base
+ 0x9180, 0, 1);
446 clks
[IMX8MM_CLK_DRAM_ALT
] = imx8m_clk_composite("dram_alt", imx8mm_dram_alt_sels
, base
+ 0xa000);
447 clks
[IMX8MM_CLK_DRAM_APB
] = imx8m_clk_composite_critical("dram_apb", imx8mm_dram_apb_sels
, base
+ 0xa080);
448 clks
[IMX8MM_CLK_VPU_G1
] = imx8m_clk_composite("vpu_g1", imx8mm_vpu_g1_sels
, base
+ 0xa100);
449 clks
[IMX8MM_CLK_VPU_G2
] = imx8m_clk_composite("vpu_g2", imx8mm_vpu_g2_sels
, base
+ 0xa180);
450 clks
[IMX8MM_CLK_DISP_DTRC
] = imx8m_clk_composite("disp_dtrc", imx8mm_disp_dtrc_sels
, base
+ 0xa200);
451 clks
[IMX8MM_CLK_DISP_DC8000
] = imx8m_clk_composite("disp_dc8000", imx8mm_disp_dc8000_sels
, base
+ 0xa280);
452 clks
[IMX8MM_CLK_PCIE1_CTRL
] = imx8m_clk_composite("pcie1_ctrl", imx8mm_pcie1_ctrl_sels
, base
+ 0xa300);
453 clks
[IMX8MM_CLK_PCIE1_PHY
] = imx8m_clk_composite("pcie1_phy", imx8mm_pcie1_phy_sels
, base
+ 0xa380);
454 clks
[IMX8MM_CLK_PCIE1_AUX
] = imx8m_clk_composite("pcie1_aux", imx8mm_pcie1_aux_sels
, base
+ 0xa400);
455 clks
[IMX8MM_CLK_DC_PIXEL
] = imx8m_clk_composite("dc_pixel", imx8mm_dc_pixel_sels
, base
+ 0xa480);
456 clks
[IMX8MM_CLK_LCDIF_PIXEL
] = imx8m_clk_composite("lcdif_pixel", imx8mm_lcdif_pixel_sels
, base
+ 0xa500);
457 clks
[IMX8MM_CLK_SAI1
] = imx8m_clk_composite("sai1", imx8mm_sai1_sels
, base
+ 0xa580);
458 clks
[IMX8MM_CLK_SAI2
] = imx8m_clk_composite("sai2", imx8mm_sai2_sels
, base
+ 0xa600);
459 clks
[IMX8MM_CLK_SAI3
] = imx8m_clk_composite("sai3", imx8mm_sai3_sels
, base
+ 0xa680);
460 clks
[IMX8MM_CLK_SAI4
] = imx8m_clk_composite("sai4", imx8mm_sai4_sels
, base
+ 0xa700);
461 clks
[IMX8MM_CLK_SAI5
] = imx8m_clk_composite("sai5", imx8mm_sai5_sels
, base
+ 0xa780);
462 clks
[IMX8MM_CLK_SAI6
] = imx8m_clk_composite("sai6", imx8mm_sai6_sels
, base
+ 0xa800);
463 clks
[IMX8MM_CLK_SPDIF1
] = imx8m_clk_composite("spdif1", imx8mm_spdif1_sels
, base
+ 0xa880);
464 clks
[IMX8MM_CLK_SPDIF2
] = imx8m_clk_composite("spdif2", imx8mm_spdif2_sels
, base
+ 0xa900);
465 clks
[IMX8MM_CLK_ENET_REF
] = imx8m_clk_composite("enet_ref", imx8mm_enet_ref_sels
, base
+ 0xa980);
466 clks
[IMX8MM_CLK_ENET_TIMER
] = imx8m_clk_composite("enet_timer", imx8mm_enet_timer_sels
, base
+ 0xaa00);
467 clks
[IMX8MM_CLK_ENET_PHY_REF
] = imx8m_clk_composite("enet_phy", imx8mm_enet_phy_sels
, base
+ 0xaa80);
468 clks
[IMX8MM_CLK_NAND
] = imx8m_clk_composite("nand", imx8mm_nand_sels
, base
+ 0xab00);
469 clks
[IMX8MM_CLK_QSPI
] = imx8m_clk_composite("qspi", imx8mm_qspi_sels
, base
+ 0xab80);
470 clks
[IMX8MM_CLK_USDHC1
] = imx8m_clk_composite("usdhc1", imx8mm_usdhc1_sels
, base
+ 0xac00);
471 clks
[IMX8MM_CLK_USDHC2
] = imx8m_clk_composite("usdhc2", imx8mm_usdhc2_sels
, base
+ 0xac80);
472 clks
[IMX8MM_CLK_I2C1
] = imx8m_clk_composite("i2c1", imx8mm_i2c1_sels
, base
+ 0xad00);
473 clks
[IMX8MM_CLK_I2C2
] = imx8m_clk_composite("i2c2", imx8mm_i2c2_sels
, base
+ 0xad80);
474 clks
[IMX8MM_CLK_I2C3
] = imx8m_clk_composite("i2c3", imx8mm_i2c3_sels
, base
+ 0xae00);
475 clks
[IMX8MM_CLK_I2C4
] = imx8m_clk_composite("i2c4", imx8mm_i2c4_sels
, base
+ 0xae80);
476 clks
[IMX8MM_CLK_UART1
] = imx8m_clk_composite("uart1", imx8mm_uart1_sels
, base
+ 0xaf00);
477 clks
[IMX8MM_CLK_UART2
] = imx8m_clk_composite("uart2", imx8mm_uart2_sels
, base
+ 0xaf80);
478 clks
[IMX8MM_CLK_UART3
] = imx8m_clk_composite("uart3", imx8mm_uart3_sels
, base
+ 0xb000);
479 clks
[IMX8MM_CLK_UART4
] = imx8m_clk_composite("uart4", imx8mm_uart4_sels
, base
+ 0xb080);
480 clks
[IMX8MM_CLK_USB_CORE_REF
] = imx8m_clk_composite("usb_core_ref", imx8mm_usb_core_sels
, base
+ 0xb100);
481 clks
[IMX8MM_CLK_USB_PHY_REF
] = imx8m_clk_composite("usb_phy_ref", imx8mm_usb_phy_sels
, base
+ 0xb180);
482 clks
[IMX8MM_CLK_GIC
] = imx8m_clk_composite_critical("gic", imx8mm_gic_sels
, base
+ 0xb200);
483 clks
[IMX8MM_CLK_ECSPI1
] = imx8m_clk_composite("ecspi1", imx8mm_ecspi1_sels
, base
+ 0xb280);
484 clks
[IMX8MM_CLK_ECSPI2
] = imx8m_clk_composite("ecspi2", imx8mm_ecspi2_sels
, base
+ 0xb300);
485 clks
[IMX8MM_CLK_PWM1
] = imx8m_clk_composite("pwm1", imx8mm_pwm1_sels
, base
+ 0xb380);
486 clks
[IMX8MM_CLK_PWM2
] = imx8m_clk_composite("pwm2", imx8mm_pwm2_sels
, base
+ 0xb400);
487 clks
[IMX8MM_CLK_PWM3
] = imx8m_clk_composite("pwm3", imx8mm_pwm3_sels
, base
+ 0xb480);
488 clks
[IMX8MM_CLK_PWM4
] = imx8m_clk_composite("pwm4", imx8mm_pwm4_sels
, base
+ 0xb500);
489 clks
[IMX8MM_CLK_GPT1
] = imx8m_clk_composite("gpt1", imx8mm_gpt1_sels
, base
+ 0xb580);
490 clks
[IMX8MM_CLK_WDOG
] = imx8m_clk_composite("wdog", imx8mm_wdog_sels
, base
+ 0xb900);
491 clks
[IMX8MM_CLK_WRCLK
] = imx8m_clk_composite("wrclk", imx8mm_wrclk_sels
, base
+ 0xb980);
492 clks
[IMX8MM_CLK_CLKO1
] = imx8m_clk_composite("clko1", imx8mm_clko1_sels
, base
+ 0xba00);
493 clks
[IMX8MM_CLK_DSI_CORE
] = imx8m_clk_composite("dsi_core", imx8mm_dsi_core_sels
, base
+ 0xbb00);
494 clks
[IMX8MM_CLK_DSI_PHY_REF
] = imx8m_clk_composite("dsi_phy_ref", imx8mm_dsi_phy_sels
, base
+ 0xbb80);
495 clks
[IMX8MM_CLK_DSI_DBI
] = imx8m_clk_composite("dsi_dbi", imx8mm_dsi_dbi_sels
, base
+ 0xbc00);
496 clks
[IMX8MM_CLK_USDHC3
] = imx8m_clk_composite("usdhc3", imx8mm_usdhc3_sels
, base
+ 0xbc80);
497 clks
[IMX8MM_CLK_CSI1_CORE
] = imx8m_clk_composite("csi1_core", imx8mm_csi1_core_sels
, base
+ 0xbd00);
498 clks
[IMX8MM_CLK_CSI1_PHY_REF
] = imx8m_clk_composite("csi1_phy_ref", imx8mm_csi1_phy_sels
, base
+ 0xbd80);
499 clks
[IMX8MM_CLK_CSI1_ESC
] = imx8m_clk_composite("csi1_esc", imx8mm_csi1_esc_sels
, base
+ 0xbe00);
500 clks
[IMX8MM_CLK_CSI2_CORE
] = imx8m_clk_composite("csi2_core", imx8mm_csi2_core_sels
, base
+ 0xbe80);
501 clks
[IMX8MM_CLK_CSI2_PHY_REF
] = imx8m_clk_composite("csi2_phy_ref", imx8mm_csi2_phy_sels
, base
+ 0xbf00);
502 clks
[IMX8MM_CLK_CSI2_ESC
] = imx8m_clk_composite("csi2_esc", imx8mm_csi2_esc_sels
, base
+ 0xbf80);
503 clks
[IMX8MM_CLK_PCIE2_CTRL
] = imx8m_clk_composite("pcie2_ctrl", imx8mm_pcie2_ctrl_sels
, base
+ 0xc000);
504 clks
[IMX8MM_CLK_PCIE2_PHY
] = imx8m_clk_composite("pcie2_phy", imx8mm_pcie2_phy_sels
, base
+ 0xc080);
505 clks
[IMX8MM_CLK_PCIE2_AUX
] = imx8m_clk_composite("pcie2_aux", imx8mm_pcie2_aux_sels
, base
+ 0xc100);
506 clks
[IMX8MM_CLK_ECSPI3
] = imx8m_clk_composite("ecspi3", imx8mm_ecspi3_sels
, base
+ 0xc180);
507 clks
[IMX8MM_CLK_PDM
] = imx8m_clk_composite("pdm", imx8mm_pdm_sels
, base
+ 0xc200);
508 clks
[IMX8MM_CLK_VPU_H1
] = imx8m_clk_composite("vpu_h1", imx8mm_vpu_h1_sels
, base
+ 0xc280);
511 clks
[IMX8MM_CLK_ECSPI1_ROOT
] = imx_clk_gate4("ecspi1_root_clk", "ecspi1", base
+ 0x4070, 0);
512 clks
[IMX8MM_CLK_ECSPI2_ROOT
] = imx_clk_gate4("ecspi2_root_clk", "ecspi2", base
+ 0x4080, 0);
513 clks
[IMX8MM_CLK_ECSPI3_ROOT
] = imx_clk_gate4("ecspi3_root_clk", "ecspi3", base
+ 0x4090, 0);
514 clks
[IMX8MM_CLK_ENET1_ROOT
] = imx_clk_gate4("enet1_root_clk", "enet_axi", base
+ 0x40a0, 0);
515 clks
[IMX8MM_CLK_GPIO1_ROOT
] = imx_clk_gate4("gpio1_root_clk", "ipg_root", base
+ 0x40b0, 0);
516 clks
[IMX8MM_CLK_GPIO2_ROOT
] = imx_clk_gate4("gpio2_root_clk", "ipg_root", base
+ 0x40c0, 0);
517 clks
[IMX8MM_CLK_GPIO3_ROOT
] = imx_clk_gate4("gpio3_root_clk", "ipg_root", base
+ 0x40d0, 0);
518 clks
[IMX8MM_CLK_GPIO4_ROOT
] = imx_clk_gate4("gpio4_root_clk", "ipg_root", base
+ 0x40e0, 0);
519 clks
[IMX8MM_CLK_GPIO5_ROOT
] = imx_clk_gate4("gpio5_root_clk", "ipg_root", base
+ 0x40f0, 0);
520 clks
[IMX8MM_CLK_GPT1_ROOT
] = imx_clk_gate4("gpt1_root_clk", "gpt1", base
+ 0x4100, 0);
521 clks
[IMX8MM_CLK_I2C1_ROOT
] = imx_clk_gate4("i2c1_root_clk", "i2c1", base
+ 0x4170, 0);
522 clks
[IMX8MM_CLK_I2C2_ROOT
] = imx_clk_gate4("i2c2_root_clk", "i2c2", base
+ 0x4180, 0);
523 clks
[IMX8MM_CLK_I2C3_ROOT
] = imx_clk_gate4("i2c3_root_clk", "i2c3", base
+ 0x4190, 0);
524 clks
[IMX8MM_CLK_I2C4_ROOT
] = imx_clk_gate4("i2c4_root_clk", "i2c4", base
+ 0x41a0, 0);
525 clks
[IMX8MM_CLK_MU_ROOT
] = imx_clk_gate4("mu_root_clk", "ipg_root", base
+ 0x4210, 0);
526 clks
[IMX8MM_CLK_OCOTP_ROOT
] = imx_clk_gate4("ocotp_root_clk", "ipg_root", base
+ 0x4220, 0);
527 clks
[IMX8MM_CLK_PCIE1_ROOT
] = imx_clk_gate4("pcie1_root_clk", "pcie1_ctrl", base
+ 0x4250, 0);
528 clks
[IMX8MM_CLK_PWM1_ROOT
] = imx_clk_gate4("pwm1_root_clk", "pwm1", base
+ 0x4280, 0);
529 clks
[IMX8MM_CLK_PWM2_ROOT
] = imx_clk_gate4("pwm2_root_clk", "pwm2", base
+ 0x4290, 0);
530 clks
[IMX8MM_CLK_PWM3_ROOT
] = imx_clk_gate4("pwm3_root_clk", "pwm3", base
+ 0x42a0, 0);
531 clks
[IMX8MM_CLK_PWM4_ROOT
] = imx_clk_gate4("pwm4_root_clk", "pwm4", base
+ 0x42b0, 0);
532 clks
[IMX8MM_CLK_QSPI_ROOT
] = imx_clk_gate4("qspi_root_clk", "qspi", base
+ 0x42f0, 0);
533 clks
[IMX8MM_CLK_NAND_ROOT
] = imx_clk_gate2_shared2("nand_root_clk", "nand", base
+ 0x4300, 0, &share_count_nand
);
534 clks
[IMX8MM_CLK_NAND_USDHC_BUS_RAWNAND_CLK
] = imx_clk_gate2_shared2("nand_usdhc_rawnand_clk", "nand_usdhc_bus", base
+ 0x4300, 0, &share_count_nand
);
535 clks
[IMX8MM_CLK_SAI1_ROOT
] = imx_clk_gate2_shared2("sai1_root_clk", "sai1", base
+ 0x4330, 0, &share_count_sai1
);
536 clks
[IMX8MM_CLK_SAI1_IPG
] = imx_clk_gate2_shared2("sai1_ipg_clk", "ipg_audio_root", base
+ 0x4330, 0, &share_count_sai1
);
537 clks
[IMX8MM_CLK_SAI2_ROOT
] = imx_clk_gate2_shared2("sai2_root_clk", "sai2", base
+ 0x4340, 0, &share_count_sai2
);
538 clks
[IMX8MM_CLK_SAI2_IPG
] = imx_clk_gate2_shared2("sai2_ipg_clk", "ipg_audio_root", base
+ 0x4340, 0, &share_count_sai2
);
539 clks
[IMX8MM_CLK_SAI3_ROOT
] = imx_clk_gate2_shared2("sai3_root_clk", "sai3", base
+ 0x4350, 0, &share_count_sai3
);
540 clks
[IMX8MM_CLK_SAI3_IPG
] = imx_clk_gate2_shared2("sai3_ipg_clk", "ipg_audio_root", base
+ 0x4350, 0, &share_count_sai3
);
541 clks
[IMX8MM_CLK_SAI4_ROOT
] = imx_clk_gate2_shared2("sai4_root_clk", "sai4", base
+ 0x4360, 0, &share_count_sai4
);
542 clks
[IMX8MM_CLK_SAI4_IPG
] = imx_clk_gate2_shared2("sai4_ipg_clk", "ipg_audio_root", base
+ 0x4360, 0, &share_count_sai4
);
543 clks
[IMX8MM_CLK_SAI5_ROOT
] = imx_clk_gate2_shared2("sai5_root_clk", "sai5", base
+ 0x4370, 0, &share_count_sai5
);
544 clks
[IMX8MM_CLK_SAI5_IPG
] = imx_clk_gate2_shared2("sai5_ipg_clk", "ipg_audio_root", base
+ 0x4370, 0, &share_count_sai5
);
545 clks
[IMX8MM_CLK_SAI6_ROOT
] = imx_clk_gate2_shared2("sai6_root_clk", "sai6", base
+ 0x4380, 0, &share_count_sai6
);
546 clks
[IMX8MM_CLK_SAI6_IPG
] = imx_clk_gate2_shared2("sai6_ipg_clk", "ipg_audio_root", base
+ 0x4380, 0, &share_count_sai6
);
547 clks
[IMX8MM_CLK_SNVS_ROOT
] = imx_clk_gate4("snvs_root_clk", "ipg_root", base
+ 0x4470, 0);
548 clks
[IMX8MM_CLK_UART1_ROOT
] = imx_clk_gate4("uart1_root_clk", "uart1", base
+ 0x4490, 0);
549 clks
[IMX8MM_CLK_UART2_ROOT
] = imx_clk_gate4("uart2_root_clk", "uart2", base
+ 0x44a0, 0);
550 clks
[IMX8MM_CLK_UART3_ROOT
] = imx_clk_gate4("uart3_root_clk", "uart3", base
+ 0x44b0, 0);
551 clks
[IMX8MM_CLK_UART4_ROOT
] = imx_clk_gate4("uart4_root_clk", "uart4", base
+ 0x44c0, 0);
552 clks
[IMX8MM_CLK_USB1_CTRL_ROOT
] = imx_clk_gate4("usb1_ctrl_root_clk", "usb_bus", base
+ 0x44d0, 0);
553 clks
[IMX8MM_CLK_GPU3D_ROOT
] = imx_clk_gate4("gpu3d_root_clk", "gpu3d_div", base
+ 0x44f0, 0);
554 clks
[IMX8MM_CLK_USDHC1_ROOT
] = imx_clk_gate4("usdhc1_root_clk", "usdhc1", base
+ 0x4510, 0);
555 clks
[IMX8MM_CLK_USDHC2_ROOT
] = imx_clk_gate4("usdhc2_root_clk", "usdhc2", base
+ 0x4520, 0);
556 clks
[IMX8MM_CLK_WDOG1_ROOT
] = imx_clk_gate4("wdog1_root_clk", "wdog", base
+ 0x4530, 0);
557 clks
[IMX8MM_CLK_WDOG2_ROOT
] = imx_clk_gate4("wdog2_root_clk", "wdog", base
+ 0x4540, 0);
558 clks
[IMX8MM_CLK_WDOG3_ROOT
] = imx_clk_gate4("wdog3_root_clk", "wdog", base
+ 0x4550, 0);
559 clks
[IMX8MM_CLK_VPU_G1_ROOT
] = imx_clk_gate4("vpu_g1_root_clk", "vpu_g1", base
+ 0x4560, 0);
560 clks
[IMX8MM_CLK_GPU_BUS_ROOT
] = imx_clk_gate4("gpu_root_clk", "gpu_axi", base
+ 0x4570, 0);
561 clks
[IMX8MM_CLK_VPU_H1_ROOT
] = imx_clk_gate4("vpu_h1_root_clk", "vpu_h1", base
+ 0x4590, 0);
562 clks
[IMX8MM_CLK_VPU_G2_ROOT
] = imx_clk_gate4("vpu_g2_root_clk", "vpu_g2", base
+ 0x45a0, 0);
563 clks
[IMX8MM_CLK_PDM_ROOT
] = imx_clk_gate2_shared2("pdm_root_clk", "pdm", base
+ 0x45b0, 0, &share_count_pdm
);
564 clks
[IMX8MM_CLK_PDM_IPG
] = imx_clk_gate2_shared2("pdm_ipg_clk", "ipg_audio_root", base
+ 0x45b0, 0, &share_count_pdm
);
565 clks
[IMX8MM_CLK_DISP_ROOT
] = imx_clk_gate2_shared2("disp_root_clk", "disp_dc8000", base
+ 0x45d0, 0, &share_count_disp
);
566 clks
[IMX8MM_CLK_DISP_AXI_ROOT
] = imx_clk_gate2_shared2("disp_axi_root_clk", "disp_axi", base
+ 0x45d0, 0, &share_count_disp
);
567 clks
[IMX8MM_CLK_DISP_APB_ROOT
] = imx_clk_gate2_shared2("disp_apb_root_clk", "disp_apb", base
+ 0x45d0, 0, &share_count_disp
);
568 clks
[IMX8MM_CLK_DISP_RTRM_ROOT
] = imx_clk_gate2_shared2("disp_rtrm_root_clk", "disp_rtrm", base
+ 0x45d0, 0, &share_count_disp
);
569 clks
[IMX8MM_CLK_USDHC3_ROOT
] = imx_clk_gate4("usdhc3_root_clk", "usdhc3", base
+ 0x45e0, 0);
570 clks
[IMX8MM_CLK_TMU_ROOT
] = imx_clk_gate4("tmu_root_clk", "ipg_root", base
+ 0x4620, 0);
571 clks
[IMX8MM_CLK_VPU_DEC_ROOT
] = imx_clk_gate4("vpu_dec_root_clk", "vpu_bus", base
+ 0x4630, 0);
572 clks
[IMX8MM_CLK_SDMA1_ROOT
] = imx_clk_gate4("sdma1_clk", "ipg_root", base
+ 0x43a0, 0);
573 clks
[IMX8MM_CLK_SDMA2_ROOT
] = imx_clk_gate4("sdma2_clk", "ipg_audio_root", base
+ 0x43b0, 0);
574 clks
[IMX8MM_CLK_SDMA3_ROOT
] = imx_clk_gate4("sdma3_clk", "ipg_audio_root", base
+ 0x45f0, 0);
575 clks
[IMX8MM_CLK_GPU2D_ROOT
] = imx_clk_gate4("gpu2d_root_clk", "gpu2d_div", base
+ 0x4660, 0);
576 clks
[IMX8MM_CLK_CSI1_ROOT
] = imx_clk_gate4("csi1_root_clk", "csi1_core", base
+ 0x4650, 0);
578 clks
[IMX8MM_CLK_GPT_3M
] = imx_clk_fixed_factor("gpt_3m", "osc_24m", 1, 8);
580 clks
[IMX8MM_CLK_DRAM_ALT_ROOT
] = imx_clk_fixed_factor("dram_alt_root", "dram_alt", 1, 4);
581 clks
[IMX8MM_CLK_DRAM_CORE
] = imx_clk_mux2_flags("dram_core_clk", base
+ 0x9800, 24, 1, imx8mm_dram_core_sels
, ARRAY_SIZE(imx8mm_dram_core_sels
), CLK_IS_CRITICAL
);
583 clks
[IMX8MM_CLK_ARM
] = imx_clk_cpu("arm", "arm_a53_div",
584 clks
[IMX8MM_CLK_A53_DIV
],
585 clks
[IMX8MM_CLK_A53_SRC
],
586 clks
[IMX8MM_ARM_PLL_OUT
],
587 clks
[IMX8MM_SYS_PLL1_800M
]);
589 imx_check_clocks(clks
, ARRAY_SIZE(clks
));
591 clk_data
.clks
= clks
;
592 clk_data
.clk_num
= ARRAY_SIZE(clks
);
593 ret
= of_clk_add_provider(np
, of_clk_src_onecell_get
, &clk_data
);
595 pr_err("failed to register clks for i.MX8MM\n");
596 goto unregister_clks
;
599 imx_register_uart_clocks(uart_clks
);
604 imx_unregister_clocks(clks
, ARRAY_SIZE(clks
));
609 static const struct of_device_id imx8mm_clk_of_match
[] = {
610 { .compatible
= "fsl,imx8mm-ccm" },
613 MODULE_DEVICE_TABLE(of
, imx8mm_clk_of_match
);
615 static struct platform_driver imx8mm_clk_driver
= {
616 .probe
= imx8mm_clocks_probe
,
618 .name
= "imx8mm-ccm",
619 .of_match_table
= of_match_ptr(imx8mm_clk_of_match
),
622 module_platform_driver(imx8mm_clk_driver
);