ARM: 7409/1: Do not call flush_cache_user_range with mmap_sem held
[linux/fpc-iii.git] / arch / arm / mach-exynos4 / platsmp.c
blobc5e65a02be8d4e2e4303f1333825e141c5988b66
1 /* linux/arch/arm/mach-exynos4/platsmp.c
3 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
6 * Cloned from linux/arch/arm/mach-vexpress/platsmp.c
8 * Copyright (C) 2002 ARM Ltd.
9 * All Rights Reserved
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
16 #include <linux/init.h>
17 #include <linux/errno.h>
18 #include <linux/delay.h>
19 #include <linux/device.h>
20 #include <linux/jiffies.h>
21 #include <linux/smp.h>
22 #include <linux/io.h>
24 #include <asm/cacheflush.h>
25 #include <asm/hardware/gic.h>
26 #include <asm/smp_scu.h>
27 #include <asm/unified.h>
29 #include <mach/hardware.h>
30 #include <mach/regs-clock.h>
32 extern void exynos4_secondary_startup(void);
35 * control for which core is the next to come out of the secondary
36 * boot "holding pen"
39 volatile int __cpuinitdata pen_release = -1;
42 * Write pen_release in a way that is guaranteed to be visible to all
43 * observers, irrespective of whether they're taking part in coherency
44 * or not. This is necessary for the hotplug code to work reliably.
46 static void write_pen_release(int val)
48 pen_release = val;
49 smp_wmb();
50 __cpuc_flush_dcache_area((void *)&pen_release, sizeof(pen_release));
51 outer_clean_range(__pa(&pen_release), __pa(&pen_release + 1));
54 static void __iomem *scu_base_addr(void)
56 return (void __iomem *)(S5P_VA_SCU);
59 static DEFINE_SPINLOCK(boot_lock);
61 void __cpuinit platform_secondary_init(unsigned int cpu)
64 * if any interrupts are already enabled for the primary
65 * core (e.g. timer irq), then they will not have been enabled
66 * for us: do so
68 gic_secondary_init(0);
71 * let the primary processor know we're out of the
72 * pen, then head off into the C entry point
74 write_pen_release(-1);
77 * Synchronise with the boot thread.
79 spin_lock(&boot_lock);
80 spin_unlock(&boot_lock);
83 int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
85 unsigned long timeout;
88 * Set synchronisation state between this boot processor
89 * and the secondary one
91 spin_lock(&boot_lock);
94 * The secondary processor is waiting to be released from
95 * the holding pen - release it, then wait for it to flag
96 * that it has been released by resetting pen_release.
98 * Note that "pen_release" is the hardware CPU ID, whereas
99 * "cpu" is Linux's internal ID.
101 write_pen_release(cpu);
104 * Send the secondary CPU a soft interrupt, thereby causing
105 * the boot monitor to read the system wide flags register,
106 * and branch to the address found there.
108 gic_raise_softirq(cpumask_of(cpu), 1);
110 timeout = jiffies + (1 * HZ);
111 while (time_before(jiffies, timeout)) {
112 smp_rmb();
113 if (pen_release == -1)
114 break;
116 udelay(10);
120 * now the secondary core is starting up let it run its
121 * calibrations, then wait for it to finish
123 spin_unlock(&boot_lock);
125 return pen_release != -1 ? -ENOSYS : 0;
129 * Initialise the CPU possible map early - this describes the CPUs
130 * which may be present or become present in the system.
133 void __init smp_init_cpus(void)
135 void __iomem *scu_base = scu_base_addr();
136 unsigned int i, ncores;
138 ncores = scu_base ? scu_get_core_count(scu_base) : 1;
140 /* sanity check */
141 if (ncores > NR_CPUS) {
142 printk(KERN_WARNING
143 "EXYNOS4: no. of cores (%d) greater than configured "
144 "maximum of %d - clipping\n",
145 ncores, NR_CPUS);
146 ncores = NR_CPUS;
149 for (i = 0; i < ncores; i++)
150 set_cpu_possible(i, true);
152 set_smp_cross_call(gic_raise_softirq);
155 void __init platform_smp_prepare_cpus(unsigned int max_cpus)
157 int i;
160 * Initialise the present map, which describes the set of CPUs
161 * actually populated at the present time.
163 for (i = 0; i < max_cpus; i++)
164 set_cpu_present(i, true);
166 scu_enable(scu_base_addr());
169 * Write the address of secondary startup into the
170 * system-wide flags register. The boot monitor waits
171 * until it receives a soft interrupt, and then the
172 * secondary CPU branches to this address.
174 __raw_writel(BSYM(virt_to_phys(exynos4_secondary_startup)), S5P_VA_SYSRAM);