ARM: 7409/1: Do not call flush_cache_user_range with mmap_sem held
[linux/fpc-iii.git] / arch / arm / mach-omap2 / sdrc2xxx.c
blobccdb010f169d32004caa0c7fa9940e75f44f2f27
1 /*
2 * linux/arch/arm/mach-omap2/sdrc2xxx.c
4 * SDRAM timing related functions for OMAP2xxx
6 * Copyright (C) 2005, 2008 Texas Instruments Inc.
7 * Copyright (C) 2005, 2008 Nokia Corporation
9 * Tony Lindgren <tony@atomide.com>
10 * Paul Walmsley
11 * Richard Woodruff <r-woodruff2@ti.com>
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
18 #include <linux/module.h>
19 #include <linux/kernel.h>
20 #include <linux/device.h>
21 #include <linux/list.h>
22 #include <linux/errno.h>
23 #include <linux/delay.h>
24 #include <linux/clk.h>
25 #include <linux/io.h>
27 #include <plat/common.h>
28 #include <plat/clock.h>
29 #include <plat/sram.h>
31 #include "prm2xxx_3xxx.h"
32 #include "clock.h"
33 #include <plat/sdrc.h>
34 #include "sdrc.h"
36 /* Memory timing, DLL mode flags */
37 #define M_DDR 1
38 #define M_LOCK_CTRL (1 << 2)
39 #define M_UNLOCK 0
40 #define M_LOCK 1
43 static struct memory_timings mem_timings;
44 static u32 curr_perf_level = CORE_CLK_SRC_DPLL_X2;
46 static u32 omap2xxx_sdrc_get_slow_dll_ctrl(void)
48 return mem_timings.slow_dll_ctrl;
51 static u32 omap2xxx_sdrc_get_fast_dll_ctrl(void)
53 return mem_timings.fast_dll_ctrl;
56 static u32 omap2xxx_sdrc_get_type(void)
58 return mem_timings.m_type;
62 * Check the DLL lock state, and return tue if running in unlock mode.
63 * This is needed to compensate for the shifted DLL value in unlock mode.
65 u32 omap2xxx_sdrc_dll_is_unlocked(void)
67 /* dlla and dllb are a set */
68 u32 dll_state = sdrc_read_reg(SDRC_DLLA_CTRL);
70 if ((dll_state & (1 << 2)) == (1 << 2))
71 return 1;
72 else
73 return 0;
77 * 'level' is the value to store to CM_CLKSEL2_PLL.CORE_CLK_SRC.
78 * Practical values are CORE_CLK_SRC_DPLL (for CORE_CLK = DPLL_CLK) or
79 * CORE_CLK_SRC_DPLL_X2 (for CORE_CLK = * DPLL_CLK * 2)
81 * Used by the clock framework during CORE DPLL changes
83 u32 omap2xxx_sdrc_reprogram(u32 level, u32 force)
85 u32 dll_ctrl, m_type;
86 u32 prev = curr_perf_level;
87 unsigned long flags;
89 if ((curr_perf_level == level) && !force)
90 return prev;
92 if (level == CORE_CLK_SRC_DPLL)
93 dll_ctrl = omap2xxx_sdrc_get_slow_dll_ctrl();
94 else if (level == CORE_CLK_SRC_DPLL_X2)
95 dll_ctrl = omap2xxx_sdrc_get_fast_dll_ctrl();
96 else
97 return prev;
99 m_type = omap2xxx_sdrc_get_type();
101 local_irq_save(flags);
103 * XXX These calls should be abstracted out through a
104 * prm2xxx.c function
106 if (cpu_is_omap2420())
107 __raw_writel(0xffff, OMAP2420_PRCM_VOLTSETUP);
108 else
109 __raw_writel(0xffff, OMAP2430_PRCM_VOLTSETUP);
110 omap2_sram_reprogram_sdrc(level, dll_ctrl, m_type);
111 curr_perf_level = level;
112 local_irq_restore(flags);
114 return prev;
117 /* Used by the clock framework during CORE DPLL changes */
118 void omap2xxx_sdrc_init_params(u32 force_lock_to_unlock_mode)
120 unsigned long dll_cnt;
121 u32 fast_dll = 0;
123 /* DDR = 1, SDR = 0 */
124 mem_timings.m_type = !((sdrc_read_reg(SDRC_MR_0) & 0x3) == 0x1);
126 /* 2422 es2.05 and beyond has a single SIP DDR instead of 2 like others.
127 * In the case of 2422, its ok to use CS1 instead of CS0.
129 if (cpu_is_omap2422())
130 mem_timings.base_cs = 1;
131 else
132 mem_timings.base_cs = 0;
134 if (mem_timings.m_type != M_DDR)
135 return;
137 /* With DDR we need to determine the low frequency DLL value */
138 if (((mem_timings.fast_dll_ctrl & (1 << 2)) == M_LOCK_CTRL))
139 mem_timings.dll_mode = M_UNLOCK;
140 else
141 mem_timings.dll_mode = M_LOCK;
143 if (mem_timings.base_cs == 0) {
144 fast_dll = sdrc_read_reg(SDRC_DLLA_CTRL);
145 dll_cnt = sdrc_read_reg(SDRC_DLLA_STATUS) & 0xff00;
146 } else {
147 fast_dll = sdrc_read_reg(SDRC_DLLB_CTRL);
148 dll_cnt = sdrc_read_reg(SDRC_DLLB_STATUS) & 0xff00;
150 if (force_lock_to_unlock_mode) {
151 fast_dll &= ~0xff00;
152 fast_dll |= dll_cnt; /* Current lock mode */
154 /* set fast timings with DLL filter disabled */
155 mem_timings.fast_dll_ctrl = (fast_dll | (3 << 8));
157 /* No disruptions, DDR will be offline & C-ABI not followed */
158 omap2_sram_ddr_init(&mem_timings.slow_dll_ctrl,
159 mem_timings.fast_dll_ctrl,
160 mem_timings.base_cs,
161 force_lock_to_unlock_mode);
162 mem_timings.slow_dll_ctrl &= 0xff00; /* Keep lock value */
164 /* Turn status into unlock ctrl */
165 mem_timings.slow_dll_ctrl |=
166 ((mem_timings.fast_dll_ctrl & 0xF) | (1 << 2));
168 /* 90 degree phase for anything below 133Mhz + disable DLL filter */
169 mem_timings.slow_dll_ctrl |= ((1 << 1) | (3 << 8));