1 /* arch/sparc/kernel/entry.S: Sparc trap low-level entry points.
3 * Copyright (C) 1995, 2007 David S. Miller (davem@davemloft.net)
4 * Copyright (C) 1996 Eddie C. Dost (ecd@skynet.be)
5 * Copyright (C) 1996 Miguel de Icaza (miguel@nuclecu.unam.mx)
6 * Copyright (C) 1996-1999 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
7 * Copyright (C) 1997 Anton Blanchard (anton@progsoc.uts.edu.au)
10 #include <linux/errno.h>
15 #include <asm/contregs.h>
16 #include <asm/ptrace.h>
17 #include <asm/asm-offsets.h>
19 #include <asm/vaddrs.h>
20 #include <asm/memreg.h>
22 #include <asm/pgtable.h>
23 #include <asm/pgtsun4c.h>
24 #include <asm/winmacro.h>
25 #include <asm/signal.h>
28 #include <asm/thread_info.h>
29 #include <asm/param.h>
30 #include <asm/unistd.h>
32 #include <asm/asmmacro.h>
36 /* These are just handy. */
37 #define _SV save %sp, -STACKFRAME_SZ, %sp
40 #define FLUSH_ALL_KERNEL_WINDOWS \
41 _SV; _SV; _SV; _SV; _SV; _SV; _SV; \
42 _RS; _RS; _RS; _RS; _RS; _RS; _RS;
48 .globl arch_kgdb_breakpoint
49 .type arch_kgdb_breakpoint,#function
54 .size arch_kgdb_breakpoint,.-arch_kgdb_breakpoint
57 #if defined(CONFIG_BLK_DEV_FD) || defined(CONFIG_BLK_DEV_FD_MODULE)
62 * This code cannot touch registers %l0 %l1 and %l2
63 * because SAVE_ALL depends on their values. It depends
64 * on %l3 also, but we regenerate it before a call.
65 * Other registers are:
66 * %l3 -- base address of fdc registers
68 * %l5 -- scratch for ld/st address
70 * %l7 -- scratch [floppy byte, ld/st address, aux. data]
73 /* Do we have work to do? */
74 sethi %hi(doing_pdma), %l7
75 ld [%l7 + %lo(doing_pdma)], %l7
80 /* Load fdc register base */
81 sethi %hi(fdc_status), %l3
82 ld [%l3 + %lo(fdc_status)], %l3
84 /* Setup register addresses */
85 sethi %hi(pdma_vaddr), %l5 ! transfer buffer
86 ld [%l5 + %lo(pdma_vaddr)], %l4
87 sethi %hi(pdma_size), %l5 ! bytes to go
88 ld [%l5 + %lo(pdma_size)], %l6
92 andcc %l7, 0x80, %g0 ! Does fifo still have data
93 bz floppy_fifo_emptied ! fifo has been emptied...
94 andcc %l7, 0x20, %g0 ! in non-dma mode still?
95 bz floppy_overrun ! nope, overrun
96 andcc %l7, 0x40, %g0 ! 0=write 1=read
100 /* Ok, actually read this byte */
111 /* Ok, actually write this byte */
118 /* fall through... */
120 sethi %hi(pdma_vaddr), %l5
121 st %l4, [%l5 + %lo(pdma_vaddr)]
122 sethi %hi(pdma_size), %l5
123 st %l6, [%l5 + %lo(pdma_size)]
124 /* Flip terminal count pin */
125 set auxio_register, %l7
128 set sparc_cpu_model, %l5
130 subcc %l5, 1, %g0 /* enum { sun4c = 1 }; */
146 /* Kill some time so the bits set */
152 /* Prevent recursion */
153 sethi %hi(doing_pdma), %l7
155 st %g0, [%l7 + %lo(doing_pdma)]
157 /* We emptied the FIFO, but we haven't read everything
158 * as of yet. Store the current transfer address and
159 * bytes left to read so we can continue when the next
163 sethi %hi(pdma_vaddr), %l5
164 st %l4, [%l5 + %lo(pdma_vaddr)]
165 sethi %hi(pdma_size), %l7
166 st %l6, [%l7 + %lo(pdma_size)]
168 /* Restore condition codes */
176 sethi %hi(pdma_vaddr), %l5
177 st %l4, [%l5 + %lo(pdma_vaddr)]
178 sethi %hi(pdma_size), %l5
179 st %l6, [%l5 + %lo(pdma_size)]
180 /* Prevent recursion */
181 sethi %hi(doing_pdma), %l7
182 st %g0, [%l7 + %lo(doing_pdma)]
184 /* fall through... */
189 /* Set all IRQs off. */
196 mov 11, %o0 ! floppy irq level (unused anyway)
197 mov %g0, %o1 ! devid is not used in fast interrupts
198 call sparc_floppy_irq
199 add %sp, STACKFRAME_SZ, %o2 ! struct pt_regs *regs
203 #endif /* (CONFIG_BLK_DEV_FD) */
205 /* Bad trap handler */
206 .globl bad_trap_handler
213 add %sp, STACKFRAME_SZ, %o0 ! pt_regs
215 mov %l7, %o1 ! trap number
219 /* For now all IRQ's not registered get sent here. handler_irq() will
220 * see if a routine is registered to handle this interrupt and if not
221 * it will say so on the console.
225 .globl real_irq_entry, patch_handler_irq
230 .globl patchme_maybe_smp_msg
233 patchme_maybe_smp_msg:
244 mov %l7, %o0 ! irq level
247 add %sp, STACKFRAME_SZ, %o1 ! pt_regs ptr
248 or %l0, PSR_PIL, %g2 ! restore PIL after handler_irq
249 wr %g2, PSR_ET, %psr ! keep ET up
255 /* SMP per-cpu ticker interrupts are handled specially. */
257 bne real_irq_continue+4
263 call smp4m_percpu_timer_interrupt
264 add %sp, STACKFRAME_SZ, %o0
269 /* Here is where we check for possible SMP IPI passed to us
270 * on some level other than 15 which is the NMI and only used
271 * for cross calls. That has a separate entry point below.
273 * IPIs are sent on Level 12, 13 and 14. See IRQ_IPI_*.
276 GET_PROCESSOR4M_ID(o3)
277 sethi %hi(sun4m_irq_percpu), %l5
279 or %l5, %lo(sun4m_irq_percpu), %o5
280 sethi %hi(0x70000000), %o2 ! Check all soft-IRQs
282 ld [%o1 + 0x00], %o3 ! sun4m_irq_percpu[cpu]->pending
287 st %o2, [%o1 + 0x04] ! sun4m_irq_percpu[cpu]->clear=0x70000000
289 ld [%o1 + 0x00], %g0 ! sun4m_irq_percpu[cpu]->pending
296 srl %o3, 28, %o2 ! shift for simpler checks below
297 maybe_smp4m_msg_check_single:
299 beq,a maybe_smp4m_msg_check_mask
301 call smp_call_function_single_interrupt
304 maybe_smp4m_msg_check_mask:
305 beq,a maybe_smp4m_msg_check_resched
307 call smp_call_function_interrupt
310 maybe_smp4m_msg_check_resched:
311 /* rescheduling is done in RESTORE_ALL regardless, but incr stats */
312 beq,a maybe_smp4m_msg_out
314 call smp_resched_interrupt
320 .globl linux_trap_ipi15_sun4m
321 linux_trap_ipi15_sun4m:
323 sethi %hi(0x80000000), %o2
324 GET_PROCESSOR4M_ID(o0)
325 sethi %hi(sun4m_irq_percpu), %l5
326 or %l5, %lo(sun4m_irq_percpu), %o5
329 ld [%o5 + 0x00], %o3 ! sun4m_irq_percpu[cpu]->pending
331 be 1f ! Must be an NMI async memory error
332 st %o2, [%o5 + 0x04] ! sun4m_irq_percpu[cpu]->clear=0x80000000
334 ld [%o5 + 0x00], %g0 ! sun4m_irq_percpu[cpu]->pending
341 call smp4m_cross_call_irq
343 b ret_trap_lockless_ipi
346 /* NMI async memory error handling. */
347 sethi %hi(0x80000000), %l4
348 sethi %hi(sun4m_irq_global), %o5
349 ld [%o5 + %lo(sun4m_irq_global)], %l5
350 st %l4, [%l5 + 0x0c] ! sun4m_irq_global->mask_set=0x80000000
352 ld [%l5 + 0x00], %g0 ! sun4m_irq_global->pending
361 st %l4, [%l5 + 0x08] ! sun4m_irq_global->mask_clear=0x80000000
363 ld [%l5 + 0x00], %g0 ! sun4m_irq_global->pending
368 /* SMP per-cpu ticker interrupts are handled specially. */
372 sethi %hi(CC_ICLR), %o0
373 sethi %hi(1 << 14), %o1
374 or %o0, %lo(CC_ICLR), %o0
375 stha %o1, [%o0] ASI_M_MXCC /* Clear PIL 14 in MXCC's ICLR */
380 call smp4d_percpu_timer_interrupt
381 add %sp, STACKFRAME_SZ, %o0
387 .globl linux_trap_ipi15_sun4d
388 linux_trap_ipi15_sun4d:
390 sethi %hi(CC_BASE), %o4
391 sethi %hi(MXCC_ERR_ME|MXCC_ERR_PEW|MXCC_ERR_ASE|MXCC_ERR_PEE), %o2
392 or %o4, (CC_EREG - CC_BASE), %o0
393 ldda [%o0] ASI_M_MXCC, %o0
396 sethi %hi(BB_STAT2), %o2
397 lduba [%o2] ASI_M_CTL, %o2
398 andcc %o2, BB_STAT2_MASK, %g0
400 or %o4, (CC_ICLR - CC_BASE), %o0
401 sethi %hi(1 << 15), %o1
402 stha %o1, [%o0] ASI_M_MXCC /* Clear PIL 15 in MXCC's ICLR */
408 call smp4d_cross_call_irq
410 b ret_trap_lockless_ipi
417 lduha [%l4] ASI_M_MXCC, %l5
418 sethi %hi(1 << 15), %l7
420 stha %l5, [%l4] ASI_M_MXCC
424 #ifdef CONFIG_SPARC_LEON
426 .extern leon_ipi_interrupt
427 /* SMP per-cpu IPI interrupts are handled specially. */
435 call leonsmp_ipi_interrupt
436 add %sp, STACKFRAME_SZ, %o1 ! pt_regs
442 .globl linux_trap_ipi15_leon
443 linux_trap_ipi15_leon:
450 call leon_cross_call_irq
452 b ret_trap_lockless_ipi
455 #endif /* CONFIG_SPARC_LEON */
457 #endif /* CONFIG_SMP */
459 /* This routine handles illegal instructions and privileged
460 * instruction attempts from user code.
463 .globl bad_instruction
465 sethi %hi(0xc1f80000), %l4
467 sethi %hi(0x81d80000), %l7
473 wr %l0, PSR_ET, %psr ! re-enable traps
476 add %sp, STACKFRAME_SZ, %o0
479 call do_illegal_instruction
484 1: /* unimplemented flush - just skip */
489 .globl priv_instruction
496 add %sp, STACKFRAME_SZ, %o0
499 call do_priv_instruction
504 /* This routine handles unaligned data accesses. */
508 andcc %l0, PSR_PS, %g0
518 call kernel_unaligned_trap
519 add %sp, STACKFRAME_SZ, %o0
526 wr %l0, PSR_ET, %psr ! re-enable traps
530 call user_unaligned_trap
531 add %sp, STACKFRAME_SZ, %o0
535 /* This routine handles floating point disabled traps. */
537 .globl fpd_trap_handler
541 wr %l0, PSR_ET, %psr ! re-enable traps
544 add %sp, STACKFRAME_SZ, %o0
552 /* This routine handles Floating Point Exceptions. */
554 .globl fpe_trap_handler
556 set fpsave_magic, %l5
559 sethi %hi(fpsave), %l5
560 or %l5, %lo(fpsave), %l5
563 sethi %hi(fpsave_catch2), %l5
564 or %l5, %lo(fpsave_catch2), %l5
570 sethi %hi(fpsave_catch), %l5
571 or %l5, %lo(fpsave_catch), %l5
580 wr %l0, PSR_ET, %psr ! re-enable traps
583 add %sp, STACKFRAME_SZ, %o0
591 /* This routine handles Tag Overflow Exceptions. */
593 .globl do_tag_overflow
597 wr %l0, PSR_ET, %psr ! re-enable traps
600 add %sp, STACKFRAME_SZ, %o0
603 call handle_tag_overflow
608 /* This routine handles Watchpoint Exceptions. */
614 wr %l0, PSR_ET, %psr ! re-enable traps
617 add %sp, STACKFRAME_SZ, %o0
620 call handle_watchpoint
625 /* This routine handles Register Access Exceptions. */
631 wr %l0, PSR_ET, %psr ! re-enable traps
634 add %sp, STACKFRAME_SZ, %o0
637 call handle_reg_access
642 /* This routine handles Co-Processor Disabled Exceptions. */
644 .globl do_cp_disabled
648 wr %l0, PSR_ET, %psr ! re-enable traps
651 add %sp, STACKFRAME_SZ, %o0
654 call handle_cp_disabled
659 /* This routine handles Co-Processor Exceptions. */
661 .globl do_cp_exception
665 wr %l0, PSR_ET, %psr ! re-enable traps
668 add %sp, STACKFRAME_SZ, %o0
671 call handle_cp_exception
676 /* This routine handles Hardware Divide By Zero Exceptions. */
682 wr %l0, PSR_ET, %psr ! re-enable traps
685 add %sp, STACKFRAME_SZ, %o0
688 call handle_hw_divzero
694 .globl do_flush_windows
701 andcc %l0, PSR_PS, %g0
705 call flush_user_windows
708 /* Advance over the trap instruction. */
709 ld [%sp + STACKFRAME_SZ + PT_NPC], %l1
711 st %l1, [%sp + STACKFRAME_SZ + PT_PC]
712 st %l2, [%sp + STACKFRAME_SZ + PT_NPC]
716 .globl flush_patch_one
718 /* We get these for debugging routines using __builtin_return_address() */
721 FLUSH_ALL_KERNEL_WINDOWS
723 /* Advance over the trap instruction. */
724 ld [%sp + STACKFRAME_SZ + PT_NPC], %l1
726 st %l1, [%sp + STACKFRAME_SZ + PT_PC]
727 st %l2, [%sp + STACKFRAME_SZ + PT_NPC]
731 /* The getcc software trap. The user wants the condition codes from
732 * the %psr in register %g1.
736 .globl getcc_trap_handler
738 srl %l0, 20, %g1 ! give user
739 and %g1, 0xf, %g1 ! only ICC bits in %psr
740 jmp %l2 ! advance over trap instruction
741 rett %l2 + 0x4 ! like this...
743 /* The setcc software trap. The user has condition codes in %g1
744 * that it would like placed in the %psr. Be careful not to flip
745 * any unintentional bits!
749 .globl setcc_trap_handler
753 andn %l0, %l5, %l0 ! clear ICC bits in %psr
754 and %l4, %l5, %l4 ! clear non-ICC bits in user value
755 or %l4, %l0, %l4 ! or them in... mix mix mix
757 wr %l4, 0x0, %psr ! set new %psr
758 WRITE_PAUSE ! TI scumbags...
760 jmp %l2 ! advance over trap instruction
761 rett %l2 + 0x4 ! like this...
764 .globl linux_trap_nmi_sun4c
765 linux_trap_nmi_sun4c:
768 /* Ugh, we need to clear the IRQ line. This is now
769 * a very sun4c specific trap handler...
771 sethi %hi(interrupt_enable), %l5
772 ld [%l5 + %lo(interrupt_enable)], %l5
774 andn %l6, INTS_ENAB, %l6
777 /* Now it is safe to re-enable traps without recursion. */
782 /* Now call the c-code with the pt_regs frame ptr and the
783 * memory error registers as arguments. The ordering chosen
784 * here is due to unlatching semantics.
786 sethi %hi(AC_SYNC_ERR), %o0
788 lda [%o0] ASI_CONTROL, %o2 ! sync vaddr
790 lda [%o0] ASI_CONTROL, %o1 ! sync error
792 lda [%o0] ASI_CONTROL, %o4 ! async vaddr
794 lda [%o0] ASI_CONTROL, %o3 ! async error
796 add %sp, STACKFRAME_SZ, %o0
801 .globl invalid_segment_patch1_ff
802 .globl invalid_segment_patch2_ff
803 invalid_segment_patch1_ff: cmp %l4, 0xff
804 invalid_segment_patch2_ff: mov 0xff, %l3
807 .globl invalid_segment_patch1_1ff
808 .globl invalid_segment_patch2_1ff
809 invalid_segment_patch1_1ff: cmp %l4, 0x1ff
810 invalid_segment_patch2_1ff: mov 0x1ff, %l3
813 .globl num_context_patch1_16, num_context_patch2_16
814 num_context_patch1_16: mov 0x10, %l7
815 num_context_patch2_16: mov 0x10, %l7
818 .globl vac_linesize_patch_32
819 vac_linesize_patch_32: subcc %l7, 32, %l7
822 .globl vac_hwflush_patch1_on, vac_hwflush_patch2_on
825 * Ugly, but we can't use hardware flushing on the sun4 and we'd require
826 * two instructions (Anton)
828 vac_hwflush_patch1_on: addcc %l7, -PAGE_SIZE, %l7
830 vac_hwflush_patch2_on: sta %g0, [%l3 + %l7] ASI_HWFLUSHSEG
832 .globl invalid_segment_patch1, invalid_segment_patch2
833 .globl num_context_patch1
834 .globl vac_linesize_patch, vac_hwflush_patch1
835 .globl vac_hwflush_patch2
844 ! %l7 = 1 for textfault
845 ! We want error in %l5, vaddr in %l6
847 sethi %hi(AC_SYNC_ERR), %l4
848 add %l4, 0x4, %l6 ! AC_SYNC_VA in %l6
849 lda [%l6] ASI_CONTROL, %l5 ! Address
850 lda [%l4] ASI_CONTROL, %l6 ! Error, retained for a bit
852 andn %l5, 0xfff, %l5 ! Encode all info into l7
858 or %l4, %l7, %l7 ! l7 = [addr,write,txtfault]
860 andcc %l0, PSR_PS, %g0
861 be sun4c_fault_fromuser
862 andcc %l7, 1, %g0 ! Text fault?
865 sethi %hi(KERNBASE), %l4
871 blu sun4c_fault_fromuser
872 sethi %hi(~((1 << SUN4C_REAL_PGDIR_SHIFT) - 1)), %l4
874 /* If the kernel references a bum kernel pointer, or a pte which
875 * points to a non existent page in ram, we will run this code
876 * _forever_ and lock up the machine!!!!! So we must check for
877 * this condition, the AC_SYNC_ERR bits are what we must examine.
878 * Also a parity error would make this happen as well. So we just
879 * check that we are in fact servicing a tlb miss and not some
880 * other type of fault for the kernel.
883 be sun4c_fault_fromuser
886 /* Test for NULL pte_t * in vmalloc area. */
887 sethi %hi(VMALLOC_START), %l4
889 blu,a invalid_segment_patch1
890 lduXa [%l5] ASI_SEGMAP, %l4
892 sethi %hi(swapper_pg_dir), %l4
893 srl %l5, SUN4C_PGDIR_SHIFT, %l6
894 or %l4, %lo(swapper_pg_dir), %l4
897 andcc %l4, PAGE_MASK, %g0
898 be sun4c_fault_fromuser
899 lduXa [%l5] ASI_SEGMAP, %l4
901 invalid_segment_patch1:
904 sethi %hi(sun4c_kfree_ring), %l4
905 or %l4, %lo(sun4c_kfree_ring), %l4
907 deccc %l3 ! do we have a free entry?
908 bcs,a 2f ! no, unmap one.
909 sethi %hi(sun4c_kernel_ring), %l4
911 st %l3, [%l4 + 0x18] ! sun4c_kfree_ring.num_entries--
913 ld [%l4 + 0x00], %l6 ! entry = sun4c_kfree_ring.ringhd.next
914 st %l5, [%l6 + 0x08] ! entry->vaddr = address
916 ld [%l6 + 0x00], %l3 ! next = entry->next
917 ld [%l6 + 0x04], %l7 ! entry->prev
919 st %l7, [%l3 + 0x04] ! next->prev = entry->prev
920 st %l3, [%l7 + 0x00] ! entry->prev->next = next
922 sethi %hi(sun4c_kernel_ring), %l4
923 or %l4, %lo(sun4c_kernel_ring), %l4
924 ! head = &sun4c_kernel_ring.ringhd
926 ld [%l4 + 0x00], %l7 ! head->next
928 st %l4, [%l6 + 0x04] ! entry->prev = head
929 st %l7, [%l6 + 0x00] ! entry->next = head->next
930 st %l6, [%l7 + 0x04] ! head->next->prev = entry
932 st %l6, [%l4 + 0x00] ! head->next = entry
935 inc %l3 ! sun4c_kernel_ring.num_entries++
941 or %l4, %lo(sun4c_kernel_ring), %l4
942 ! head = &sun4c_kernel_ring.ringhd
944 ld [%l4 + 0x04], %l6 ! entry = head->prev
946 ld [%l6 + 0x08], %l3 ! tmp = entry->vaddr
948 ! Flush segment from the cache.
949 sethi %hi((64 * 1024)), %l7
956 sta %g0, [%l3 + %l7] ASI_FLUSHSEG
958 st %l5, [%l6 + 0x08] ! entry->vaddr = address
960 ld [%l6 + 0x00], %l5 ! next = entry->next
961 ld [%l6 + 0x04], %l7 ! entry->prev
963 st %l7, [%l5 + 0x04] ! next->prev = entry->prev
964 st %l5, [%l7 + 0x00] ! entry->prev->next = next
965 st %l4, [%l6 + 0x04] ! entry->prev = head
967 ld [%l4 + 0x00], %l7 ! head->next
969 st %l7, [%l6 + 0x00] ! entry->next = head->next
970 st %l6, [%l7 + 0x04] ! head->next->prev = entry
971 st %l6, [%l4 + 0x00] ! head->next = entry
973 mov %l3, %l5 ! address = tmp
980 ldub [%l6 + 0x0c], %l3
981 or %l4, %l3, %l4 ! encode new vaddr/pseg into l4
983 sethi %hi(AC_CONTEXT), %l3
984 lduba [%l3] ASI_CONTROL, %l6
986 /* Invalidate old mapping, instantiate new mapping,
987 * for each context. Registers l6/l7 are live across
991 sethi %hi(AC_CONTEXT), %l3
992 stba %l7, [%l3] ASI_CONTROL
993 invalid_segment_patch2:
995 stXa %l3, [%l5] ASI_SEGMAP
998 stXa %l4, [%l3] ASI_SEGMAP
1000 sethi %hi(AC_CONTEXT), %l3
1001 stba %l6, [%l3] ASI_CONTROL
1003 andn %l4, 0x1ff, %l5
1006 sethi %hi(VMALLOC_START), %l4
1010 mov 1 << (SUN4C_REAL_PGDIR_SHIFT - PAGE_SHIFT), %l7
1012 sethi %hi(KERNBASE), %l6
1015 srl %l4, PAGE_SHIFT, %l4
1016 sethi %hi((SUN4C_PAGE_KERNEL & 0xf4000000)), %l3
1019 sethi %hi(PAGE_SIZE), %l4
1022 sta %l3, [%l5] ASI_PTE
1029 sethi %hi(sun4c_kernel_faults), %l4
1032 srl %l5, SUN4C_PGDIR_SHIFT, %l3
1033 sethi %hi(swapper_pg_dir), %l4
1034 or %l4, %lo(swapper_pg_dir), %l4
1037 and %l4, PAGE_MASK, %l4
1039 srl %l5, (PAGE_SHIFT - 2), %l6
1040 and %l6, ((SUN4C_PTRS_PER_PTE - 1) << 2), %l6
1043 sethi %hi(PAGE_SIZE), %l4
1048 sta %l3, [%l5] ASI_PTE
1053 sethi %hi(sun4c_kernel_faults), %l4
1055 ld [%l4 + %lo(sun4c_kernel_faults)], %l3
1057 st %l3, [%l4 + %lo(sun4c_kernel_faults)]
1059 /* Restore condition codes */
1065 sun4c_fault_fromuser:
1069 mov %l7, %o1 ! Decode the info from %l7
1071 and %o1, 1, %o1 ! arg2 = text_faultp
1073 and %o2, 2, %o2 ! arg3 = writep
1074 andn %o3, 0xfff, %o3 ! arg4 = faulting address
1076 wr %l0, PSR_ET, %psr
1080 add %sp, STACKFRAME_SZ, %o0 ! arg1 = pt_regs ptr
1090 lda [%l5] ASI_M_MMUREGS, %l6 ! read sfar first
1091 lda [%l4] ASI_M_MMUREGS, %l5 ! read sfsr last
1093 andn %l6, 0xfff, %l6
1094 srl %l5, 6, %l5 ! and encode all info into l7
1099 or %l6, %l7, %l7 ! l7 = [addr,write,txtfault]
1105 and %o1, 1, %o1 ! arg2 = text_faultp
1107 and %o2, 2, %o2 ! arg3 = writep
1108 andn %o3, 0xfff, %o3 ! arg4 = faulting address
1110 wr %l0, PSR_ET, %psr
1114 add %sp, STACKFRAME_SZ, %o0 ! arg1 = pt_regs ptr
1119 .globl sys_nis_syscall
1122 add %sp, STACKFRAME_SZ, %o0 ! pt_regs *regs arg
1123 call c_sys_nis_syscall
1130 add %sp, STACKFRAME_SZ, %o0 ! pt_regs *regs arg
1136 st %g0, [%sp + STACKFRAME_SZ + PT_I2]
1139 add %sp, STACKFRAME_SZ, %o0
1142 ld [%sp + STACKFRAME_SZ + PT_I0], %o0
1145 .globl sys_sparc_pipe
1148 add %sp, STACKFRAME_SZ, %o0 ! pt_regs *regs arg
1153 .globl sys_sigaltstack
1165 call do_sys_sigstack
1169 .globl sys_sigreturn
1172 add %sp, STACKFRAME_SZ, %o0
1174 ld [%curptr + TI_FLAGS], %l5
1175 andcc %l5, _TIF_SYSCALL_TRACE, %g0
1183 /* We don't want to muck with user registers like a
1184 * normal syscall, just return.
1189 .globl sys_rt_sigreturn
1191 call do_rt_sigreturn
1192 add %sp, STACKFRAME_SZ, %o0
1194 ld [%curptr + TI_FLAGS], %l5
1195 andcc %l5, _TIF_SYSCALL_TRACE, %g0
1199 add %sp, STACKFRAME_SZ, %o0
1204 /* We are returning to a signal handler. */
1207 /* Now that we have a real sys_clone, sys_fork() is
1208 * implemented in terms of it. Our _real_ implementation
1209 * of SunOS vfork() will use sys_vfork().
1211 * XXX These three should be consolidated into mostly shared
1212 * XXX code just like on sparc64... -DaveM
1215 .globl sys_fork, flush_patch_two
1219 FLUSH_ALL_KERNEL_WINDOWS;
1220 ld [%curptr + TI_TASK], %o4
1223 mov SIGCHLD, %o0 ! arg0: clone flags
1226 mov %fp, %o1 ! arg1: usp
1227 std %g4, [%o4 + AOFF_task_thread + AOFF_thread_fork_kpsr]
1228 add %sp, STACKFRAME_SZ, %o2 ! arg2: pt_regs ptr
1233 /* Whee, kernel threads! */
1234 .globl sys_clone, flush_patch_three
1238 FLUSH_ALL_KERNEL_WINDOWS;
1239 ld [%curptr + TI_TASK], %o4
1243 /* arg0,1: flags,usp -- loaded already */
1244 cmp %o1, 0x0 ! Is new_usp NULL?
1248 mov %fp, %o1 ! yes, use callers usp
1249 andn %o1, 7, %o1 ! no, align to 8 bytes
1251 std %g4, [%o4 + AOFF_task_thread + AOFF_thread_fork_kpsr]
1252 add %sp, STACKFRAME_SZ, %o2 ! arg2: pt_regs ptr
1257 /* Whee, real vfork! */
1258 .globl sys_vfork, flush_patch_four
1261 FLUSH_ALL_KERNEL_WINDOWS;
1262 ld [%curptr + TI_TASK], %o4
1267 std %g4, [%o4 + AOFF_task_thread + AOFF_thread_fork_kpsr]
1268 sethi %hi(0x4000 | 0x0100 | SIGCHLD), %o0
1270 or %o0, %lo(0x4000 | 0x0100 | SIGCHLD), %o0
1271 sethi %hi(sparc_do_fork), %l1
1273 jmpl %l1 + %lo(sparc_do_fork), %g0
1274 add %sp, STACKFRAME_SZ, %o2
1277 linux_sparc_ni_syscall:
1278 sethi %hi(sys_ni_syscall), %l7
1279 b syscall_is_too_hard
1280 or %l7, %lo(sys_ni_syscall), %l7
1290 linux_syscall_trace:
1291 add %sp, STACKFRAME_SZ, %o0
1304 .globl ret_from_fork
1307 ld [%g3 + TI_TASK], %o0
1309 ld [%sp + STACKFRAME_SZ + PT_I0], %o0
1311 /* Linux native system calls enter here... */
1313 .globl linux_sparc_syscall
1314 linux_sparc_syscall:
1315 sethi %hi(PSR_SYSCALL), %l4
1317 /* Direct access to user regs, must faster. */
1318 cmp %g1, NR_syscalls
1319 bgeu linux_sparc_ni_syscall
1323 bne linux_fast_syscall
1324 /* Just do first insn from SAVE_ALL in the delay slot */
1326 syscall_is_too_hard:
1330 wr %l0, PSR_ET, %psr
1335 ld [%curptr + TI_FLAGS], %l5
1337 andcc %l5, _TIF_SYSCALL_TRACE, %g0
1339 bne linux_syscall_trace
1346 st %o0, [%sp + STACKFRAME_SZ + PT_I0]
1349 ld [%curptr + TI_FLAGS], %l6
1350 cmp %o0, -ERESTART_RESTARTBLOCK
1351 ld [%sp + STACKFRAME_SZ + PT_PSR], %g3
1354 andcc %l6, _TIF_SYSCALL_TRACE, %g0
1356 /* System call success, clear Carry condition code. */
1359 st %g3, [%sp + STACKFRAME_SZ + PT_PSR]
1360 bne linux_syscall_trace2
1361 ld [%sp + STACKFRAME_SZ + PT_NPC], %l1 /* pc = npc */
1362 add %l1, 0x4, %l2 /* npc = npc+4 */
1363 st %l1, [%sp + STACKFRAME_SZ + PT_PC]
1365 st %l2, [%sp + STACKFRAME_SZ + PT_NPC]
1367 /* System call failure, set Carry condition code.
1368 * Also, get abs(errno) to return to the process.
1372 st %o0, [%sp + STACKFRAME_SZ + PT_I0]
1374 st %g3, [%sp + STACKFRAME_SZ + PT_PSR]
1375 bne linux_syscall_trace2
1376 ld [%sp + STACKFRAME_SZ + PT_NPC], %l1 /* pc = npc */
1377 add %l1, 0x4, %l2 /* npc = npc+4 */
1378 st %l1, [%sp + STACKFRAME_SZ + PT_PC]
1380 st %l2, [%sp + STACKFRAME_SZ + PT_NPC]
1382 linux_syscall_trace2:
1383 add %sp, STACKFRAME_SZ, %o0
1386 add %l1, 0x4, %l2 /* npc = npc+4 */
1387 st %l1, [%sp + STACKFRAME_SZ + PT_PC]
1389 st %l2, [%sp + STACKFRAME_SZ + PT_NPC]
1392 /* Saving and restoring the FPU state is best done from lowlevel code.
1394 * void fpsave(unsigned long *fpregs, unsigned long *fsr,
1395 * void *fpqueue, unsigned long *fpqdepth)
1400 st %fsr, [%o1] ! this can trap on us if fpu is in bogon state
1407 /* We have an fpqueue to save. */
1421 std %f0, [%o0 + 0x00]
1422 std %f2, [%o0 + 0x08]
1423 std %f4, [%o0 + 0x10]
1424 std %f6, [%o0 + 0x18]
1425 std %f8, [%o0 + 0x20]
1426 std %f10, [%o0 + 0x28]
1427 std %f12, [%o0 + 0x30]
1428 std %f14, [%o0 + 0x38]
1429 std %f16, [%o0 + 0x40]
1430 std %f18, [%o0 + 0x48]
1431 std %f20, [%o0 + 0x50]
1432 std %f22, [%o0 + 0x58]
1433 std %f24, [%o0 + 0x60]
1434 std %f26, [%o0 + 0x68]
1435 std %f28, [%o0 + 0x70]
1437 std %f30, [%o0 + 0x78]
1439 /* Thanks for Theo Deraadt and the authors of the Sprite/netbsd/openbsd
1440 * code for pointing out this possible deadlock, while we save state
1441 * above we could trap on the fsr store so our low level fpu trap
1442 * code has to know how to deal with this.
1452 /* void fpload(unsigned long *fpregs, unsigned long *fsr); */
1456 ldd [%o0 + 0x00], %f0
1457 ldd [%o0 + 0x08], %f2
1458 ldd [%o0 + 0x10], %f4
1459 ldd [%o0 + 0x18], %f6
1460 ldd [%o0 + 0x20], %f8
1461 ldd [%o0 + 0x28], %f10
1462 ldd [%o0 + 0x30], %f12
1463 ldd [%o0 + 0x38], %f14
1464 ldd [%o0 + 0x40], %f16
1465 ldd [%o0 + 0x48], %f18
1466 ldd [%o0 + 0x50], %f20
1467 ldd [%o0 + 0x58], %f22
1468 ldd [%o0 + 0x60], %f24
1469 ldd [%o0 + 0x68], %f26
1470 ldd [%o0 + 0x70], %f28
1471 ldd [%o0 + 0x78], %f30
1476 /* __ndelay and __udelay take two arguments:
1477 * 0 - nsecs or usecs to delay
1478 * 1 - per_cpu udelay_val (loops per jiffy)
1480 * Note that ndelay gives HZ times higher resolution but has a 10ms
1481 * limit. udelay can handle up to 1s.
1485 save %sp, -STACKFRAME_SZ, %sp
1487 call .umul ! round multiplier up so large ns ok
1488 mov 0x1ae, %o1 ! 2**32 / (1 000 000 000 / HZ)
1490 mov %i1, %o1 ! udelay_val
1492 mov %o1, %o0 ! >>32 later for better resolution
1496 save %sp, -STACKFRAME_SZ, %sp
1498 sethi %hi(0x10c7), %o1 ! round multiplier up so large us ok
1500 or %o1, %lo(0x10c7), %o1 ! 2**32 / 1 000 000
1502 mov %i1, %o1 ! udelay_val
1503 sethi %hi(0x028f4b62), %l0 ! Add in rounding constant * 2**32,
1504 or %g0, %lo(0x028f4b62), %l0
1505 addcc %o0, %l0, %o0 ! 2**32 * 0.009 999
1510 mov HZ, %o0 ! >>32 earlier for wider range
1521 /* Handle a software breakpoint */
1522 /* We have to inform parent that child has stopped */
1524 .globl breakpoint_trap
1528 wr %l0, PSR_ET, %psr
1531 st %i0, [%sp + STACKFRAME_SZ + PT_G0] ! for restarting syscalls
1532 call sparc_breakpoint
1533 add %sp, STACKFRAME_SZ, %o0
1539 .globl kgdb_trap_low
1540 .type kgdb_trap_low,#function
1544 wr %l0, PSR_ET, %psr
1548 add %sp, STACKFRAME_SZ, %o0
1551 .size kgdb_trap_low,.-kgdb_trap_low
1555 .globl flush_patch_exception
1556 flush_patch_exception:
1557 FLUSH_ALL_KERNEL_WINDOWS;
1559 jmpl %o7 + 0xc, %g0 ! see asm-sparc/processor.h
1560 mov 1, %g1 ! signal EFAULT condition
1563 .globl kill_user_windows, kuw_patch1_7win
1565 kuw_patch1_7win: sll %o3, 6, %o3
1567 /* No matter how much overhead this routine has in the worst
1568 * case scenerio, it is several times better than taking the
1569 * traps with the old method of just doing flush_user_windows().
1572 ld [%g6 + TI_UWINMASK], %o0 ! get current umask
1573 orcc %g0, %o0, %g0 ! if no bits set, we are done
1574 be 3f ! nothing to do
1575 rd %psr, %o5 ! must clear interrupts
1576 or %o5, PSR_PIL, %o4 ! or else that could change
1577 wr %o4, 0x0, %psr ! the uwinmask state
1578 WRITE_PAUSE ! burn them cycles
1580 ld [%g6 + TI_UWINMASK], %o0 ! get consistent state
1581 orcc %g0, %o0, %g0 ! did an interrupt come in?
1582 be 4f ! yep, we are done
1583 rd %wim, %o3 ! get current wim
1584 srl %o3, 1, %o4 ! simulate a save
1586 sll %o3, 7, %o3 ! compute next wim
1587 or %o4, %o3, %o3 ! result
1588 andncc %o0, %o3, %o0 ! clean this bit in umask
1589 bne kuw_patch1 ! not done yet
1590 srl %o3, 1, %o4 ! begin another save simulation
1591 wr %o3, 0x0, %wim ! set the new wim
1592 st %g0, [%g6 + TI_UWINMASK] ! clear uwinmask
1594 wr %o5, 0x0, %psr ! re-enable interrupts
1595 WRITE_PAUSE ! burn baby burn
1598 st %g0, [%g6 + TI_W_SAVED] ! no windows saved
1601 .globl restore_current
1603 LOAD_CURRENT(g6, o0)
1607 #ifdef CONFIG_PCIC_PCI
1608 #include <asm/pcic.h>
1611 .globl linux_trap_ipi15_pcic
1612 linux_trap_ipi15_pcic:
1617 * First deactivate NMI
1618 * or we cannot drop ET, cannot get window spill traps.
1619 * The busy loop is necessary because the PIO error
1620 * sometimes does not go away quickly and we trap again.
1622 sethi %hi(pcic_regs), %o1
1623 ld [%o1 + %lo(pcic_regs)], %o2
1625 ! Get pending status for printouts later.
1626 ld [%o2 + PCI_SYS_INT_PENDING], %o0
1628 mov PCI_SYS_INT_PENDING_CLEAR_ALL, %o1
1629 stb %o1, [%o2 + PCI_SYS_INT_PENDING_CLEAR]
1631 ld [%o2 + PCI_SYS_INT_PENDING], %o1
1632 andcc %o1, ((PCI_SYS_INT_PENDING_PIO|PCI_SYS_INT_PENDING_PCI)>>24), %g0
1636 or %l0, PSR_PIL, %l4
1639 wr %l4, PSR_ET, %psr
1643 add %sp, STACKFRAME_SZ, %o1 ! struct pt_regs *regs
1646 .globl pcic_nmi_trap_patch
1647 pcic_nmi_trap_patch:
1648 sethi %hi(linux_trap_ipi15_pcic), %l3
1649 jmpl %l3 + %lo(linux_trap_ipi15_pcic), %g0
1653 #endif /* CONFIG_PCIC_PCI */
1657 save %sp, -0x40, %sp
1658 save %sp, -0x40, %sp
1659 save %sp, -0x40, %sp
1660 save %sp, -0x40, %sp
1661 save %sp, -0x40, %sp
1662 save %sp, -0x40, %sp
1663 save %sp, -0x40, %sp
1673 /* End of entry.S */