2 * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
4 * Note: This driver is a cleanroom reimplementation based on reverse
5 * engineered documentation written by Carl-Daniel Hailfinger
6 * and Andrew de Quincey.
8 * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
9 * trademarks of NVIDIA Corporation in the United States and other
12 * Copyright (C) 2003,4,5 Manfred Spraul
13 * Copyright (C) 2004 Andrew de Quincey (wol support)
14 * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
15 * IRQ rate fixes, bigendian fixes, cleanups, verification)
16 * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
18 * This program is free software; you can redistribute it and/or modify
19 * it under the terms of the GNU General Public License as published by
20 * the Free Software Foundation; either version 2 of the License, or
21 * (at your option) any later version.
23 * This program is distributed in the hope that it will be useful,
24 * but WITHOUT ANY WARRANTY; without even the implied warranty of
25 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 * GNU General Public License for more details.
28 * You should have received a copy of the GNU General Public License
29 * along with this program; if not, write to the Free Software
30 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
33 * We suspect that on some hardware no TX done interrupts are generated.
34 * This means recovery from netif_stop_queue only happens if the hw timer
35 * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
36 * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
37 * If your hardware reliably generates tx done interrupts, then you can remove
38 * DEV_NEED_TIMERIRQ from the driver_data flags.
39 * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
40 * superfluous timer interrupts from the nic.
43 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
45 #define FORCEDETH_VERSION "0.64"
46 #define DRV_NAME "forcedeth"
48 #include <linux/module.h>
49 #include <linux/types.h>
50 #include <linux/pci.h>
51 #include <linux/interrupt.h>
52 #include <linux/netdevice.h>
53 #include <linux/etherdevice.h>
54 #include <linux/delay.h>
55 #include <linux/sched.h>
56 #include <linux/spinlock.h>
57 #include <linux/ethtool.h>
58 #include <linux/timer.h>
59 #include <linux/skbuff.h>
60 #include <linux/mii.h>
61 #include <linux/random.h>
62 #include <linux/init.h>
63 #include <linux/if_vlan.h>
64 #include <linux/dma-mapping.h>
65 #include <linux/slab.h>
66 #include <linux/uaccess.h>
67 #include <linux/prefetch.h>
71 #include <asm/system.h>
73 #define TX_WORK_PER_LOOP 64
74 #define RX_WORK_PER_LOOP 64
80 #define DEV_NEED_TIMERIRQ 0x0000001 /* set the timer irq flag in the irq mask */
81 #define DEV_NEED_LINKTIMER 0x0000002 /* poll link settings. Relies on the timer irq */
82 #define DEV_HAS_LARGEDESC 0x0000004 /* device supports jumbo frames and needs packet format 2 */
83 #define DEV_HAS_HIGH_DMA 0x0000008 /* device supports 64bit dma */
84 #define DEV_HAS_CHECKSUM 0x0000010 /* device supports tx and rx checksum offloads */
85 #define DEV_HAS_VLAN 0x0000020 /* device supports vlan tagging and striping */
86 #define DEV_HAS_MSI 0x0000040 /* device supports MSI */
87 #define DEV_HAS_MSI_X 0x0000080 /* device supports MSI-X */
88 #define DEV_HAS_POWER_CNTRL 0x0000100 /* device supports power savings */
89 #define DEV_HAS_STATISTICS_V1 0x0000200 /* device supports hw statistics version 1 */
90 #define DEV_HAS_STATISTICS_V2 0x0000400 /* device supports hw statistics version 2 */
91 #define DEV_HAS_STATISTICS_V3 0x0000800 /* device supports hw statistics version 3 */
92 #define DEV_HAS_STATISTICS_V12 0x0000600 /* device supports hw statistics version 1 and 2 */
93 #define DEV_HAS_STATISTICS_V123 0x0000e00 /* device supports hw statistics version 1, 2, and 3 */
94 #define DEV_HAS_TEST_EXTENDED 0x0001000 /* device supports extended diagnostic test */
95 #define DEV_HAS_MGMT_UNIT 0x0002000 /* device supports management unit */
96 #define DEV_HAS_CORRECT_MACADDR 0x0004000 /* device supports correct mac address order */
97 #define DEV_HAS_COLLISION_FIX 0x0008000 /* device supports tx collision fix */
98 #define DEV_HAS_PAUSEFRAME_TX_V1 0x0010000 /* device supports tx pause frames version 1 */
99 #define DEV_HAS_PAUSEFRAME_TX_V2 0x0020000 /* device supports tx pause frames version 2 */
100 #define DEV_HAS_PAUSEFRAME_TX_V3 0x0040000 /* device supports tx pause frames version 3 */
101 #define DEV_NEED_TX_LIMIT 0x0080000 /* device needs to limit tx */
102 #define DEV_NEED_TX_LIMIT2 0x0180000 /* device needs to limit tx, expect for some revs */
103 #define DEV_HAS_GEAR_MODE 0x0200000 /* device supports gear mode */
104 #define DEV_NEED_PHY_INIT_FIX 0x0400000 /* device needs specific phy workaround */
105 #define DEV_NEED_LOW_POWER_FIX 0x0800000 /* device needs special power up workaround */
106 #define DEV_NEED_MSI_FIX 0x1000000 /* device needs msi workaround */
109 NvRegIrqStatus
= 0x000,
110 #define NVREG_IRQSTAT_MIIEVENT 0x040
111 #define NVREG_IRQSTAT_MASK 0x83ff
112 NvRegIrqMask
= 0x004,
113 #define NVREG_IRQ_RX_ERROR 0x0001
114 #define NVREG_IRQ_RX 0x0002
115 #define NVREG_IRQ_RX_NOBUF 0x0004
116 #define NVREG_IRQ_TX_ERR 0x0008
117 #define NVREG_IRQ_TX_OK 0x0010
118 #define NVREG_IRQ_TIMER 0x0020
119 #define NVREG_IRQ_LINK 0x0040
120 #define NVREG_IRQ_RX_FORCED 0x0080
121 #define NVREG_IRQ_TX_FORCED 0x0100
122 #define NVREG_IRQ_RECOVER_ERROR 0x8200
123 #define NVREG_IRQMASK_THROUGHPUT 0x00df
124 #define NVREG_IRQMASK_CPU 0x0060
125 #define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
126 #define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
127 #define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
129 NvRegUnknownSetupReg6
= 0x008,
130 #define NVREG_UNKSETUP6_VAL 3
133 * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
134 * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
136 NvRegPollingInterval
= 0x00c,
137 #define NVREG_POLL_DEFAULT_THROUGHPUT 65535 /* backup tx cleanup if loop max reached */
138 #define NVREG_POLL_DEFAULT_CPU 13
139 NvRegMSIMap0
= 0x020,
140 NvRegMSIMap1
= 0x024,
141 NvRegMSIIrqMask
= 0x030,
142 #define NVREG_MSI_VECTOR_0_ENABLED 0x01
144 #define NVREG_MISC1_PAUSE_TX 0x01
145 #define NVREG_MISC1_HD 0x02
146 #define NVREG_MISC1_FORCE 0x3b0f3c
148 NvRegMacReset
= 0x34,
149 #define NVREG_MAC_RESET_ASSERT 0x0F3
150 NvRegTransmitterControl
= 0x084,
151 #define NVREG_XMITCTL_START 0x01
152 #define NVREG_XMITCTL_MGMT_ST 0x40000000
153 #define NVREG_XMITCTL_SYNC_MASK 0x000f0000
154 #define NVREG_XMITCTL_SYNC_NOT_READY 0x0
155 #define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
156 #define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
157 #define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
158 #define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
159 #define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
160 #define NVREG_XMITCTL_HOST_LOADED 0x00004000
161 #define NVREG_XMITCTL_TX_PATH_EN 0x01000000
162 #define NVREG_XMITCTL_DATA_START 0x00100000
163 #define NVREG_XMITCTL_DATA_READY 0x00010000
164 #define NVREG_XMITCTL_DATA_ERROR 0x00020000
165 NvRegTransmitterStatus
= 0x088,
166 #define NVREG_XMITSTAT_BUSY 0x01
168 NvRegPacketFilterFlags
= 0x8c,
169 #define NVREG_PFF_PAUSE_RX 0x08
170 #define NVREG_PFF_ALWAYS 0x7F0000
171 #define NVREG_PFF_PROMISC 0x80
172 #define NVREG_PFF_MYADDR 0x20
173 #define NVREG_PFF_LOOPBACK 0x10
175 NvRegOffloadConfig
= 0x90,
176 #define NVREG_OFFLOAD_HOMEPHY 0x601
177 #define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
178 NvRegReceiverControl
= 0x094,
179 #define NVREG_RCVCTL_START 0x01
180 #define NVREG_RCVCTL_RX_PATH_EN 0x01000000
181 NvRegReceiverStatus
= 0x98,
182 #define NVREG_RCVSTAT_BUSY 0x01
184 NvRegSlotTime
= 0x9c,
185 #define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
186 #define NVREG_SLOTTIME_10_100_FULL 0x00007f00
187 #define NVREG_SLOTTIME_1000_FULL 0x0003ff00
188 #define NVREG_SLOTTIME_HALF 0x0000ff00
189 #define NVREG_SLOTTIME_DEFAULT 0x00007f00
190 #define NVREG_SLOTTIME_MASK 0x000000ff
192 NvRegTxDeferral
= 0xA0,
193 #define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
194 #define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
195 #define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
196 #define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
197 #define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
198 #define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
199 NvRegRxDeferral
= 0xA4,
200 #define NVREG_RX_DEFERRAL_DEFAULT 0x16
201 NvRegMacAddrA
= 0xA8,
202 NvRegMacAddrB
= 0xAC,
203 NvRegMulticastAddrA
= 0xB0,
204 #define NVREG_MCASTADDRA_FORCE 0x01
205 NvRegMulticastAddrB
= 0xB4,
206 NvRegMulticastMaskA
= 0xB8,
207 #define NVREG_MCASTMASKA_NONE 0xffffffff
208 NvRegMulticastMaskB
= 0xBC,
209 #define NVREG_MCASTMASKB_NONE 0xffff
211 NvRegPhyInterface
= 0xC0,
212 #define PHY_RGMII 0x10000000
213 NvRegBackOffControl
= 0xC4,
214 #define NVREG_BKOFFCTRL_DEFAULT 0x70000000
215 #define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
216 #define NVREG_BKOFFCTRL_SELECT 24
217 #define NVREG_BKOFFCTRL_GEAR 12
219 NvRegTxRingPhysAddr
= 0x100,
220 NvRegRxRingPhysAddr
= 0x104,
221 NvRegRingSizes
= 0x108,
222 #define NVREG_RINGSZ_TXSHIFT 0
223 #define NVREG_RINGSZ_RXSHIFT 16
224 NvRegTransmitPoll
= 0x10c,
225 #define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
226 NvRegLinkSpeed
= 0x110,
227 #define NVREG_LINKSPEED_FORCE 0x10000
228 #define NVREG_LINKSPEED_10 1000
229 #define NVREG_LINKSPEED_100 100
230 #define NVREG_LINKSPEED_1000 50
231 #define NVREG_LINKSPEED_MASK (0xFFF)
232 NvRegUnknownSetupReg5
= 0x130,
233 #define NVREG_UNKSETUP5_BIT31 (1<<31)
234 NvRegTxWatermark
= 0x13c,
235 #define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
236 #define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
237 #define NVREG_TX_WM_DESC2_3_1000 0xfe08000
238 NvRegTxRxControl
= 0x144,
239 #define NVREG_TXRXCTL_KICK 0x0001
240 #define NVREG_TXRXCTL_BIT1 0x0002
241 #define NVREG_TXRXCTL_BIT2 0x0004
242 #define NVREG_TXRXCTL_IDLE 0x0008
243 #define NVREG_TXRXCTL_RESET 0x0010
244 #define NVREG_TXRXCTL_RXCHECK 0x0400
245 #define NVREG_TXRXCTL_DESC_1 0
246 #define NVREG_TXRXCTL_DESC_2 0x002100
247 #define NVREG_TXRXCTL_DESC_3 0xc02200
248 #define NVREG_TXRXCTL_VLANSTRIP 0x00040
249 #define NVREG_TXRXCTL_VLANINS 0x00080
250 NvRegTxRingPhysAddrHigh
= 0x148,
251 NvRegRxRingPhysAddrHigh
= 0x14C,
252 NvRegTxPauseFrame
= 0x170,
253 #define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
254 #define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
255 #define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
256 #define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
257 NvRegTxPauseFrameLimit
= 0x174,
258 #define NVREG_TX_PAUSEFRAMELIMIT_ENABLE 0x00010000
259 NvRegMIIStatus
= 0x180,
260 #define NVREG_MIISTAT_ERROR 0x0001
261 #define NVREG_MIISTAT_LINKCHANGE 0x0008
262 #define NVREG_MIISTAT_MASK_RW 0x0007
263 #define NVREG_MIISTAT_MASK_ALL 0x000f
264 NvRegMIIMask
= 0x184,
265 #define NVREG_MII_LINKCHANGE 0x0008
267 NvRegAdapterControl
= 0x188,
268 #define NVREG_ADAPTCTL_START 0x02
269 #define NVREG_ADAPTCTL_LINKUP 0x04
270 #define NVREG_ADAPTCTL_PHYVALID 0x40000
271 #define NVREG_ADAPTCTL_RUNNING 0x100000
272 #define NVREG_ADAPTCTL_PHYSHIFT 24
273 NvRegMIISpeed
= 0x18c,
274 #define NVREG_MIISPEED_BIT8 (1<<8)
275 #define NVREG_MIIDELAY 5
276 NvRegMIIControl
= 0x190,
277 #define NVREG_MIICTL_INUSE 0x08000
278 #define NVREG_MIICTL_WRITE 0x00400
279 #define NVREG_MIICTL_ADDRSHIFT 5
280 NvRegMIIData
= 0x194,
281 NvRegTxUnicast
= 0x1a0,
282 NvRegTxMulticast
= 0x1a4,
283 NvRegTxBroadcast
= 0x1a8,
284 NvRegWakeUpFlags
= 0x200,
285 #define NVREG_WAKEUPFLAGS_VAL 0x7770
286 #define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
287 #define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
288 #define NVREG_WAKEUPFLAGS_D3SHIFT 12
289 #define NVREG_WAKEUPFLAGS_D2SHIFT 8
290 #define NVREG_WAKEUPFLAGS_D1SHIFT 4
291 #define NVREG_WAKEUPFLAGS_D0SHIFT 0
292 #define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
293 #define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
294 #define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
295 #define NVREG_WAKEUPFLAGS_ENABLE 0x1111
297 NvRegMgmtUnitGetVersion
= 0x204,
298 #define NVREG_MGMTUNITGETVERSION 0x01
299 NvRegMgmtUnitVersion
= 0x208,
300 #define NVREG_MGMTUNITVERSION 0x08
301 NvRegPowerCap
= 0x268,
302 #define NVREG_POWERCAP_D3SUPP (1<<30)
303 #define NVREG_POWERCAP_D2SUPP (1<<26)
304 #define NVREG_POWERCAP_D1SUPP (1<<25)
305 NvRegPowerState
= 0x26c,
306 #define NVREG_POWERSTATE_POWEREDUP 0x8000
307 #define NVREG_POWERSTATE_VALID 0x0100
308 #define NVREG_POWERSTATE_MASK 0x0003
309 #define NVREG_POWERSTATE_D0 0x0000
310 #define NVREG_POWERSTATE_D1 0x0001
311 #define NVREG_POWERSTATE_D2 0x0002
312 #define NVREG_POWERSTATE_D3 0x0003
313 NvRegMgmtUnitControl
= 0x278,
314 #define NVREG_MGMTUNITCONTROL_INUSE 0x20000
316 NvRegTxZeroReXmt
= 0x284,
317 NvRegTxOneReXmt
= 0x288,
318 NvRegTxManyReXmt
= 0x28c,
319 NvRegTxLateCol
= 0x290,
320 NvRegTxUnderflow
= 0x294,
321 NvRegTxLossCarrier
= 0x298,
322 NvRegTxExcessDef
= 0x29c,
323 NvRegTxRetryErr
= 0x2a0,
324 NvRegRxFrameErr
= 0x2a4,
325 NvRegRxExtraByte
= 0x2a8,
326 NvRegRxLateCol
= 0x2ac,
328 NvRegRxFrameTooLong
= 0x2b4,
329 NvRegRxOverflow
= 0x2b8,
330 NvRegRxFCSErr
= 0x2bc,
331 NvRegRxFrameAlignErr
= 0x2c0,
332 NvRegRxLenErr
= 0x2c4,
333 NvRegRxUnicast
= 0x2c8,
334 NvRegRxMulticast
= 0x2cc,
335 NvRegRxBroadcast
= 0x2d0,
337 NvRegTxFrame
= 0x2d8,
339 NvRegTxPause
= 0x2e0,
340 NvRegRxPause
= 0x2e4,
341 NvRegRxDropFrame
= 0x2e8,
342 NvRegVlanControl
= 0x300,
343 #define NVREG_VLANCONTROL_ENABLE 0x2000
344 NvRegMSIXMap0
= 0x3e0,
345 NvRegMSIXMap1
= 0x3e4,
346 NvRegMSIXIrqStatus
= 0x3f0,
348 NvRegPowerState2
= 0x600,
349 #define NVREG_POWERSTATE2_POWERUP_MASK 0x0F15
350 #define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
351 #define NVREG_POWERSTATE2_PHY_RESET 0x0004
352 #define NVREG_POWERSTATE2_GATE_CLOCKS 0x0F00
355 /* Big endian: should work, but is untested */
361 struct ring_desc_ex
{
369 struct ring_desc
*orig
;
370 struct ring_desc_ex
*ex
;
373 #define FLAG_MASK_V1 0xffff0000
374 #define FLAG_MASK_V2 0xffffc000
375 #define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
376 #define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
378 #define NV_TX_LASTPACKET (1<<16)
379 #define NV_TX_RETRYERROR (1<<19)
380 #define NV_TX_RETRYCOUNT_MASK (0xF<<20)
381 #define NV_TX_FORCED_INTERRUPT (1<<24)
382 #define NV_TX_DEFERRED (1<<26)
383 #define NV_TX_CARRIERLOST (1<<27)
384 #define NV_TX_LATECOLLISION (1<<28)
385 #define NV_TX_UNDERFLOW (1<<29)
386 #define NV_TX_ERROR (1<<30)
387 #define NV_TX_VALID (1<<31)
389 #define NV_TX2_LASTPACKET (1<<29)
390 #define NV_TX2_RETRYERROR (1<<18)
391 #define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
392 #define NV_TX2_FORCED_INTERRUPT (1<<30)
393 #define NV_TX2_DEFERRED (1<<25)
394 #define NV_TX2_CARRIERLOST (1<<26)
395 #define NV_TX2_LATECOLLISION (1<<27)
396 #define NV_TX2_UNDERFLOW (1<<28)
397 /* error and valid are the same for both */
398 #define NV_TX2_ERROR (1<<30)
399 #define NV_TX2_VALID (1<<31)
400 #define NV_TX2_TSO (1<<28)
401 #define NV_TX2_TSO_SHIFT 14
402 #define NV_TX2_TSO_MAX_SHIFT 14
403 #define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
404 #define NV_TX2_CHECKSUM_L3 (1<<27)
405 #define NV_TX2_CHECKSUM_L4 (1<<26)
407 #define NV_TX3_VLAN_TAG_PRESENT (1<<18)
409 #define NV_RX_DESCRIPTORVALID (1<<16)
410 #define NV_RX_MISSEDFRAME (1<<17)
411 #define NV_RX_SUBSTRACT1 (1<<18)
412 #define NV_RX_ERROR1 (1<<23)
413 #define NV_RX_ERROR2 (1<<24)
414 #define NV_RX_ERROR3 (1<<25)
415 #define NV_RX_ERROR4 (1<<26)
416 #define NV_RX_CRCERR (1<<27)
417 #define NV_RX_OVERFLOW (1<<28)
418 #define NV_RX_FRAMINGERR (1<<29)
419 #define NV_RX_ERROR (1<<30)
420 #define NV_RX_AVAIL (1<<31)
421 #define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
423 #define NV_RX2_CHECKSUMMASK (0x1C000000)
424 #define NV_RX2_CHECKSUM_IP (0x10000000)
425 #define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
426 #define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
427 #define NV_RX2_DESCRIPTORVALID (1<<29)
428 #define NV_RX2_SUBSTRACT1 (1<<25)
429 #define NV_RX2_ERROR1 (1<<18)
430 #define NV_RX2_ERROR2 (1<<19)
431 #define NV_RX2_ERROR3 (1<<20)
432 #define NV_RX2_ERROR4 (1<<21)
433 #define NV_RX2_CRCERR (1<<22)
434 #define NV_RX2_OVERFLOW (1<<23)
435 #define NV_RX2_FRAMINGERR (1<<24)
436 /* error and avail are the same for both */
437 #define NV_RX2_ERROR (1<<30)
438 #define NV_RX2_AVAIL (1<<31)
439 #define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
441 #define NV_RX3_VLAN_TAG_PRESENT (1<<16)
442 #define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
444 /* Miscellaneous hardware related defines: */
445 #define NV_PCI_REGSZ_VER1 0x270
446 #define NV_PCI_REGSZ_VER2 0x2d4
447 #define NV_PCI_REGSZ_VER3 0x604
448 #define NV_PCI_REGSZ_MAX 0x604
450 /* various timeout delays: all in usec */
451 #define NV_TXRX_RESET_DELAY 4
452 #define NV_TXSTOP_DELAY1 10
453 #define NV_TXSTOP_DELAY1MAX 500000
454 #define NV_TXSTOP_DELAY2 100
455 #define NV_RXSTOP_DELAY1 10
456 #define NV_RXSTOP_DELAY1MAX 500000
457 #define NV_RXSTOP_DELAY2 100
458 #define NV_SETUP5_DELAY 5
459 #define NV_SETUP5_DELAYMAX 50000
460 #define NV_POWERUP_DELAY 5
461 #define NV_POWERUP_DELAYMAX 5000
462 #define NV_MIIBUSY_DELAY 50
463 #define NV_MIIPHY_DELAY 10
464 #define NV_MIIPHY_DELAYMAX 10000
465 #define NV_MAC_RESET_DELAY 64
467 #define NV_WAKEUPPATTERNS 5
468 #define NV_WAKEUPMASKENTRIES 4
470 /* General driver defaults */
471 #define NV_WATCHDOG_TIMEO (5*HZ)
473 #define RX_RING_DEFAULT 512
474 #define TX_RING_DEFAULT 256
475 #define RX_RING_MIN 128
476 #define TX_RING_MIN 64
477 #define RING_MAX_DESC_VER_1 1024
478 #define RING_MAX_DESC_VER_2_3 16384
480 /* rx/tx mac addr + type + vlan + align + slack*/
481 #define NV_RX_HEADERS (64)
482 /* even more slack. */
483 #define NV_RX_ALLOC_PAD (64)
485 /* maximum mtu size */
486 #define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
487 #define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
489 #define OOM_REFILL (1+HZ/20)
490 #define POLL_WAIT (1+HZ/100)
491 #define LINK_TIMEOUT (3*HZ)
492 #define STATS_INTERVAL (10*HZ)
496 * The nic supports three different descriptor types:
497 * - DESC_VER_1: Original
498 * - DESC_VER_2: support for jumbo frames.
499 * - DESC_VER_3: 64-bit format.
506 #define PHY_OUI_MARVELL 0x5043
507 #define PHY_OUI_CICADA 0x03f1
508 #define PHY_OUI_VITESSE 0x01c1
509 #define PHY_OUI_REALTEK 0x0732
510 #define PHY_OUI_REALTEK2 0x0020
511 #define PHYID1_OUI_MASK 0x03ff
512 #define PHYID1_OUI_SHFT 6
513 #define PHYID2_OUI_MASK 0xfc00
514 #define PHYID2_OUI_SHFT 10
515 #define PHYID2_MODEL_MASK 0x03f0
516 #define PHY_MODEL_REALTEK_8211 0x0110
517 #define PHY_REV_MASK 0x0001
518 #define PHY_REV_REALTEK_8211B 0x0000
519 #define PHY_REV_REALTEK_8211C 0x0001
520 #define PHY_MODEL_REALTEK_8201 0x0200
521 #define PHY_MODEL_MARVELL_E3016 0x0220
522 #define PHY_MARVELL_E3016_INITMASK 0x0300
523 #define PHY_CICADA_INIT1 0x0f000
524 #define PHY_CICADA_INIT2 0x0e00
525 #define PHY_CICADA_INIT3 0x01000
526 #define PHY_CICADA_INIT4 0x0200
527 #define PHY_CICADA_INIT5 0x0004
528 #define PHY_CICADA_INIT6 0x02000
529 #define PHY_VITESSE_INIT_REG1 0x1f
530 #define PHY_VITESSE_INIT_REG2 0x10
531 #define PHY_VITESSE_INIT_REG3 0x11
532 #define PHY_VITESSE_INIT_REG4 0x12
533 #define PHY_VITESSE_INIT_MSK1 0xc
534 #define PHY_VITESSE_INIT_MSK2 0x0180
535 #define PHY_VITESSE_INIT1 0x52b5
536 #define PHY_VITESSE_INIT2 0xaf8a
537 #define PHY_VITESSE_INIT3 0x8
538 #define PHY_VITESSE_INIT4 0x8f8a
539 #define PHY_VITESSE_INIT5 0xaf86
540 #define PHY_VITESSE_INIT6 0x8f86
541 #define PHY_VITESSE_INIT7 0xaf82
542 #define PHY_VITESSE_INIT8 0x0100
543 #define PHY_VITESSE_INIT9 0x8f82
544 #define PHY_VITESSE_INIT10 0x0
545 #define PHY_REALTEK_INIT_REG1 0x1f
546 #define PHY_REALTEK_INIT_REG2 0x19
547 #define PHY_REALTEK_INIT_REG3 0x13
548 #define PHY_REALTEK_INIT_REG4 0x14
549 #define PHY_REALTEK_INIT_REG5 0x18
550 #define PHY_REALTEK_INIT_REG6 0x11
551 #define PHY_REALTEK_INIT_REG7 0x01
552 #define PHY_REALTEK_INIT1 0x0000
553 #define PHY_REALTEK_INIT2 0x8e00
554 #define PHY_REALTEK_INIT3 0x0001
555 #define PHY_REALTEK_INIT4 0xad17
556 #define PHY_REALTEK_INIT5 0xfb54
557 #define PHY_REALTEK_INIT6 0xf5c7
558 #define PHY_REALTEK_INIT7 0x1000
559 #define PHY_REALTEK_INIT8 0x0003
560 #define PHY_REALTEK_INIT9 0x0008
561 #define PHY_REALTEK_INIT10 0x0005
562 #define PHY_REALTEK_INIT11 0x0200
563 #define PHY_REALTEK_INIT_MSK1 0x0003
565 #define PHY_GIGABIT 0x0100
567 #define PHY_TIMEOUT 0x1
568 #define PHY_ERROR 0x2
572 #define PHY_HALF 0x100
574 #define NV_PAUSEFRAME_RX_CAPABLE 0x0001
575 #define NV_PAUSEFRAME_TX_CAPABLE 0x0002
576 #define NV_PAUSEFRAME_RX_ENABLE 0x0004
577 #define NV_PAUSEFRAME_TX_ENABLE 0x0008
578 #define NV_PAUSEFRAME_RX_REQ 0x0010
579 #define NV_PAUSEFRAME_TX_REQ 0x0020
580 #define NV_PAUSEFRAME_AUTONEG 0x0040
582 /* MSI/MSI-X defines */
583 #define NV_MSI_X_MAX_VECTORS 8
584 #define NV_MSI_X_VECTORS_MASK 0x000f
585 #define NV_MSI_CAPABLE 0x0010
586 #define NV_MSI_X_CAPABLE 0x0020
587 #define NV_MSI_ENABLED 0x0040
588 #define NV_MSI_X_ENABLED 0x0080
590 #define NV_MSI_X_VECTOR_ALL 0x0
591 #define NV_MSI_X_VECTOR_RX 0x0
592 #define NV_MSI_X_VECTOR_TX 0x1
593 #define NV_MSI_X_VECTOR_OTHER 0x2
595 #define NV_MSI_PRIV_OFFSET 0x68
596 #define NV_MSI_PRIV_VALUE 0xffffffff
598 #define NV_RESTART_TX 0x1
599 #define NV_RESTART_RX 0x2
601 #define NV_TX_LIMIT_COUNT 16
603 #define NV_DYNAMIC_THRESHOLD 4
604 #define NV_DYNAMIC_MAX_QUIET_COUNT 2048
607 struct nv_ethtool_str
{
608 char name
[ETH_GSTRING_LEN
];
611 static const struct nv_ethtool_str nv_estats_str
[] = {
616 { "tx_late_collision" },
617 { "tx_fifo_errors" },
618 { "tx_carrier_errors" },
619 { "tx_excess_deferral" },
620 { "tx_retry_error" },
621 { "rx_frame_error" },
623 { "rx_late_collision" },
625 { "rx_frame_too_long" },
626 { "rx_over_errors" },
628 { "rx_frame_align_error" },
629 { "rx_length_error" },
634 { "rx_errors_total" },
635 { "tx_errors_total" },
637 /* version 2 stats */
645 /* version 3 stats */
651 struct nv_ethtool_stats
{
656 u64 tx_late_collision
;
658 u64 tx_carrier_errors
;
659 u64 tx_excess_deferral
;
663 u64 rx_late_collision
;
665 u64 rx_frame_too_long
;
668 u64 rx_frame_align_error
;
677 /* version 2 stats */
685 /* version 3 stats */
691 #define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
692 #define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
693 #define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
696 #define NV_TEST_COUNT_BASE 3
697 #define NV_TEST_COUNT_EXTENDED 4
699 static const struct nv_ethtool_str nv_etests_str
[] = {
700 { "link (online/offline)" },
701 { "register (offline) " },
702 { "interrupt (offline) " },
703 { "loopback (offline) " }
706 struct register_test
{
711 static const struct register_test nv_registers_test
[] = {
712 { NvRegUnknownSetupReg6
, 0x01 },
713 { NvRegMisc1
, 0x03c },
714 { NvRegOffloadConfig
, 0x03ff },
715 { NvRegMulticastAddrA
, 0xffffffff },
716 { NvRegTxWatermark
, 0x0ff },
717 { NvRegWakeUpFlags
, 0x07777 },
724 unsigned int dma_len
:31;
725 unsigned int dma_single
:1;
726 struct ring_desc_ex
*first_tx_desc
;
727 struct nv_skb_map
*next_tx_ctx
;
732 * All hardware access under netdev_priv(dev)->lock, except the performance
734 * - rx is (pseudo-) lockless: it relies on the single-threading provided
735 * by the arch code for interrupts.
736 * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
737 * needs netdev_priv(dev)->lock :-(
738 * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
741 /* in dev: base, irq */
745 struct net_device
*dev
;
746 struct napi_struct napi
;
749 * Locking: spin_lock(&np->lock); */
750 struct nv_ethtool_stats estats
;
758 unsigned int phy_oui
;
759 unsigned int phy_model
;
760 unsigned int phy_rev
;
766 /* General data: RO fields */
767 dma_addr_t ring_addr
;
768 struct pci_dev
*pci_dev
;
784 /* rx specific fields.
785 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
787 union ring_type get_rx
, put_rx
, first_rx
, last_rx
;
788 struct nv_skb_map
*get_rx_ctx
, *put_rx_ctx
;
789 struct nv_skb_map
*first_rx_ctx
, *last_rx_ctx
;
790 struct nv_skb_map
*rx_skb
;
792 union ring_type rx_ring
;
793 unsigned int rx_buf_sz
;
794 unsigned int pkt_limit
;
795 struct timer_list oom_kick
;
796 struct timer_list nic_poll
;
797 struct timer_list stats_poll
;
801 /* media detection workaround.
802 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
805 unsigned long link_timeout
;
807 * tx specific fields.
809 union ring_type get_tx
, put_tx
, first_tx
, last_tx
;
810 struct nv_skb_map
*get_tx_ctx
, *put_tx_ctx
;
811 struct nv_skb_map
*first_tx_ctx
, *last_tx_ctx
;
812 struct nv_skb_map
*tx_skb
;
814 union ring_type tx_ring
;
818 u32 tx_pkts_in_progress
;
819 struct nv_skb_map
*tx_change_owner
;
820 struct nv_skb_map
*tx_end_flip
;
824 struct vlan_group
*vlangrp
;
826 /* msi/msi-x fields */
828 struct msix_entry msi_x_entry
[NV_MSI_X_MAX_VECTORS
];
833 /* power saved state */
834 u32 saved_config_space
[NV_PCI_REGSZ_MAX
/4];
836 /* for different msi-x irq type */
837 char name_rx
[IFNAMSIZ
+ 3]; /* -rx */
838 char name_tx
[IFNAMSIZ
+ 3]; /* -tx */
839 char name_other
[IFNAMSIZ
+ 6]; /* -other */
843 * Maximum number of loops until we assume that a bit in the irq mask
844 * is stuck. Overridable with module param.
846 static int max_interrupt_work
= 4;
849 * Optimization can be either throuput mode or cpu mode
851 * Throughput Mode: Every tx and rx packet will generate an interrupt.
852 * CPU Mode: Interrupts are controlled by a timer.
855 NV_OPTIMIZATION_MODE_THROUGHPUT
,
856 NV_OPTIMIZATION_MODE_CPU
,
857 NV_OPTIMIZATION_MODE_DYNAMIC
859 static int optimization_mode
= NV_OPTIMIZATION_MODE_DYNAMIC
;
862 * Poll interval for timer irq
864 * This interval determines how frequent an interrupt is generated.
865 * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
866 * Min = 0, and Max = 65535
868 static int poll_interval
= -1;
877 static int msi
= NV_MSI_INT_ENABLED
;
883 NV_MSIX_INT_DISABLED
,
886 static int msix
= NV_MSIX_INT_ENABLED
;
892 NV_DMA_64BIT_DISABLED
,
895 static int dma_64bit
= NV_DMA_64BIT_ENABLED
;
898 * Crossover Detection
899 * Realtek 8201 phy + some OEM boards do not work properly.
902 NV_CROSSOVER_DETECTION_DISABLED
,
903 NV_CROSSOVER_DETECTION_ENABLED
905 static int phy_cross
= NV_CROSSOVER_DETECTION_DISABLED
;
908 * Power down phy when interface is down (persists through reboot;
909 * older Linux and other OSes may not power it up again)
911 static int phy_power_down
;
913 static inline struct fe_priv
*get_nvpriv(struct net_device
*dev
)
915 return netdev_priv(dev
);
918 static inline u8 __iomem
*get_hwbase(struct net_device
*dev
)
920 return ((struct fe_priv
*)netdev_priv(dev
))->base
;
923 static inline void pci_push(u8 __iomem
*base
)
925 /* force out pending posted writes */
929 static inline u32
nv_descr_getlength(struct ring_desc
*prd
, u32 v
)
931 return le32_to_cpu(prd
->flaglen
)
932 & ((v
== DESC_VER_1
) ? LEN_MASK_V1
: LEN_MASK_V2
);
935 static inline u32
nv_descr_getlength_ex(struct ring_desc_ex
*prd
, u32 v
)
937 return le32_to_cpu(prd
->flaglen
) & LEN_MASK_V2
;
940 static bool nv_optimized(struct fe_priv
*np
)
942 if (np
->desc_ver
== DESC_VER_1
|| np
->desc_ver
== DESC_VER_2
)
947 static int reg_delay(struct net_device
*dev
, int offset
, u32 mask
, u32 target
,
948 int delay
, int delaymax
)
950 u8 __iomem
*base
= get_hwbase(dev
);
958 } while ((readl(base
+ offset
) & mask
) != target
);
962 #define NV_SETUP_RX_RING 0x01
963 #define NV_SETUP_TX_RING 0x02
965 static inline u32
dma_low(dma_addr_t addr
)
970 static inline u32
dma_high(dma_addr_t addr
)
972 return addr
>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
975 static void setup_hw_rings(struct net_device
*dev
, int rxtx_flags
)
977 struct fe_priv
*np
= get_nvpriv(dev
);
978 u8 __iomem
*base
= get_hwbase(dev
);
980 if (!nv_optimized(np
)) {
981 if (rxtx_flags
& NV_SETUP_RX_RING
)
982 writel(dma_low(np
->ring_addr
), base
+ NvRegRxRingPhysAddr
);
983 if (rxtx_flags
& NV_SETUP_TX_RING
)
984 writel(dma_low(np
->ring_addr
+ np
->rx_ring_size
*sizeof(struct ring_desc
)), base
+ NvRegTxRingPhysAddr
);
986 if (rxtx_flags
& NV_SETUP_RX_RING
) {
987 writel(dma_low(np
->ring_addr
), base
+ NvRegRxRingPhysAddr
);
988 writel(dma_high(np
->ring_addr
), base
+ NvRegRxRingPhysAddrHigh
);
990 if (rxtx_flags
& NV_SETUP_TX_RING
) {
991 writel(dma_low(np
->ring_addr
+ np
->rx_ring_size
*sizeof(struct ring_desc_ex
)), base
+ NvRegTxRingPhysAddr
);
992 writel(dma_high(np
->ring_addr
+ np
->rx_ring_size
*sizeof(struct ring_desc_ex
)), base
+ NvRegTxRingPhysAddrHigh
);
997 static void free_rings(struct net_device
*dev
)
999 struct fe_priv
*np
= get_nvpriv(dev
);
1001 if (!nv_optimized(np
)) {
1002 if (np
->rx_ring
.orig
)
1003 pci_free_consistent(np
->pci_dev
, sizeof(struct ring_desc
) * (np
->rx_ring_size
+ np
->tx_ring_size
),
1004 np
->rx_ring
.orig
, np
->ring_addr
);
1007 pci_free_consistent(np
->pci_dev
, sizeof(struct ring_desc_ex
) * (np
->rx_ring_size
+ np
->tx_ring_size
),
1008 np
->rx_ring
.ex
, np
->ring_addr
);
1014 static int using_multi_irqs(struct net_device
*dev
)
1016 struct fe_priv
*np
= get_nvpriv(dev
);
1018 if (!(np
->msi_flags
& NV_MSI_X_ENABLED
) ||
1019 ((np
->msi_flags
& NV_MSI_X_ENABLED
) &&
1020 ((np
->msi_flags
& NV_MSI_X_VECTORS_MASK
) == 0x1)))
1026 static void nv_txrx_gate(struct net_device
*dev
, bool gate
)
1028 struct fe_priv
*np
= get_nvpriv(dev
);
1029 u8 __iomem
*base
= get_hwbase(dev
);
1032 if (!np
->mac_in_use
&&
1033 (np
->driver_data
& DEV_HAS_POWER_CNTRL
)) {
1034 powerstate
= readl(base
+ NvRegPowerState2
);
1036 powerstate
|= NVREG_POWERSTATE2_GATE_CLOCKS
;
1038 powerstate
&= ~NVREG_POWERSTATE2_GATE_CLOCKS
;
1039 writel(powerstate
, base
+ NvRegPowerState2
);
1043 static void nv_enable_irq(struct net_device
*dev
)
1045 struct fe_priv
*np
= get_nvpriv(dev
);
1047 if (!using_multi_irqs(dev
)) {
1048 if (np
->msi_flags
& NV_MSI_X_ENABLED
)
1049 enable_irq(np
->msi_x_entry
[NV_MSI_X_VECTOR_ALL
].vector
);
1051 enable_irq(np
->pci_dev
->irq
);
1053 enable_irq(np
->msi_x_entry
[NV_MSI_X_VECTOR_RX
].vector
);
1054 enable_irq(np
->msi_x_entry
[NV_MSI_X_VECTOR_TX
].vector
);
1055 enable_irq(np
->msi_x_entry
[NV_MSI_X_VECTOR_OTHER
].vector
);
1059 static void nv_disable_irq(struct net_device
*dev
)
1061 struct fe_priv
*np
= get_nvpriv(dev
);
1063 if (!using_multi_irqs(dev
)) {
1064 if (np
->msi_flags
& NV_MSI_X_ENABLED
)
1065 disable_irq(np
->msi_x_entry
[NV_MSI_X_VECTOR_ALL
].vector
);
1067 disable_irq(np
->pci_dev
->irq
);
1069 disable_irq(np
->msi_x_entry
[NV_MSI_X_VECTOR_RX
].vector
);
1070 disable_irq(np
->msi_x_entry
[NV_MSI_X_VECTOR_TX
].vector
);
1071 disable_irq(np
->msi_x_entry
[NV_MSI_X_VECTOR_OTHER
].vector
);
1075 /* In MSIX mode, a write to irqmask behaves as XOR */
1076 static void nv_enable_hw_interrupts(struct net_device
*dev
, u32 mask
)
1078 u8 __iomem
*base
= get_hwbase(dev
);
1080 writel(mask
, base
+ NvRegIrqMask
);
1083 static void nv_disable_hw_interrupts(struct net_device
*dev
, u32 mask
)
1085 struct fe_priv
*np
= get_nvpriv(dev
);
1086 u8 __iomem
*base
= get_hwbase(dev
);
1088 if (np
->msi_flags
& NV_MSI_X_ENABLED
) {
1089 writel(mask
, base
+ NvRegIrqMask
);
1091 if (np
->msi_flags
& NV_MSI_ENABLED
)
1092 writel(0, base
+ NvRegMSIIrqMask
);
1093 writel(0, base
+ NvRegIrqMask
);
1097 static void nv_napi_enable(struct net_device
*dev
)
1099 struct fe_priv
*np
= get_nvpriv(dev
);
1101 napi_enable(&np
->napi
);
1104 static void nv_napi_disable(struct net_device
*dev
)
1106 struct fe_priv
*np
= get_nvpriv(dev
);
1108 napi_disable(&np
->napi
);
1111 #define MII_READ (-1)
1112 /* mii_rw: read/write a register on the PHY.
1114 * Caller must guarantee serialization
1116 static int mii_rw(struct net_device
*dev
, int addr
, int miireg
, int value
)
1118 u8 __iomem
*base
= get_hwbase(dev
);
1122 writel(NVREG_MIISTAT_MASK_RW
, base
+ NvRegMIIStatus
);
1124 reg
= readl(base
+ NvRegMIIControl
);
1125 if (reg
& NVREG_MIICTL_INUSE
) {
1126 writel(NVREG_MIICTL_INUSE
, base
+ NvRegMIIControl
);
1127 udelay(NV_MIIBUSY_DELAY
);
1130 reg
= (addr
<< NVREG_MIICTL_ADDRSHIFT
) | miireg
;
1131 if (value
!= MII_READ
) {
1132 writel(value
, base
+ NvRegMIIData
);
1133 reg
|= NVREG_MIICTL_WRITE
;
1135 writel(reg
, base
+ NvRegMIIControl
);
1137 if (reg_delay(dev
, NvRegMIIControl
, NVREG_MIICTL_INUSE
, 0,
1138 NV_MIIPHY_DELAY
, NV_MIIPHY_DELAYMAX
)) {
1140 } else if (value
!= MII_READ
) {
1141 /* it was a write operation - fewer failures are detectable */
1143 } else if (readl(base
+ NvRegMIIStatus
) & NVREG_MIISTAT_ERROR
) {
1146 retval
= readl(base
+ NvRegMIIData
);
1152 static int phy_reset(struct net_device
*dev
, u32 bmcr_setup
)
1154 struct fe_priv
*np
= netdev_priv(dev
);
1156 unsigned int tries
= 0;
1158 miicontrol
= BMCR_RESET
| bmcr_setup
;
1159 if (mii_rw(dev
, np
->phyaddr
, MII_BMCR
, miicontrol
))
1162 /* wait for 500ms */
1165 /* must wait till reset is deasserted */
1166 while (miicontrol
& BMCR_RESET
) {
1167 usleep_range(10000, 20000);
1168 miicontrol
= mii_rw(dev
, np
->phyaddr
, MII_BMCR
, MII_READ
);
1169 /* FIXME: 100 tries seem excessive */
1176 static int init_realtek_8211b(struct net_device
*dev
, struct fe_priv
*np
)
1178 static const struct {
1182 { PHY_REALTEK_INIT_REG1
, PHY_REALTEK_INIT1
},
1183 { PHY_REALTEK_INIT_REG2
, PHY_REALTEK_INIT2
},
1184 { PHY_REALTEK_INIT_REG1
, PHY_REALTEK_INIT3
},
1185 { PHY_REALTEK_INIT_REG3
, PHY_REALTEK_INIT4
},
1186 { PHY_REALTEK_INIT_REG4
, PHY_REALTEK_INIT5
},
1187 { PHY_REALTEK_INIT_REG5
, PHY_REALTEK_INIT6
},
1188 { PHY_REALTEK_INIT_REG1
, PHY_REALTEK_INIT1
},
1192 for (i
= 0; i
< ARRAY_SIZE(ri
); i
++) {
1193 if (mii_rw(dev
, np
->phyaddr
, ri
[i
].reg
, ri
[i
].init
))
1200 static int init_realtek_8211c(struct net_device
*dev
, struct fe_priv
*np
)
1203 u8 __iomem
*base
= get_hwbase(dev
);
1204 u32 powerstate
= readl(base
+ NvRegPowerState2
);
1206 /* need to perform hw phy reset */
1207 powerstate
|= NVREG_POWERSTATE2_PHY_RESET
;
1208 writel(powerstate
, base
+ NvRegPowerState2
);
1211 powerstate
&= ~NVREG_POWERSTATE2_PHY_RESET
;
1212 writel(powerstate
, base
+ NvRegPowerState2
);
1215 reg
= mii_rw(dev
, np
->phyaddr
, PHY_REALTEK_INIT_REG6
, MII_READ
);
1216 reg
|= PHY_REALTEK_INIT9
;
1217 if (mii_rw(dev
, np
->phyaddr
, PHY_REALTEK_INIT_REG6
, reg
))
1219 if (mii_rw(dev
, np
->phyaddr
,
1220 PHY_REALTEK_INIT_REG1
, PHY_REALTEK_INIT10
))
1222 reg
= mii_rw(dev
, np
->phyaddr
, PHY_REALTEK_INIT_REG7
, MII_READ
);
1223 if (!(reg
& PHY_REALTEK_INIT11
)) {
1224 reg
|= PHY_REALTEK_INIT11
;
1225 if (mii_rw(dev
, np
->phyaddr
, PHY_REALTEK_INIT_REG7
, reg
))
1228 if (mii_rw(dev
, np
->phyaddr
,
1229 PHY_REALTEK_INIT_REG1
, PHY_REALTEK_INIT1
))
1235 static int init_realtek_8201(struct net_device
*dev
, struct fe_priv
*np
)
1239 if (np
->driver_data
& DEV_NEED_PHY_INIT_FIX
) {
1240 phy_reserved
= mii_rw(dev
, np
->phyaddr
,
1241 PHY_REALTEK_INIT_REG6
, MII_READ
);
1242 phy_reserved
|= PHY_REALTEK_INIT7
;
1243 if (mii_rw(dev
, np
->phyaddr
,
1244 PHY_REALTEK_INIT_REG6
, phy_reserved
))
1251 static int init_realtek_8201_cross(struct net_device
*dev
, struct fe_priv
*np
)
1255 if (phy_cross
== NV_CROSSOVER_DETECTION_DISABLED
) {
1256 if (mii_rw(dev
, np
->phyaddr
,
1257 PHY_REALTEK_INIT_REG1
, PHY_REALTEK_INIT3
))
1259 phy_reserved
= mii_rw(dev
, np
->phyaddr
,
1260 PHY_REALTEK_INIT_REG2
, MII_READ
);
1261 phy_reserved
&= ~PHY_REALTEK_INIT_MSK1
;
1262 phy_reserved
|= PHY_REALTEK_INIT3
;
1263 if (mii_rw(dev
, np
->phyaddr
,
1264 PHY_REALTEK_INIT_REG2
, phy_reserved
))
1266 if (mii_rw(dev
, np
->phyaddr
,
1267 PHY_REALTEK_INIT_REG1
, PHY_REALTEK_INIT1
))
1274 static int init_cicada(struct net_device
*dev
, struct fe_priv
*np
,
1279 if (phyinterface
& PHY_RGMII
) {
1280 phy_reserved
= mii_rw(dev
, np
->phyaddr
, MII_RESV1
, MII_READ
);
1281 phy_reserved
&= ~(PHY_CICADA_INIT1
| PHY_CICADA_INIT2
);
1282 phy_reserved
|= (PHY_CICADA_INIT3
| PHY_CICADA_INIT4
);
1283 if (mii_rw(dev
, np
->phyaddr
, MII_RESV1
, phy_reserved
))
1285 phy_reserved
= mii_rw(dev
, np
->phyaddr
, MII_NCONFIG
, MII_READ
);
1286 phy_reserved
|= PHY_CICADA_INIT5
;
1287 if (mii_rw(dev
, np
->phyaddr
, MII_NCONFIG
, phy_reserved
))
1290 phy_reserved
= mii_rw(dev
, np
->phyaddr
, MII_SREVISION
, MII_READ
);
1291 phy_reserved
|= PHY_CICADA_INIT6
;
1292 if (mii_rw(dev
, np
->phyaddr
, MII_SREVISION
, phy_reserved
))
1298 static int init_vitesse(struct net_device
*dev
, struct fe_priv
*np
)
1302 if (mii_rw(dev
, np
->phyaddr
,
1303 PHY_VITESSE_INIT_REG1
, PHY_VITESSE_INIT1
))
1305 if (mii_rw(dev
, np
->phyaddr
,
1306 PHY_VITESSE_INIT_REG2
, PHY_VITESSE_INIT2
))
1308 phy_reserved
= mii_rw(dev
, np
->phyaddr
,
1309 PHY_VITESSE_INIT_REG4
, MII_READ
);
1310 if (mii_rw(dev
, np
->phyaddr
, PHY_VITESSE_INIT_REG4
, phy_reserved
))
1312 phy_reserved
= mii_rw(dev
, np
->phyaddr
,
1313 PHY_VITESSE_INIT_REG3
, MII_READ
);
1314 phy_reserved
&= ~PHY_VITESSE_INIT_MSK1
;
1315 phy_reserved
|= PHY_VITESSE_INIT3
;
1316 if (mii_rw(dev
, np
->phyaddr
, PHY_VITESSE_INIT_REG3
, phy_reserved
))
1318 if (mii_rw(dev
, np
->phyaddr
,
1319 PHY_VITESSE_INIT_REG2
, PHY_VITESSE_INIT4
))
1321 if (mii_rw(dev
, np
->phyaddr
,
1322 PHY_VITESSE_INIT_REG2
, PHY_VITESSE_INIT5
))
1324 phy_reserved
= mii_rw(dev
, np
->phyaddr
,
1325 PHY_VITESSE_INIT_REG4
, MII_READ
);
1326 phy_reserved
&= ~PHY_VITESSE_INIT_MSK1
;
1327 phy_reserved
|= PHY_VITESSE_INIT3
;
1328 if (mii_rw(dev
, np
->phyaddr
, PHY_VITESSE_INIT_REG4
, phy_reserved
))
1330 phy_reserved
= mii_rw(dev
, np
->phyaddr
,
1331 PHY_VITESSE_INIT_REG3
, MII_READ
);
1332 if (mii_rw(dev
, np
->phyaddr
, PHY_VITESSE_INIT_REG3
, phy_reserved
))
1334 if (mii_rw(dev
, np
->phyaddr
,
1335 PHY_VITESSE_INIT_REG2
, PHY_VITESSE_INIT6
))
1337 if (mii_rw(dev
, np
->phyaddr
,
1338 PHY_VITESSE_INIT_REG2
, PHY_VITESSE_INIT7
))
1340 phy_reserved
= mii_rw(dev
, np
->phyaddr
,
1341 PHY_VITESSE_INIT_REG4
, MII_READ
);
1342 if (mii_rw(dev
, np
->phyaddr
, PHY_VITESSE_INIT_REG4
, phy_reserved
))
1344 phy_reserved
= mii_rw(dev
, np
->phyaddr
,
1345 PHY_VITESSE_INIT_REG3
, MII_READ
);
1346 phy_reserved
&= ~PHY_VITESSE_INIT_MSK2
;
1347 phy_reserved
|= PHY_VITESSE_INIT8
;
1348 if (mii_rw(dev
, np
->phyaddr
, PHY_VITESSE_INIT_REG3
, phy_reserved
))
1350 if (mii_rw(dev
, np
->phyaddr
,
1351 PHY_VITESSE_INIT_REG2
, PHY_VITESSE_INIT9
))
1353 if (mii_rw(dev
, np
->phyaddr
,
1354 PHY_VITESSE_INIT_REG1
, PHY_VITESSE_INIT10
))
1360 static int phy_init(struct net_device
*dev
)
1362 struct fe_priv
*np
= get_nvpriv(dev
);
1363 u8 __iomem
*base
= get_hwbase(dev
);
1365 u32 mii_status
, mii_control
, mii_control_1000
, reg
;
1367 /* phy errata for E3016 phy */
1368 if (np
->phy_model
== PHY_MODEL_MARVELL_E3016
) {
1369 reg
= mii_rw(dev
, np
->phyaddr
, MII_NCONFIG
, MII_READ
);
1370 reg
&= ~PHY_MARVELL_E3016_INITMASK
;
1371 if (mii_rw(dev
, np
->phyaddr
, MII_NCONFIG
, reg
)) {
1372 netdev_info(dev
, "%s: phy write to errata reg failed\n",
1373 pci_name(np
->pci_dev
));
1377 if (np
->phy_oui
== PHY_OUI_REALTEK
) {
1378 if (np
->phy_model
== PHY_MODEL_REALTEK_8211
&&
1379 np
->phy_rev
== PHY_REV_REALTEK_8211B
) {
1380 if (init_realtek_8211b(dev
, np
)) {
1381 netdev_info(dev
, "%s: phy init failed\n",
1382 pci_name(np
->pci_dev
));
1385 } else if (np
->phy_model
== PHY_MODEL_REALTEK_8211
&&
1386 np
->phy_rev
== PHY_REV_REALTEK_8211C
) {
1387 if (init_realtek_8211c(dev
, np
)) {
1388 netdev_info(dev
, "%s: phy init failed\n",
1389 pci_name(np
->pci_dev
));
1392 } else if (np
->phy_model
== PHY_MODEL_REALTEK_8201
) {
1393 if (init_realtek_8201(dev
, np
)) {
1394 netdev_info(dev
, "%s: phy init failed\n",
1395 pci_name(np
->pci_dev
));
1401 /* set advertise register */
1402 reg
= mii_rw(dev
, np
->phyaddr
, MII_ADVERTISE
, MII_READ
);
1403 reg
|= (ADVERTISE_10HALF
| ADVERTISE_10FULL
|
1404 ADVERTISE_100HALF
| ADVERTISE_100FULL
|
1405 ADVERTISE_PAUSE_ASYM
| ADVERTISE_PAUSE_CAP
);
1406 if (mii_rw(dev
, np
->phyaddr
, MII_ADVERTISE
, reg
)) {
1407 netdev_info(dev
, "%s: phy write to advertise failed\n",
1408 pci_name(np
->pci_dev
));
1412 /* get phy interface type */
1413 phyinterface
= readl(base
+ NvRegPhyInterface
);
1415 /* see if gigabit phy */
1416 mii_status
= mii_rw(dev
, np
->phyaddr
, MII_BMSR
, MII_READ
);
1417 if (mii_status
& PHY_GIGABIT
) {
1418 np
->gigabit
= PHY_GIGABIT
;
1419 mii_control_1000
= mii_rw(dev
, np
->phyaddr
,
1420 MII_CTRL1000
, MII_READ
);
1421 mii_control_1000
&= ~ADVERTISE_1000HALF
;
1422 if (phyinterface
& PHY_RGMII
)
1423 mii_control_1000
|= ADVERTISE_1000FULL
;
1425 mii_control_1000
&= ~ADVERTISE_1000FULL
;
1427 if (mii_rw(dev
, np
->phyaddr
, MII_CTRL1000
, mii_control_1000
)) {
1428 netdev_info(dev
, "%s: phy init failed\n",
1429 pci_name(np
->pci_dev
));
1435 mii_control
= mii_rw(dev
, np
->phyaddr
, MII_BMCR
, MII_READ
);
1436 mii_control
|= BMCR_ANENABLE
;
1438 if (np
->phy_oui
== PHY_OUI_REALTEK
&&
1439 np
->phy_model
== PHY_MODEL_REALTEK_8211
&&
1440 np
->phy_rev
== PHY_REV_REALTEK_8211C
) {
1441 /* start autoneg since we already performed hw reset above */
1442 mii_control
|= BMCR_ANRESTART
;
1443 if (mii_rw(dev
, np
->phyaddr
, MII_BMCR
, mii_control
)) {
1444 netdev_info(dev
, "%s: phy init failed\n",
1445 pci_name(np
->pci_dev
));
1450 * (certain phys need bmcr to be setup with reset)
1452 if (phy_reset(dev
, mii_control
)) {
1453 netdev_info(dev
, "%s: phy reset failed\n",
1454 pci_name(np
->pci_dev
));
1459 /* phy vendor specific configuration */
1460 if ((np
->phy_oui
== PHY_OUI_CICADA
)) {
1461 if (init_cicada(dev
, np
, phyinterface
)) {
1462 netdev_info(dev
, "%s: phy init failed\n",
1463 pci_name(np
->pci_dev
));
1466 } else if (np
->phy_oui
== PHY_OUI_VITESSE
) {
1467 if (init_vitesse(dev
, np
)) {
1468 netdev_info(dev
, "%s: phy init failed\n",
1469 pci_name(np
->pci_dev
));
1472 } else if (np
->phy_oui
== PHY_OUI_REALTEK
) {
1473 if (np
->phy_model
== PHY_MODEL_REALTEK_8211
&&
1474 np
->phy_rev
== PHY_REV_REALTEK_8211B
) {
1475 /* reset could have cleared these out, set them back */
1476 if (init_realtek_8211b(dev
, np
)) {
1477 netdev_info(dev
, "%s: phy init failed\n",
1478 pci_name(np
->pci_dev
));
1481 } else if (np
->phy_model
== PHY_MODEL_REALTEK_8201
) {
1482 if (init_realtek_8201(dev
, np
) ||
1483 init_realtek_8201_cross(dev
, np
)) {
1484 netdev_info(dev
, "%s: phy init failed\n",
1485 pci_name(np
->pci_dev
));
1491 /* some phys clear out pause advertisement on reset, set it back */
1492 mii_rw(dev
, np
->phyaddr
, MII_ADVERTISE
, reg
);
1494 /* restart auto negotiation, power down phy */
1495 mii_control
= mii_rw(dev
, np
->phyaddr
, MII_BMCR
, MII_READ
);
1496 mii_control
|= (BMCR_ANRESTART
| BMCR_ANENABLE
);
1498 mii_control
|= BMCR_PDOWN
;
1499 if (mii_rw(dev
, np
->phyaddr
, MII_BMCR
, mii_control
))
1505 static void nv_start_rx(struct net_device
*dev
)
1507 struct fe_priv
*np
= netdev_priv(dev
);
1508 u8 __iomem
*base
= get_hwbase(dev
);
1509 u32 rx_ctrl
= readl(base
+ NvRegReceiverControl
);
1511 /* Already running? Stop it. */
1512 if ((readl(base
+ NvRegReceiverControl
) & NVREG_RCVCTL_START
) && !np
->mac_in_use
) {
1513 rx_ctrl
&= ~NVREG_RCVCTL_START
;
1514 writel(rx_ctrl
, base
+ NvRegReceiverControl
);
1517 writel(np
->linkspeed
, base
+ NvRegLinkSpeed
);
1519 rx_ctrl
|= NVREG_RCVCTL_START
;
1521 rx_ctrl
&= ~NVREG_RCVCTL_RX_PATH_EN
;
1522 writel(rx_ctrl
, base
+ NvRegReceiverControl
);
1526 static void nv_stop_rx(struct net_device
*dev
)
1528 struct fe_priv
*np
= netdev_priv(dev
);
1529 u8 __iomem
*base
= get_hwbase(dev
);
1530 u32 rx_ctrl
= readl(base
+ NvRegReceiverControl
);
1532 if (!np
->mac_in_use
)
1533 rx_ctrl
&= ~NVREG_RCVCTL_START
;
1535 rx_ctrl
|= NVREG_RCVCTL_RX_PATH_EN
;
1536 writel(rx_ctrl
, base
+ NvRegReceiverControl
);
1537 if (reg_delay(dev
, NvRegReceiverStatus
, NVREG_RCVSTAT_BUSY
, 0,
1538 NV_RXSTOP_DELAY1
, NV_RXSTOP_DELAY1MAX
))
1539 netdev_info(dev
, "%s: ReceiverStatus remained busy\n",
1542 udelay(NV_RXSTOP_DELAY2
);
1543 if (!np
->mac_in_use
)
1544 writel(0, base
+ NvRegLinkSpeed
);
1547 static void nv_start_tx(struct net_device
*dev
)
1549 struct fe_priv
*np
= netdev_priv(dev
);
1550 u8 __iomem
*base
= get_hwbase(dev
);
1551 u32 tx_ctrl
= readl(base
+ NvRegTransmitterControl
);
1553 tx_ctrl
|= NVREG_XMITCTL_START
;
1555 tx_ctrl
&= ~NVREG_XMITCTL_TX_PATH_EN
;
1556 writel(tx_ctrl
, base
+ NvRegTransmitterControl
);
1560 static void nv_stop_tx(struct net_device
*dev
)
1562 struct fe_priv
*np
= netdev_priv(dev
);
1563 u8 __iomem
*base
= get_hwbase(dev
);
1564 u32 tx_ctrl
= readl(base
+ NvRegTransmitterControl
);
1566 if (!np
->mac_in_use
)
1567 tx_ctrl
&= ~NVREG_XMITCTL_START
;
1569 tx_ctrl
|= NVREG_XMITCTL_TX_PATH_EN
;
1570 writel(tx_ctrl
, base
+ NvRegTransmitterControl
);
1571 if (reg_delay(dev
, NvRegTransmitterStatus
, NVREG_XMITSTAT_BUSY
, 0,
1572 NV_TXSTOP_DELAY1
, NV_TXSTOP_DELAY1MAX
))
1573 netdev_info(dev
, "%s: TransmitterStatus remained busy\n",
1576 udelay(NV_TXSTOP_DELAY2
);
1577 if (!np
->mac_in_use
)
1578 writel(readl(base
+ NvRegTransmitPoll
) & NVREG_TRANSMITPOLL_MAC_ADDR_REV
,
1579 base
+ NvRegTransmitPoll
);
1582 static void nv_start_rxtx(struct net_device
*dev
)
1588 static void nv_stop_rxtx(struct net_device
*dev
)
1594 static void nv_txrx_reset(struct net_device
*dev
)
1596 struct fe_priv
*np
= netdev_priv(dev
);
1597 u8 __iomem
*base
= get_hwbase(dev
);
1599 writel(NVREG_TXRXCTL_BIT2
| NVREG_TXRXCTL_RESET
| np
->txrxctl_bits
, base
+ NvRegTxRxControl
);
1601 udelay(NV_TXRX_RESET_DELAY
);
1602 writel(NVREG_TXRXCTL_BIT2
| np
->txrxctl_bits
, base
+ NvRegTxRxControl
);
1606 static void nv_mac_reset(struct net_device
*dev
)
1608 struct fe_priv
*np
= netdev_priv(dev
);
1609 u8 __iomem
*base
= get_hwbase(dev
);
1610 u32 temp1
, temp2
, temp3
;
1612 writel(NVREG_TXRXCTL_BIT2
| NVREG_TXRXCTL_RESET
| np
->txrxctl_bits
, base
+ NvRegTxRxControl
);
1615 /* save registers since they will be cleared on reset */
1616 temp1
= readl(base
+ NvRegMacAddrA
);
1617 temp2
= readl(base
+ NvRegMacAddrB
);
1618 temp3
= readl(base
+ NvRegTransmitPoll
);
1620 writel(NVREG_MAC_RESET_ASSERT
, base
+ NvRegMacReset
);
1622 udelay(NV_MAC_RESET_DELAY
);
1623 writel(0, base
+ NvRegMacReset
);
1625 udelay(NV_MAC_RESET_DELAY
);
1627 /* restore saved registers */
1628 writel(temp1
, base
+ NvRegMacAddrA
);
1629 writel(temp2
, base
+ NvRegMacAddrB
);
1630 writel(temp3
, base
+ NvRegTransmitPoll
);
1632 writel(NVREG_TXRXCTL_BIT2
| np
->txrxctl_bits
, base
+ NvRegTxRxControl
);
1636 static void nv_get_hw_stats(struct net_device
*dev
)
1638 struct fe_priv
*np
= netdev_priv(dev
);
1639 u8 __iomem
*base
= get_hwbase(dev
);
1641 np
->estats
.tx_bytes
+= readl(base
+ NvRegTxCnt
);
1642 np
->estats
.tx_zero_rexmt
+= readl(base
+ NvRegTxZeroReXmt
);
1643 np
->estats
.tx_one_rexmt
+= readl(base
+ NvRegTxOneReXmt
);
1644 np
->estats
.tx_many_rexmt
+= readl(base
+ NvRegTxManyReXmt
);
1645 np
->estats
.tx_late_collision
+= readl(base
+ NvRegTxLateCol
);
1646 np
->estats
.tx_fifo_errors
+= readl(base
+ NvRegTxUnderflow
);
1647 np
->estats
.tx_carrier_errors
+= readl(base
+ NvRegTxLossCarrier
);
1648 np
->estats
.tx_excess_deferral
+= readl(base
+ NvRegTxExcessDef
);
1649 np
->estats
.tx_retry_error
+= readl(base
+ NvRegTxRetryErr
);
1650 np
->estats
.rx_frame_error
+= readl(base
+ NvRegRxFrameErr
);
1651 np
->estats
.rx_extra_byte
+= readl(base
+ NvRegRxExtraByte
);
1652 np
->estats
.rx_late_collision
+= readl(base
+ NvRegRxLateCol
);
1653 np
->estats
.rx_runt
+= readl(base
+ NvRegRxRunt
);
1654 np
->estats
.rx_frame_too_long
+= readl(base
+ NvRegRxFrameTooLong
);
1655 np
->estats
.rx_over_errors
+= readl(base
+ NvRegRxOverflow
);
1656 np
->estats
.rx_crc_errors
+= readl(base
+ NvRegRxFCSErr
);
1657 np
->estats
.rx_frame_align_error
+= readl(base
+ NvRegRxFrameAlignErr
);
1658 np
->estats
.rx_length_error
+= readl(base
+ NvRegRxLenErr
);
1659 np
->estats
.rx_unicast
+= readl(base
+ NvRegRxUnicast
);
1660 np
->estats
.rx_multicast
+= readl(base
+ NvRegRxMulticast
);
1661 np
->estats
.rx_broadcast
+= readl(base
+ NvRegRxBroadcast
);
1662 np
->estats
.rx_packets
=
1663 np
->estats
.rx_unicast
+
1664 np
->estats
.rx_multicast
+
1665 np
->estats
.rx_broadcast
;
1666 np
->estats
.rx_errors_total
=
1667 np
->estats
.rx_crc_errors
+
1668 np
->estats
.rx_over_errors
+
1669 np
->estats
.rx_frame_error
+
1670 (np
->estats
.rx_frame_align_error
- np
->estats
.rx_extra_byte
) +
1671 np
->estats
.rx_late_collision
+
1672 np
->estats
.rx_runt
+
1673 np
->estats
.rx_frame_too_long
;
1674 np
->estats
.tx_errors_total
=
1675 np
->estats
.tx_late_collision
+
1676 np
->estats
.tx_fifo_errors
+
1677 np
->estats
.tx_carrier_errors
+
1678 np
->estats
.tx_excess_deferral
+
1679 np
->estats
.tx_retry_error
;
1681 if (np
->driver_data
& DEV_HAS_STATISTICS_V2
) {
1682 np
->estats
.tx_deferral
+= readl(base
+ NvRegTxDef
);
1683 np
->estats
.tx_packets
+= readl(base
+ NvRegTxFrame
);
1684 np
->estats
.rx_bytes
+= readl(base
+ NvRegRxCnt
);
1685 np
->estats
.tx_pause
+= readl(base
+ NvRegTxPause
);
1686 np
->estats
.rx_pause
+= readl(base
+ NvRegRxPause
);
1687 np
->estats
.rx_drop_frame
+= readl(base
+ NvRegRxDropFrame
);
1690 if (np
->driver_data
& DEV_HAS_STATISTICS_V3
) {
1691 np
->estats
.tx_unicast
+= readl(base
+ NvRegTxUnicast
);
1692 np
->estats
.tx_multicast
+= readl(base
+ NvRegTxMulticast
);
1693 np
->estats
.tx_broadcast
+= readl(base
+ NvRegTxBroadcast
);
1698 * nv_get_stats: dev->get_stats function
1699 * Get latest stats value from the nic.
1700 * Called with read_lock(&dev_base_lock) held for read -
1701 * only synchronized against unregister_netdevice.
1703 static struct net_device_stats
*nv_get_stats(struct net_device
*dev
)
1705 struct fe_priv
*np
= netdev_priv(dev
);
1707 /* If the nic supports hw counters then retrieve latest values */
1708 if (np
->driver_data
& (DEV_HAS_STATISTICS_V1
|DEV_HAS_STATISTICS_V2
|DEV_HAS_STATISTICS_V3
)) {
1709 nv_get_hw_stats(dev
);
1711 /* copy to net_device stats */
1712 dev
->stats
.tx_bytes
= np
->estats
.tx_bytes
;
1713 dev
->stats
.tx_fifo_errors
= np
->estats
.tx_fifo_errors
;
1714 dev
->stats
.tx_carrier_errors
= np
->estats
.tx_carrier_errors
;
1715 dev
->stats
.rx_crc_errors
= np
->estats
.rx_crc_errors
;
1716 dev
->stats
.rx_over_errors
= np
->estats
.rx_over_errors
;
1717 dev
->stats
.rx_errors
= np
->estats
.rx_errors_total
;
1718 dev
->stats
.tx_errors
= np
->estats
.tx_errors_total
;
1725 * nv_alloc_rx: fill rx ring entries.
1726 * Return 1 if the allocations for the skbs failed and the
1727 * rx engine is without Available descriptors
1729 static int nv_alloc_rx(struct net_device
*dev
)
1731 struct fe_priv
*np
= netdev_priv(dev
);
1732 struct ring_desc
*less_rx
;
1734 less_rx
= np
->get_rx
.orig
;
1735 if (less_rx
-- == np
->first_rx
.orig
)
1736 less_rx
= np
->last_rx
.orig
;
1738 while (np
->put_rx
.orig
!= less_rx
) {
1739 struct sk_buff
*skb
= dev_alloc_skb(np
->rx_buf_sz
+ NV_RX_ALLOC_PAD
);
1741 np
->put_rx_ctx
->skb
= skb
;
1742 np
->put_rx_ctx
->dma
= pci_map_single(np
->pci_dev
,
1745 PCI_DMA_FROMDEVICE
);
1746 np
->put_rx_ctx
->dma_len
= skb_tailroom(skb
);
1747 np
->put_rx
.orig
->buf
= cpu_to_le32(np
->put_rx_ctx
->dma
);
1749 np
->put_rx
.orig
->flaglen
= cpu_to_le32(np
->rx_buf_sz
| NV_RX_AVAIL
);
1750 if (unlikely(np
->put_rx
.orig
++ == np
->last_rx
.orig
))
1751 np
->put_rx
.orig
= np
->first_rx
.orig
;
1752 if (unlikely(np
->put_rx_ctx
++ == np
->last_rx_ctx
))
1753 np
->put_rx_ctx
= np
->first_rx_ctx
;
1760 static int nv_alloc_rx_optimized(struct net_device
*dev
)
1762 struct fe_priv
*np
= netdev_priv(dev
);
1763 struct ring_desc_ex
*less_rx
;
1765 less_rx
= np
->get_rx
.ex
;
1766 if (less_rx
-- == np
->first_rx
.ex
)
1767 less_rx
= np
->last_rx
.ex
;
1769 while (np
->put_rx
.ex
!= less_rx
) {
1770 struct sk_buff
*skb
= dev_alloc_skb(np
->rx_buf_sz
+ NV_RX_ALLOC_PAD
);
1772 np
->put_rx_ctx
->skb
= skb
;
1773 np
->put_rx_ctx
->dma
= pci_map_single(np
->pci_dev
,
1776 PCI_DMA_FROMDEVICE
);
1777 np
->put_rx_ctx
->dma_len
= skb_tailroom(skb
);
1778 np
->put_rx
.ex
->bufhigh
= cpu_to_le32(dma_high(np
->put_rx_ctx
->dma
));
1779 np
->put_rx
.ex
->buflow
= cpu_to_le32(dma_low(np
->put_rx_ctx
->dma
));
1781 np
->put_rx
.ex
->flaglen
= cpu_to_le32(np
->rx_buf_sz
| NV_RX2_AVAIL
);
1782 if (unlikely(np
->put_rx
.ex
++ == np
->last_rx
.ex
))
1783 np
->put_rx
.ex
= np
->first_rx
.ex
;
1784 if (unlikely(np
->put_rx_ctx
++ == np
->last_rx_ctx
))
1785 np
->put_rx_ctx
= np
->first_rx_ctx
;
1792 /* If rx bufs are exhausted called after 50ms to attempt to refresh */
1793 static void nv_do_rx_refill(unsigned long data
)
1795 struct net_device
*dev
= (struct net_device
*) data
;
1796 struct fe_priv
*np
= netdev_priv(dev
);
1798 /* Just reschedule NAPI rx processing */
1799 napi_schedule(&np
->napi
);
1802 static void nv_init_rx(struct net_device
*dev
)
1804 struct fe_priv
*np
= netdev_priv(dev
);
1807 np
->get_rx
= np
->put_rx
= np
->first_rx
= np
->rx_ring
;
1809 if (!nv_optimized(np
))
1810 np
->last_rx
.orig
= &np
->rx_ring
.orig
[np
->rx_ring_size
-1];
1812 np
->last_rx
.ex
= &np
->rx_ring
.ex
[np
->rx_ring_size
-1];
1813 np
->get_rx_ctx
= np
->put_rx_ctx
= np
->first_rx_ctx
= np
->rx_skb
;
1814 np
->last_rx_ctx
= &np
->rx_skb
[np
->rx_ring_size
-1];
1816 for (i
= 0; i
< np
->rx_ring_size
; i
++) {
1817 if (!nv_optimized(np
)) {
1818 np
->rx_ring
.orig
[i
].flaglen
= 0;
1819 np
->rx_ring
.orig
[i
].buf
= 0;
1821 np
->rx_ring
.ex
[i
].flaglen
= 0;
1822 np
->rx_ring
.ex
[i
].txvlan
= 0;
1823 np
->rx_ring
.ex
[i
].bufhigh
= 0;
1824 np
->rx_ring
.ex
[i
].buflow
= 0;
1826 np
->rx_skb
[i
].skb
= NULL
;
1827 np
->rx_skb
[i
].dma
= 0;
1831 static void nv_init_tx(struct net_device
*dev
)
1833 struct fe_priv
*np
= netdev_priv(dev
);
1836 np
->get_tx
= np
->put_tx
= np
->first_tx
= np
->tx_ring
;
1838 if (!nv_optimized(np
))
1839 np
->last_tx
.orig
= &np
->tx_ring
.orig
[np
->tx_ring_size
-1];
1841 np
->last_tx
.ex
= &np
->tx_ring
.ex
[np
->tx_ring_size
-1];
1842 np
->get_tx_ctx
= np
->put_tx_ctx
= np
->first_tx_ctx
= np
->tx_skb
;
1843 np
->last_tx_ctx
= &np
->tx_skb
[np
->tx_ring_size
-1];
1844 np
->tx_pkts_in_progress
= 0;
1845 np
->tx_change_owner
= NULL
;
1846 np
->tx_end_flip
= NULL
;
1849 for (i
= 0; i
< np
->tx_ring_size
; i
++) {
1850 if (!nv_optimized(np
)) {
1851 np
->tx_ring
.orig
[i
].flaglen
= 0;
1852 np
->tx_ring
.orig
[i
].buf
= 0;
1854 np
->tx_ring
.ex
[i
].flaglen
= 0;
1855 np
->tx_ring
.ex
[i
].txvlan
= 0;
1856 np
->tx_ring
.ex
[i
].bufhigh
= 0;
1857 np
->tx_ring
.ex
[i
].buflow
= 0;
1859 np
->tx_skb
[i
].skb
= NULL
;
1860 np
->tx_skb
[i
].dma
= 0;
1861 np
->tx_skb
[i
].dma_len
= 0;
1862 np
->tx_skb
[i
].dma_single
= 0;
1863 np
->tx_skb
[i
].first_tx_desc
= NULL
;
1864 np
->tx_skb
[i
].next_tx_ctx
= NULL
;
1868 static int nv_init_ring(struct net_device
*dev
)
1870 struct fe_priv
*np
= netdev_priv(dev
);
1875 if (!nv_optimized(np
))
1876 return nv_alloc_rx(dev
);
1878 return nv_alloc_rx_optimized(dev
);
1881 static void nv_unmap_txskb(struct fe_priv
*np
, struct nv_skb_map
*tx_skb
)
1884 if (tx_skb
->dma_single
)
1885 pci_unmap_single(np
->pci_dev
, tx_skb
->dma
,
1889 pci_unmap_page(np
->pci_dev
, tx_skb
->dma
,
1896 static int nv_release_txskb(struct fe_priv
*np
, struct nv_skb_map
*tx_skb
)
1898 nv_unmap_txskb(np
, tx_skb
);
1900 dev_kfree_skb_any(tx_skb
->skb
);
1907 static void nv_drain_tx(struct net_device
*dev
)
1909 struct fe_priv
*np
= netdev_priv(dev
);
1912 for (i
= 0; i
< np
->tx_ring_size
; i
++) {
1913 if (!nv_optimized(np
)) {
1914 np
->tx_ring
.orig
[i
].flaglen
= 0;
1915 np
->tx_ring
.orig
[i
].buf
= 0;
1917 np
->tx_ring
.ex
[i
].flaglen
= 0;
1918 np
->tx_ring
.ex
[i
].txvlan
= 0;
1919 np
->tx_ring
.ex
[i
].bufhigh
= 0;
1920 np
->tx_ring
.ex
[i
].buflow
= 0;
1922 if (nv_release_txskb(np
, &np
->tx_skb
[i
]))
1923 dev
->stats
.tx_dropped
++;
1924 np
->tx_skb
[i
].dma
= 0;
1925 np
->tx_skb
[i
].dma_len
= 0;
1926 np
->tx_skb
[i
].dma_single
= 0;
1927 np
->tx_skb
[i
].first_tx_desc
= NULL
;
1928 np
->tx_skb
[i
].next_tx_ctx
= NULL
;
1930 np
->tx_pkts_in_progress
= 0;
1931 np
->tx_change_owner
= NULL
;
1932 np
->tx_end_flip
= NULL
;
1935 static void nv_drain_rx(struct net_device
*dev
)
1937 struct fe_priv
*np
= netdev_priv(dev
);
1940 for (i
= 0; i
< np
->rx_ring_size
; i
++) {
1941 if (!nv_optimized(np
)) {
1942 np
->rx_ring
.orig
[i
].flaglen
= 0;
1943 np
->rx_ring
.orig
[i
].buf
= 0;
1945 np
->rx_ring
.ex
[i
].flaglen
= 0;
1946 np
->rx_ring
.ex
[i
].txvlan
= 0;
1947 np
->rx_ring
.ex
[i
].bufhigh
= 0;
1948 np
->rx_ring
.ex
[i
].buflow
= 0;
1951 if (np
->rx_skb
[i
].skb
) {
1952 pci_unmap_single(np
->pci_dev
, np
->rx_skb
[i
].dma
,
1953 (skb_end_pointer(np
->rx_skb
[i
].skb
) -
1954 np
->rx_skb
[i
].skb
->data
),
1955 PCI_DMA_FROMDEVICE
);
1956 dev_kfree_skb(np
->rx_skb
[i
].skb
);
1957 np
->rx_skb
[i
].skb
= NULL
;
1962 static void nv_drain_rxtx(struct net_device
*dev
)
1968 static inline u32
nv_get_empty_tx_slots(struct fe_priv
*np
)
1970 return (u32
)(np
->tx_ring_size
- ((np
->tx_ring_size
+ (np
->put_tx_ctx
- np
->get_tx_ctx
)) % np
->tx_ring_size
));
1973 static void nv_legacybackoff_reseed(struct net_device
*dev
)
1975 u8 __iomem
*base
= get_hwbase(dev
);
1980 reg
= readl(base
+ NvRegSlotTime
) & ~NVREG_SLOTTIME_MASK
;
1981 get_random_bytes(&low
, sizeof(low
));
1982 reg
|= low
& NVREG_SLOTTIME_MASK
;
1984 /* Need to stop tx before change takes effect.
1985 * Caller has already gained np->lock.
1987 tx_status
= readl(base
+ NvRegTransmitterControl
) & NVREG_XMITCTL_START
;
1991 writel(reg
, base
+ NvRegSlotTime
);
1997 /* Gear Backoff Seeds */
1998 #define BACKOFF_SEEDSET_ROWS 8
1999 #define BACKOFF_SEEDSET_LFSRS 15
2001 /* Known Good seed sets */
2002 static const u32 main_seedset
[BACKOFF_SEEDSET_ROWS
][BACKOFF_SEEDSET_LFSRS
] = {
2003 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2004 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
2005 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2006 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
2007 {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
2008 {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
2009 {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
2010 {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184} };
2012 static const u32 gear_seedset
[BACKOFF_SEEDSET_ROWS
][BACKOFF_SEEDSET_LFSRS
] = {
2013 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2014 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2015 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
2016 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2017 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2018 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2019 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2020 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395} };
2022 static void nv_gear_backoff_reseed(struct net_device
*dev
)
2024 u8 __iomem
*base
= get_hwbase(dev
);
2025 u32 miniseed1
, miniseed2
, miniseed2_reversed
, miniseed3
, miniseed3_reversed
;
2026 u32 temp
, seedset
, combinedSeed
;
2029 /* Setup seed for free running LFSR */
2030 /* We are going to read the time stamp counter 3 times
2031 and swizzle bits around to increase randomness */
2032 get_random_bytes(&miniseed1
, sizeof(miniseed1
));
2033 miniseed1
&= 0x0fff;
2037 get_random_bytes(&miniseed2
, sizeof(miniseed2
));
2038 miniseed2
&= 0x0fff;
2041 miniseed2_reversed
=
2042 ((miniseed2
& 0xF00) >> 8) |
2043 (miniseed2
& 0x0F0) |
2044 ((miniseed2
& 0x00F) << 8);
2046 get_random_bytes(&miniseed3
, sizeof(miniseed3
));
2047 miniseed3
&= 0x0fff;
2050 miniseed3_reversed
=
2051 ((miniseed3
& 0xF00) >> 8) |
2052 (miniseed3
& 0x0F0) |
2053 ((miniseed3
& 0x00F) << 8);
2055 combinedSeed
= ((miniseed1
^ miniseed2_reversed
) << 12) |
2056 (miniseed2
^ miniseed3_reversed
);
2058 /* Seeds can not be zero */
2059 if ((combinedSeed
& NVREG_BKOFFCTRL_SEED_MASK
) == 0)
2060 combinedSeed
|= 0x08;
2061 if ((combinedSeed
& (NVREG_BKOFFCTRL_SEED_MASK
<< NVREG_BKOFFCTRL_GEAR
)) == 0)
2062 combinedSeed
|= 0x8000;
2064 /* No need to disable tx here */
2065 temp
= NVREG_BKOFFCTRL_DEFAULT
| (0 << NVREG_BKOFFCTRL_SELECT
);
2066 temp
|= combinedSeed
& NVREG_BKOFFCTRL_SEED_MASK
;
2067 temp
|= combinedSeed
>> NVREG_BKOFFCTRL_GEAR
;
2068 writel(temp
, base
+ NvRegBackOffControl
);
2070 /* Setup seeds for all gear LFSRs. */
2071 get_random_bytes(&seedset
, sizeof(seedset
));
2072 seedset
= seedset
% BACKOFF_SEEDSET_ROWS
;
2073 for (i
= 1; i
<= BACKOFF_SEEDSET_LFSRS
; i
++) {
2074 temp
= NVREG_BKOFFCTRL_DEFAULT
| (i
<< NVREG_BKOFFCTRL_SELECT
);
2075 temp
|= main_seedset
[seedset
][i
-1] & 0x3ff;
2076 temp
|= ((gear_seedset
[seedset
][i
-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR
);
2077 writel(temp
, base
+ NvRegBackOffControl
);
2082 * nv_start_xmit: dev->hard_start_xmit function
2083 * Called with netif_tx_lock held.
2085 static netdev_tx_t
nv_start_xmit(struct sk_buff
*skb
, struct net_device
*dev
)
2087 struct fe_priv
*np
= netdev_priv(dev
);
2089 u32 tx_flags_extra
= (np
->desc_ver
== DESC_VER_1
? NV_TX_LASTPACKET
: NV_TX2_LASTPACKET
);
2090 unsigned int fragments
= skb_shinfo(skb
)->nr_frags
;
2094 u32 size
= skb_headlen(skb
);
2095 u32 entries
= (size
>> NV_TX2_TSO_MAX_SHIFT
) + ((size
& (NV_TX2_TSO_MAX_SIZE
-1)) ? 1 : 0);
2097 struct ring_desc
*put_tx
;
2098 struct ring_desc
*start_tx
;
2099 struct ring_desc
*prev_tx
;
2100 struct nv_skb_map
*prev_tx_ctx
;
2101 unsigned long flags
;
2103 /* add fragments to entries count */
2104 for (i
= 0; i
< fragments
; i
++) {
2105 entries
+= (skb_shinfo(skb
)->frags
[i
].size
>> NV_TX2_TSO_MAX_SHIFT
) +
2106 ((skb_shinfo(skb
)->frags
[i
].size
& (NV_TX2_TSO_MAX_SIZE
-1)) ? 1 : 0);
2109 spin_lock_irqsave(&np
->lock
, flags
);
2110 empty_slots
= nv_get_empty_tx_slots(np
);
2111 if (unlikely(empty_slots
<= entries
)) {
2112 netif_stop_queue(dev
);
2114 spin_unlock_irqrestore(&np
->lock
, flags
);
2115 return NETDEV_TX_BUSY
;
2117 spin_unlock_irqrestore(&np
->lock
, flags
);
2119 start_tx
= put_tx
= np
->put_tx
.orig
;
2121 /* setup the header buffer */
2124 prev_tx_ctx
= np
->put_tx_ctx
;
2125 bcnt
= (size
> NV_TX2_TSO_MAX_SIZE
) ? NV_TX2_TSO_MAX_SIZE
: size
;
2126 np
->put_tx_ctx
->dma
= pci_map_single(np
->pci_dev
, skb
->data
+ offset
, bcnt
,
2128 np
->put_tx_ctx
->dma_len
= bcnt
;
2129 np
->put_tx_ctx
->dma_single
= 1;
2130 put_tx
->buf
= cpu_to_le32(np
->put_tx_ctx
->dma
);
2131 put_tx
->flaglen
= cpu_to_le32((bcnt
-1) | tx_flags
);
2133 tx_flags
= np
->tx_flags
;
2136 if (unlikely(put_tx
++ == np
->last_tx
.orig
))
2137 put_tx
= np
->first_tx
.orig
;
2138 if (unlikely(np
->put_tx_ctx
++ == np
->last_tx_ctx
))
2139 np
->put_tx_ctx
= np
->first_tx_ctx
;
2142 /* setup the fragments */
2143 for (i
= 0; i
< fragments
; i
++) {
2144 skb_frag_t
*frag
= &skb_shinfo(skb
)->frags
[i
];
2145 u32 size
= frag
->size
;
2150 prev_tx_ctx
= np
->put_tx_ctx
;
2151 bcnt
= (size
> NV_TX2_TSO_MAX_SIZE
) ? NV_TX2_TSO_MAX_SIZE
: size
;
2152 np
->put_tx_ctx
->dma
= pci_map_page(np
->pci_dev
, frag
->page
, frag
->page_offset
+offset
, bcnt
,
2154 np
->put_tx_ctx
->dma_len
= bcnt
;
2155 np
->put_tx_ctx
->dma_single
= 0;
2156 put_tx
->buf
= cpu_to_le32(np
->put_tx_ctx
->dma
);
2157 put_tx
->flaglen
= cpu_to_le32((bcnt
-1) | tx_flags
);
2161 if (unlikely(put_tx
++ == np
->last_tx
.orig
))
2162 put_tx
= np
->first_tx
.orig
;
2163 if (unlikely(np
->put_tx_ctx
++ == np
->last_tx_ctx
))
2164 np
->put_tx_ctx
= np
->first_tx_ctx
;
2168 /* set last fragment flag */
2169 prev_tx
->flaglen
|= cpu_to_le32(tx_flags_extra
);
2171 /* save skb in this slot's context area */
2172 prev_tx_ctx
->skb
= skb
;
2174 if (skb_is_gso(skb
))
2175 tx_flags_extra
= NV_TX2_TSO
| (skb_shinfo(skb
)->gso_size
<< NV_TX2_TSO_SHIFT
);
2177 tx_flags_extra
= skb
->ip_summed
== CHECKSUM_PARTIAL
?
2178 NV_TX2_CHECKSUM_L3
| NV_TX2_CHECKSUM_L4
: 0;
2180 spin_lock_irqsave(&np
->lock
, flags
);
2183 start_tx
->flaglen
|= cpu_to_le32(tx_flags
| tx_flags_extra
);
2184 np
->put_tx
.orig
= put_tx
;
2186 spin_unlock_irqrestore(&np
->lock
, flags
);
2188 writel(NVREG_TXRXCTL_KICK
|np
->txrxctl_bits
, get_hwbase(dev
) + NvRegTxRxControl
);
2189 return NETDEV_TX_OK
;
2192 static netdev_tx_t
nv_start_xmit_optimized(struct sk_buff
*skb
,
2193 struct net_device
*dev
)
2195 struct fe_priv
*np
= netdev_priv(dev
);
2198 unsigned int fragments
= skb_shinfo(skb
)->nr_frags
;
2202 u32 size
= skb_headlen(skb
);
2203 u32 entries
= (size
>> NV_TX2_TSO_MAX_SHIFT
) + ((size
& (NV_TX2_TSO_MAX_SIZE
-1)) ? 1 : 0);
2205 struct ring_desc_ex
*put_tx
;
2206 struct ring_desc_ex
*start_tx
;
2207 struct ring_desc_ex
*prev_tx
;
2208 struct nv_skb_map
*prev_tx_ctx
;
2209 struct nv_skb_map
*start_tx_ctx
;
2210 unsigned long flags
;
2212 /* add fragments to entries count */
2213 for (i
= 0; i
< fragments
; i
++) {
2214 entries
+= (skb_shinfo(skb
)->frags
[i
].size
>> NV_TX2_TSO_MAX_SHIFT
) +
2215 ((skb_shinfo(skb
)->frags
[i
].size
& (NV_TX2_TSO_MAX_SIZE
-1)) ? 1 : 0);
2218 spin_lock_irqsave(&np
->lock
, flags
);
2219 empty_slots
= nv_get_empty_tx_slots(np
);
2220 if (unlikely(empty_slots
<= entries
)) {
2221 netif_stop_queue(dev
);
2223 spin_unlock_irqrestore(&np
->lock
, flags
);
2224 return NETDEV_TX_BUSY
;
2226 spin_unlock_irqrestore(&np
->lock
, flags
);
2228 start_tx
= put_tx
= np
->put_tx
.ex
;
2229 start_tx_ctx
= np
->put_tx_ctx
;
2231 /* setup the header buffer */
2234 prev_tx_ctx
= np
->put_tx_ctx
;
2235 bcnt
= (size
> NV_TX2_TSO_MAX_SIZE
) ? NV_TX2_TSO_MAX_SIZE
: size
;
2236 np
->put_tx_ctx
->dma
= pci_map_single(np
->pci_dev
, skb
->data
+ offset
, bcnt
,
2238 np
->put_tx_ctx
->dma_len
= bcnt
;
2239 np
->put_tx_ctx
->dma_single
= 1;
2240 put_tx
->bufhigh
= cpu_to_le32(dma_high(np
->put_tx_ctx
->dma
));
2241 put_tx
->buflow
= cpu_to_le32(dma_low(np
->put_tx_ctx
->dma
));
2242 put_tx
->flaglen
= cpu_to_le32((bcnt
-1) | tx_flags
);
2244 tx_flags
= NV_TX2_VALID
;
2247 if (unlikely(put_tx
++ == np
->last_tx
.ex
))
2248 put_tx
= np
->first_tx
.ex
;
2249 if (unlikely(np
->put_tx_ctx
++ == np
->last_tx_ctx
))
2250 np
->put_tx_ctx
= np
->first_tx_ctx
;
2253 /* setup the fragments */
2254 for (i
= 0; i
< fragments
; i
++) {
2255 skb_frag_t
*frag
= &skb_shinfo(skb
)->frags
[i
];
2256 u32 size
= frag
->size
;
2261 prev_tx_ctx
= np
->put_tx_ctx
;
2262 bcnt
= (size
> NV_TX2_TSO_MAX_SIZE
) ? NV_TX2_TSO_MAX_SIZE
: size
;
2263 np
->put_tx_ctx
->dma
= pci_map_page(np
->pci_dev
, frag
->page
, frag
->page_offset
+offset
, bcnt
,
2265 np
->put_tx_ctx
->dma_len
= bcnt
;
2266 np
->put_tx_ctx
->dma_single
= 0;
2267 put_tx
->bufhigh
= cpu_to_le32(dma_high(np
->put_tx_ctx
->dma
));
2268 put_tx
->buflow
= cpu_to_le32(dma_low(np
->put_tx_ctx
->dma
));
2269 put_tx
->flaglen
= cpu_to_le32((bcnt
-1) | tx_flags
);
2273 if (unlikely(put_tx
++ == np
->last_tx
.ex
))
2274 put_tx
= np
->first_tx
.ex
;
2275 if (unlikely(np
->put_tx_ctx
++ == np
->last_tx_ctx
))
2276 np
->put_tx_ctx
= np
->first_tx_ctx
;
2280 /* set last fragment flag */
2281 prev_tx
->flaglen
|= cpu_to_le32(NV_TX2_LASTPACKET
);
2283 /* save skb in this slot's context area */
2284 prev_tx_ctx
->skb
= skb
;
2286 if (skb_is_gso(skb
))
2287 tx_flags_extra
= NV_TX2_TSO
| (skb_shinfo(skb
)->gso_size
<< NV_TX2_TSO_SHIFT
);
2289 tx_flags_extra
= skb
->ip_summed
== CHECKSUM_PARTIAL
?
2290 NV_TX2_CHECKSUM_L3
| NV_TX2_CHECKSUM_L4
: 0;
2293 if (vlan_tx_tag_present(skb
))
2294 start_tx
->txvlan
= cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT
|
2295 vlan_tx_tag_get(skb
));
2297 start_tx
->txvlan
= 0;
2299 spin_lock_irqsave(&np
->lock
, flags
);
2302 /* Limit the number of outstanding tx. Setup all fragments, but
2303 * do not set the VALID bit on the first descriptor. Save a pointer
2304 * to that descriptor and also for next skb_map element.
2307 if (np
->tx_pkts_in_progress
== NV_TX_LIMIT_COUNT
) {
2308 if (!np
->tx_change_owner
)
2309 np
->tx_change_owner
= start_tx_ctx
;
2311 /* remove VALID bit */
2312 tx_flags
&= ~NV_TX2_VALID
;
2313 start_tx_ctx
->first_tx_desc
= start_tx
;
2314 start_tx_ctx
->next_tx_ctx
= np
->put_tx_ctx
;
2315 np
->tx_end_flip
= np
->put_tx_ctx
;
2317 np
->tx_pkts_in_progress
++;
2322 start_tx
->flaglen
|= cpu_to_le32(tx_flags
| tx_flags_extra
);
2323 np
->put_tx
.ex
= put_tx
;
2325 spin_unlock_irqrestore(&np
->lock
, flags
);
2327 writel(NVREG_TXRXCTL_KICK
|np
->txrxctl_bits
, get_hwbase(dev
) + NvRegTxRxControl
);
2328 return NETDEV_TX_OK
;
2331 static inline void nv_tx_flip_ownership(struct net_device
*dev
)
2333 struct fe_priv
*np
= netdev_priv(dev
);
2335 np
->tx_pkts_in_progress
--;
2336 if (np
->tx_change_owner
) {
2337 np
->tx_change_owner
->first_tx_desc
->flaglen
|=
2338 cpu_to_le32(NV_TX2_VALID
);
2339 np
->tx_pkts_in_progress
++;
2341 np
->tx_change_owner
= np
->tx_change_owner
->next_tx_ctx
;
2342 if (np
->tx_change_owner
== np
->tx_end_flip
)
2343 np
->tx_change_owner
= NULL
;
2345 writel(NVREG_TXRXCTL_KICK
|np
->txrxctl_bits
, get_hwbase(dev
) + NvRegTxRxControl
);
2350 * nv_tx_done: check for completed packets, release the skbs.
2352 * Caller must own np->lock.
2354 static int nv_tx_done(struct net_device
*dev
, int limit
)
2356 struct fe_priv
*np
= netdev_priv(dev
);
2359 struct ring_desc
*orig_get_tx
= np
->get_tx
.orig
;
2361 while ((np
->get_tx
.orig
!= np
->put_tx
.orig
) &&
2362 !((flags
= le32_to_cpu(np
->get_tx
.orig
->flaglen
)) & NV_TX_VALID
) &&
2363 (tx_work
< limit
)) {
2365 nv_unmap_txskb(np
, np
->get_tx_ctx
);
2367 if (np
->desc_ver
== DESC_VER_1
) {
2368 if (flags
& NV_TX_LASTPACKET
) {
2369 if (flags
& NV_TX_ERROR
) {
2370 if (flags
& NV_TX_UNDERFLOW
)
2371 dev
->stats
.tx_fifo_errors
++;
2372 if (flags
& NV_TX_CARRIERLOST
)
2373 dev
->stats
.tx_carrier_errors
++;
2374 if ((flags
& NV_TX_RETRYERROR
) && !(flags
& NV_TX_RETRYCOUNT_MASK
))
2375 nv_legacybackoff_reseed(dev
);
2376 dev
->stats
.tx_errors
++;
2378 dev
->stats
.tx_packets
++;
2379 dev
->stats
.tx_bytes
+= np
->get_tx_ctx
->skb
->len
;
2381 dev_kfree_skb_any(np
->get_tx_ctx
->skb
);
2382 np
->get_tx_ctx
->skb
= NULL
;
2386 if (flags
& NV_TX2_LASTPACKET
) {
2387 if (flags
& NV_TX2_ERROR
) {
2388 if (flags
& NV_TX2_UNDERFLOW
)
2389 dev
->stats
.tx_fifo_errors
++;
2390 if (flags
& NV_TX2_CARRIERLOST
)
2391 dev
->stats
.tx_carrier_errors
++;
2392 if ((flags
& NV_TX2_RETRYERROR
) && !(flags
& NV_TX2_RETRYCOUNT_MASK
))
2393 nv_legacybackoff_reseed(dev
);
2394 dev
->stats
.tx_errors
++;
2396 dev
->stats
.tx_packets
++;
2397 dev
->stats
.tx_bytes
+= np
->get_tx_ctx
->skb
->len
;
2399 dev_kfree_skb_any(np
->get_tx_ctx
->skb
);
2400 np
->get_tx_ctx
->skb
= NULL
;
2404 if (unlikely(np
->get_tx
.orig
++ == np
->last_tx
.orig
))
2405 np
->get_tx
.orig
= np
->first_tx
.orig
;
2406 if (unlikely(np
->get_tx_ctx
++ == np
->last_tx_ctx
))
2407 np
->get_tx_ctx
= np
->first_tx_ctx
;
2409 if (unlikely((np
->tx_stop
== 1) && (np
->get_tx
.orig
!= orig_get_tx
))) {
2411 netif_wake_queue(dev
);
2416 static int nv_tx_done_optimized(struct net_device
*dev
, int limit
)
2418 struct fe_priv
*np
= netdev_priv(dev
);
2421 struct ring_desc_ex
*orig_get_tx
= np
->get_tx
.ex
;
2423 while ((np
->get_tx
.ex
!= np
->put_tx
.ex
) &&
2424 !((flags
= le32_to_cpu(np
->get_tx
.ex
->flaglen
)) & NV_TX2_VALID
) &&
2425 (tx_work
< limit
)) {
2427 nv_unmap_txskb(np
, np
->get_tx_ctx
);
2429 if (flags
& NV_TX2_LASTPACKET
) {
2430 if (!(flags
& NV_TX2_ERROR
))
2431 dev
->stats
.tx_packets
++;
2433 if ((flags
& NV_TX2_RETRYERROR
) && !(flags
& NV_TX2_RETRYCOUNT_MASK
)) {
2434 if (np
->driver_data
& DEV_HAS_GEAR_MODE
)
2435 nv_gear_backoff_reseed(dev
);
2437 nv_legacybackoff_reseed(dev
);
2441 dev_kfree_skb_any(np
->get_tx_ctx
->skb
);
2442 np
->get_tx_ctx
->skb
= NULL
;
2446 nv_tx_flip_ownership(dev
);
2448 if (unlikely(np
->get_tx
.ex
++ == np
->last_tx
.ex
))
2449 np
->get_tx
.ex
= np
->first_tx
.ex
;
2450 if (unlikely(np
->get_tx_ctx
++ == np
->last_tx_ctx
))
2451 np
->get_tx_ctx
= np
->first_tx_ctx
;
2453 if (unlikely((np
->tx_stop
== 1) && (np
->get_tx
.ex
!= orig_get_tx
))) {
2455 netif_wake_queue(dev
);
2461 * nv_tx_timeout: dev->tx_timeout function
2462 * Called with netif_tx_lock held.
2464 static void nv_tx_timeout(struct net_device
*dev
)
2466 struct fe_priv
*np
= netdev_priv(dev
);
2467 u8 __iomem
*base
= get_hwbase(dev
);
2469 union ring_type put_tx
;
2473 if (np
->msi_flags
& NV_MSI_X_ENABLED
)
2474 status
= readl(base
+ NvRegMSIXIrqStatus
) & NVREG_IRQSTAT_MASK
;
2476 status
= readl(base
+ NvRegIrqStatus
) & NVREG_IRQSTAT_MASK
;
2478 netdev_info(dev
, "Got tx_timeout. irq: %08x\n", status
);
2480 netdev_info(dev
, "Ring at %lx\n", (unsigned long)np
->ring_addr
);
2481 netdev_info(dev
, "Dumping tx registers\n");
2482 for (i
= 0; i
<= np
->register_size
; i
+= 32) {
2484 "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
2486 readl(base
+ i
+ 0), readl(base
+ i
+ 4),
2487 readl(base
+ i
+ 8), readl(base
+ i
+ 12),
2488 readl(base
+ i
+ 16), readl(base
+ i
+ 20),
2489 readl(base
+ i
+ 24), readl(base
+ i
+ 28));
2491 netdev_info(dev
, "Dumping tx ring\n");
2492 for (i
= 0; i
< np
->tx_ring_size
; i
+= 4) {
2493 if (!nv_optimized(np
)) {
2495 "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
2497 le32_to_cpu(np
->tx_ring
.orig
[i
].buf
),
2498 le32_to_cpu(np
->tx_ring
.orig
[i
].flaglen
),
2499 le32_to_cpu(np
->tx_ring
.orig
[i
+1].buf
),
2500 le32_to_cpu(np
->tx_ring
.orig
[i
+1].flaglen
),
2501 le32_to_cpu(np
->tx_ring
.orig
[i
+2].buf
),
2502 le32_to_cpu(np
->tx_ring
.orig
[i
+2].flaglen
),
2503 le32_to_cpu(np
->tx_ring
.orig
[i
+3].buf
),
2504 le32_to_cpu(np
->tx_ring
.orig
[i
+3].flaglen
));
2507 "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
2509 le32_to_cpu(np
->tx_ring
.ex
[i
].bufhigh
),
2510 le32_to_cpu(np
->tx_ring
.ex
[i
].buflow
),
2511 le32_to_cpu(np
->tx_ring
.ex
[i
].flaglen
),
2512 le32_to_cpu(np
->tx_ring
.ex
[i
+1].bufhigh
),
2513 le32_to_cpu(np
->tx_ring
.ex
[i
+1].buflow
),
2514 le32_to_cpu(np
->tx_ring
.ex
[i
+1].flaglen
),
2515 le32_to_cpu(np
->tx_ring
.ex
[i
+2].bufhigh
),
2516 le32_to_cpu(np
->tx_ring
.ex
[i
+2].buflow
),
2517 le32_to_cpu(np
->tx_ring
.ex
[i
+2].flaglen
),
2518 le32_to_cpu(np
->tx_ring
.ex
[i
+3].bufhigh
),
2519 le32_to_cpu(np
->tx_ring
.ex
[i
+3].buflow
),
2520 le32_to_cpu(np
->tx_ring
.ex
[i
+3].flaglen
));
2524 spin_lock_irq(&np
->lock
);
2526 /* 1) stop tx engine */
2529 /* 2) complete any outstanding tx and do not give HW any limited tx pkts */
2530 saved_tx_limit
= np
->tx_limit
;
2531 np
->tx_limit
= 0; /* prevent giving HW any limited pkts */
2532 np
->tx_stop
= 0; /* prevent waking tx queue */
2533 if (!nv_optimized(np
))
2534 nv_tx_done(dev
, np
->tx_ring_size
);
2536 nv_tx_done_optimized(dev
, np
->tx_ring_size
);
2538 /* save current HW position */
2539 if (np
->tx_change_owner
)
2540 put_tx
.ex
= np
->tx_change_owner
->first_tx_desc
;
2542 put_tx
= np
->put_tx
;
2544 /* 3) clear all tx state */
2548 /* 4) restore state to current HW position */
2549 np
->get_tx
= np
->put_tx
= put_tx
;
2550 np
->tx_limit
= saved_tx_limit
;
2552 /* 5) restart tx engine */
2554 netif_wake_queue(dev
);
2555 spin_unlock_irq(&np
->lock
);
2559 * Called when the nic notices a mismatch between the actual data len on the
2560 * wire and the len indicated in the 802 header
2562 static int nv_getlen(struct net_device
*dev
, void *packet
, int datalen
)
2564 int hdrlen
; /* length of the 802 header */
2565 int protolen
; /* length as stored in the proto field */
2567 /* 1) calculate len according to header */
2568 if (((struct vlan_ethhdr
*)packet
)->h_vlan_proto
== htons(ETH_P_8021Q
)) {
2569 protolen
= ntohs(((struct vlan_ethhdr
*)packet
)->h_vlan_encapsulated_proto
);
2572 protolen
= ntohs(((struct ethhdr
*)packet
)->h_proto
);
2575 if (protolen
> ETH_DATA_LEN
)
2576 return datalen
; /* Value in proto field not a len, no checks possible */
2579 /* consistency checks: */
2580 if (datalen
> ETH_ZLEN
) {
2581 if (datalen
>= protolen
) {
2582 /* more data on wire than in 802 header, trim of
2587 /* less data on wire than mentioned in header.
2588 * Discard the packet.
2593 /* short packet. Accept only if 802 values are also short */
2594 if (protolen
> ETH_ZLEN
) {
2601 static int nv_rx_process(struct net_device
*dev
, int limit
)
2603 struct fe_priv
*np
= netdev_priv(dev
);
2606 struct sk_buff
*skb
;
2609 while ((np
->get_rx
.orig
!= np
->put_rx
.orig
) &&
2610 !((flags
= le32_to_cpu(np
->get_rx
.orig
->flaglen
)) & NV_RX_AVAIL
) &&
2611 (rx_work
< limit
)) {
2614 * the packet is for us - immediately tear down the pci mapping.
2615 * TODO: check if a prefetch of the first cacheline improves
2618 pci_unmap_single(np
->pci_dev
, np
->get_rx_ctx
->dma
,
2619 np
->get_rx_ctx
->dma_len
,
2620 PCI_DMA_FROMDEVICE
);
2621 skb
= np
->get_rx_ctx
->skb
;
2622 np
->get_rx_ctx
->skb
= NULL
;
2624 /* look at what we actually got: */
2625 if (np
->desc_ver
== DESC_VER_1
) {
2626 if (likely(flags
& NV_RX_DESCRIPTORVALID
)) {
2627 len
= flags
& LEN_MASK_V1
;
2628 if (unlikely(flags
& NV_RX_ERROR
)) {
2629 if ((flags
& NV_RX_ERROR_MASK
) == NV_RX_ERROR4
) {
2630 len
= nv_getlen(dev
, skb
->data
, len
);
2632 dev
->stats
.rx_errors
++;
2637 /* framing errors are soft errors */
2638 else if ((flags
& NV_RX_ERROR_MASK
) == NV_RX_FRAMINGERR
) {
2639 if (flags
& NV_RX_SUBSTRACT1
)
2642 /* the rest are hard errors */
2644 if (flags
& NV_RX_MISSEDFRAME
)
2645 dev
->stats
.rx_missed_errors
++;
2646 if (flags
& NV_RX_CRCERR
)
2647 dev
->stats
.rx_crc_errors
++;
2648 if (flags
& NV_RX_OVERFLOW
)
2649 dev
->stats
.rx_over_errors
++;
2650 dev
->stats
.rx_errors
++;
2660 if (likely(flags
& NV_RX2_DESCRIPTORVALID
)) {
2661 len
= flags
& LEN_MASK_V2
;
2662 if (unlikely(flags
& NV_RX2_ERROR
)) {
2663 if ((flags
& NV_RX2_ERROR_MASK
) == NV_RX2_ERROR4
) {
2664 len
= nv_getlen(dev
, skb
->data
, len
);
2666 dev
->stats
.rx_errors
++;
2671 /* framing errors are soft errors */
2672 else if ((flags
& NV_RX2_ERROR_MASK
) == NV_RX2_FRAMINGERR
) {
2673 if (flags
& NV_RX2_SUBSTRACT1
)
2676 /* the rest are hard errors */
2678 if (flags
& NV_RX2_CRCERR
)
2679 dev
->stats
.rx_crc_errors
++;
2680 if (flags
& NV_RX2_OVERFLOW
)
2681 dev
->stats
.rx_over_errors
++;
2682 dev
->stats
.rx_errors
++;
2687 if (((flags
& NV_RX2_CHECKSUMMASK
) == NV_RX2_CHECKSUM_IP_TCP
) || /*ip and tcp */
2688 ((flags
& NV_RX2_CHECKSUMMASK
) == NV_RX2_CHECKSUM_IP_UDP
)) /*ip and udp */
2689 skb
->ip_summed
= CHECKSUM_UNNECESSARY
;
2695 /* got a valid packet - forward it to the network core */
2697 skb
->protocol
= eth_type_trans(skb
, dev
);
2698 napi_gro_receive(&np
->napi
, skb
);
2699 dev
->stats
.rx_packets
++;
2700 dev
->stats
.rx_bytes
+= len
;
2702 if (unlikely(np
->get_rx
.orig
++ == np
->last_rx
.orig
))
2703 np
->get_rx
.orig
= np
->first_rx
.orig
;
2704 if (unlikely(np
->get_rx_ctx
++ == np
->last_rx_ctx
))
2705 np
->get_rx_ctx
= np
->first_rx_ctx
;
2713 static int nv_rx_process_optimized(struct net_device
*dev
, int limit
)
2715 struct fe_priv
*np
= netdev_priv(dev
);
2719 struct sk_buff
*skb
;
2722 while ((np
->get_rx
.ex
!= np
->put_rx
.ex
) &&
2723 !((flags
= le32_to_cpu(np
->get_rx
.ex
->flaglen
)) & NV_RX2_AVAIL
) &&
2724 (rx_work
< limit
)) {
2727 * the packet is for us - immediately tear down the pci mapping.
2728 * TODO: check if a prefetch of the first cacheline improves
2731 pci_unmap_single(np
->pci_dev
, np
->get_rx_ctx
->dma
,
2732 np
->get_rx_ctx
->dma_len
,
2733 PCI_DMA_FROMDEVICE
);
2734 skb
= np
->get_rx_ctx
->skb
;
2735 np
->get_rx_ctx
->skb
= NULL
;
2737 /* look at what we actually got: */
2738 if (likely(flags
& NV_RX2_DESCRIPTORVALID
)) {
2739 len
= flags
& LEN_MASK_V2
;
2740 if (unlikely(flags
& NV_RX2_ERROR
)) {
2741 if ((flags
& NV_RX2_ERROR_MASK
) == NV_RX2_ERROR4
) {
2742 len
= nv_getlen(dev
, skb
->data
, len
);
2748 /* framing errors are soft errors */
2749 else if ((flags
& NV_RX2_ERROR_MASK
) == NV_RX2_FRAMINGERR
) {
2750 if (flags
& NV_RX2_SUBSTRACT1
)
2753 /* the rest are hard errors */
2760 if (((flags
& NV_RX2_CHECKSUMMASK
) == NV_RX2_CHECKSUM_IP_TCP
) || /*ip and tcp */
2761 ((flags
& NV_RX2_CHECKSUMMASK
) == NV_RX2_CHECKSUM_IP_UDP
)) /*ip and udp */
2762 skb
->ip_summed
= CHECKSUM_UNNECESSARY
;
2764 /* got a valid packet - forward it to the network core */
2766 skb
->protocol
= eth_type_trans(skb
, dev
);
2767 prefetch(skb
->data
);
2769 if (likely(!np
->vlangrp
)) {
2770 napi_gro_receive(&np
->napi
, skb
);
2772 vlanflags
= le32_to_cpu(np
->get_rx
.ex
->buflow
);
2773 if (vlanflags
& NV_RX3_VLAN_TAG_PRESENT
) {
2774 vlan_gro_receive(&np
->napi
, np
->vlangrp
,
2775 vlanflags
& NV_RX3_VLAN_TAG_MASK
, skb
);
2777 napi_gro_receive(&np
->napi
, skb
);
2781 dev
->stats
.rx_packets
++;
2782 dev
->stats
.rx_bytes
+= len
;
2787 if (unlikely(np
->get_rx
.ex
++ == np
->last_rx
.ex
))
2788 np
->get_rx
.ex
= np
->first_rx
.ex
;
2789 if (unlikely(np
->get_rx_ctx
++ == np
->last_rx_ctx
))
2790 np
->get_rx_ctx
= np
->first_rx_ctx
;
2798 static void set_bufsize(struct net_device
*dev
)
2800 struct fe_priv
*np
= netdev_priv(dev
);
2802 if (dev
->mtu
<= ETH_DATA_LEN
)
2803 np
->rx_buf_sz
= ETH_DATA_LEN
+ NV_RX_HEADERS
;
2805 np
->rx_buf_sz
= dev
->mtu
+ NV_RX_HEADERS
;
2809 * nv_change_mtu: dev->change_mtu function
2810 * Called with dev_base_lock held for read.
2812 static int nv_change_mtu(struct net_device
*dev
, int new_mtu
)
2814 struct fe_priv
*np
= netdev_priv(dev
);
2817 if (new_mtu
< 64 || new_mtu
> np
->pkt_limit
)
2823 /* return early if the buffer sizes will not change */
2824 if (old_mtu
<= ETH_DATA_LEN
&& new_mtu
<= ETH_DATA_LEN
)
2826 if (old_mtu
== new_mtu
)
2829 /* synchronized against open : rtnl_lock() held by caller */
2830 if (netif_running(dev
)) {
2831 u8 __iomem
*base
= get_hwbase(dev
);
2833 * It seems that the nic preloads valid ring entries into an
2834 * internal buffer. The procedure for flushing everything is
2835 * guessed, there is probably a simpler approach.
2836 * Changing the MTU is a rare event, it shouldn't matter.
2838 nv_disable_irq(dev
);
2839 nv_napi_disable(dev
);
2840 netif_tx_lock_bh(dev
);
2841 netif_addr_lock(dev
);
2842 spin_lock(&np
->lock
);
2846 /* drain rx queue */
2848 /* reinit driver view of the rx queue */
2850 if (nv_init_ring(dev
)) {
2851 if (!np
->in_shutdown
)
2852 mod_timer(&np
->oom_kick
, jiffies
+ OOM_REFILL
);
2854 /* reinit nic view of the rx queue */
2855 writel(np
->rx_buf_sz
, base
+ NvRegOffloadConfig
);
2856 setup_hw_rings(dev
, NV_SETUP_RX_RING
| NV_SETUP_TX_RING
);
2857 writel(((np
->rx_ring_size
-1) << NVREG_RINGSZ_RXSHIFT
) + ((np
->tx_ring_size
-1) << NVREG_RINGSZ_TXSHIFT
),
2858 base
+ NvRegRingSizes
);
2860 writel(NVREG_TXRXCTL_KICK
|np
->txrxctl_bits
, get_hwbase(dev
) + NvRegTxRxControl
);
2863 /* restart rx engine */
2865 spin_unlock(&np
->lock
);
2866 netif_addr_unlock(dev
);
2867 netif_tx_unlock_bh(dev
);
2868 nv_napi_enable(dev
);
2874 static void nv_copy_mac_to_hw(struct net_device
*dev
)
2876 u8 __iomem
*base
= get_hwbase(dev
);
2879 mac
[0] = (dev
->dev_addr
[0] << 0) + (dev
->dev_addr
[1] << 8) +
2880 (dev
->dev_addr
[2] << 16) + (dev
->dev_addr
[3] << 24);
2881 mac
[1] = (dev
->dev_addr
[4] << 0) + (dev
->dev_addr
[5] << 8);
2883 writel(mac
[0], base
+ NvRegMacAddrA
);
2884 writel(mac
[1], base
+ NvRegMacAddrB
);
2888 * nv_set_mac_address: dev->set_mac_address function
2889 * Called with rtnl_lock() held.
2891 static int nv_set_mac_address(struct net_device
*dev
, void *addr
)
2893 struct fe_priv
*np
= netdev_priv(dev
);
2894 struct sockaddr
*macaddr
= (struct sockaddr
*)addr
;
2896 if (!is_valid_ether_addr(macaddr
->sa_data
))
2897 return -EADDRNOTAVAIL
;
2899 /* synchronized against open : rtnl_lock() held by caller */
2900 memcpy(dev
->dev_addr
, macaddr
->sa_data
, ETH_ALEN
);
2902 if (netif_running(dev
)) {
2903 netif_tx_lock_bh(dev
);
2904 netif_addr_lock(dev
);
2905 spin_lock_irq(&np
->lock
);
2907 /* stop rx engine */
2910 /* set mac address */
2911 nv_copy_mac_to_hw(dev
);
2913 /* restart rx engine */
2915 spin_unlock_irq(&np
->lock
);
2916 netif_addr_unlock(dev
);
2917 netif_tx_unlock_bh(dev
);
2919 nv_copy_mac_to_hw(dev
);
2925 * nv_set_multicast: dev->set_multicast function
2926 * Called with netif_tx_lock held.
2928 static void nv_set_multicast(struct net_device
*dev
)
2930 struct fe_priv
*np
= netdev_priv(dev
);
2931 u8 __iomem
*base
= get_hwbase(dev
);
2934 u32 pff
= readl(base
+ NvRegPacketFilterFlags
) & NVREG_PFF_PAUSE_RX
;
2936 memset(addr
, 0, sizeof(addr
));
2937 memset(mask
, 0, sizeof(mask
));
2939 if (dev
->flags
& IFF_PROMISC
) {
2940 pff
|= NVREG_PFF_PROMISC
;
2942 pff
|= NVREG_PFF_MYADDR
;
2944 if (dev
->flags
& IFF_ALLMULTI
|| !netdev_mc_empty(dev
)) {
2948 alwaysOn
[0] = alwaysOn
[1] = alwaysOff
[0] = alwaysOff
[1] = 0xffffffff;
2949 if (dev
->flags
& IFF_ALLMULTI
) {
2950 alwaysOn
[0] = alwaysOn
[1] = alwaysOff
[0] = alwaysOff
[1] = 0;
2952 struct netdev_hw_addr
*ha
;
2954 netdev_for_each_mc_addr(ha
, dev
) {
2955 unsigned char *addr
= ha
->addr
;
2958 a
= le32_to_cpu(*(__le32
*) addr
);
2959 b
= le16_to_cpu(*(__le16
*) (&addr
[4]));
2966 addr
[0] = alwaysOn
[0];
2967 addr
[1] = alwaysOn
[1];
2968 mask
[0] = alwaysOn
[0] | alwaysOff
[0];
2969 mask
[1] = alwaysOn
[1] | alwaysOff
[1];
2971 mask
[0] = NVREG_MCASTMASKA_NONE
;
2972 mask
[1] = NVREG_MCASTMASKB_NONE
;
2975 addr
[0] |= NVREG_MCASTADDRA_FORCE
;
2976 pff
|= NVREG_PFF_ALWAYS
;
2977 spin_lock_irq(&np
->lock
);
2979 writel(addr
[0], base
+ NvRegMulticastAddrA
);
2980 writel(addr
[1], base
+ NvRegMulticastAddrB
);
2981 writel(mask
[0], base
+ NvRegMulticastMaskA
);
2982 writel(mask
[1], base
+ NvRegMulticastMaskB
);
2983 writel(pff
, base
+ NvRegPacketFilterFlags
);
2985 spin_unlock_irq(&np
->lock
);
2988 static void nv_update_pause(struct net_device
*dev
, u32 pause_flags
)
2990 struct fe_priv
*np
= netdev_priv(dev
);
2991 u8 __iomem
*base
= get_hwbase(dev
);
2993 np
->pause_flags
&= ~(NV_PAUSEFRAME_TX_ENABLE
| NV_PAUSEFRAME_RX_ENABLE
);
2995 if (np
->pause_flags
& NV_PAUSEFRAME_RX_CAPABLE
) {
2996 u32 pff
= readl(base
+ NvRegPacketFilterFlags
) & ~NVREG_PFF_PAUSE_RX
;
2997 if (pause_flags
& NV_PAUSEFRAME_RX_ENABLE
) {
2998 writel(pff
|NVREG_PFF_PAUSE_RX
, base
+ NvRegPacketFilterFlags
);
2999 np
->pause_flags
|= NV_PAUSEFRAME_RX_ENABLE
;
3001 writel(pff
, base
+ NvRegPacketFilterFlags
);
3004 if (np
->pause_flags
& NV_PAUSEFRAME_TX_CAPABLE
) {
3005 u32 regmisc
= readl(base
+ NvRegMisc1
) & ~NVREG_MISC1_PAUSE_TX
;
3006 if (pause_flags
& NV_PAUSEFRAME_TX_ENABLE
) {
3007 u32 pause_enable
= NVREG_TX_PAUSEFRAME_ENABLE_V1
;
3008 if (np
->driver_data
& DEV_HAS_PAUSEFRAME_TX_V2
)
3009 pause_enable
= NVREG_TX_PAUSEFRAME_ENABLE_V2
;
3010 if (np
->driver_data
& DEV_HAS_PAUSEFRAME_TX_V3
) {
3011 pause_enable
= NVREG_TX_PAUSEFRAME_ENABLE_V3
;
3012 /* limit the number of tx pause frames to a default of 8 */
3013 writel(readl(base
+ NvRegTxPauseFrameLimit
)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE
, base
+ NvRegTxPauseFrameLimit
);
3015 writel(pause_enable
, base
+ NvRegTxPauseFrame
);
3016 writel(regmisc
|NVREG_MISC1_PAUSE_TX
, base
+ NvRegMisc1
);
3017 np
->pause_flags
|= NV_PAUSEFRAME_TX_ENABLE
;
3019 writel(NVREG_TX_PAUSEFRAME_DISABLE
, base
+ NvRegTxPauseFrame
);
3020 writel(regmisc
, base
+ NvRegMisc1
);
3026 * nv_update_linkspeed: Setup the MAC according to the link partner
3027 * @dev: Network device to be configured
3029 * The function queries the PHY and checks if there is a link partner.
3030 * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
3031 * set to 10 MBit HD.
3033 * The function returns 0 if there is no link partner and 1 if there is
3034 * a good link partner.
3036 static int nv_update_linkspeed(struct net_device
*dev
)
3038 struct fe_priv
*np
= netdev_priv(dev
);
3039 u8 __iomem
*base
= get_hwbase(dev
);
3042 int adv_lpa
, adv_pause
, lpa_pause
;
3043 int newls
= np
->linkspeed
;
3044 int newdup
= np
->duplex
;
3047 u32 control_1000
, status_1000
, phyreg
, pause_flags
, txreg
;
3051 /* BMSR_LSTATUS is latched, read it twice:
3052 * we want the current value.
3054 mii_rw(dev
, np
->phyaddr
, MII_BMSR
, MII_READ
);
3055 mii_status
= mii_rw(dev
, np
->phyaddr
, MII_BMSR
, MII_READ
);
3057 if (!(mii_status
& BMSR_LSTATUS
)) {
3058 newls
= NVREG_LINKSPEED_FORCE
|NVREG_LINKSPEED_10
;
3064 if (np
->autoneg
== 0) {
3065 if (np
->fixed_mode
& LPA_100FULL
) {
3066 newls
= NVREG_LINKSPEED_FORCE
|NVREG_LINKSPEED_100
;
3068 } else if (np
->fixed_mode
& LPA_100HALF
) {
3069 newls
= NVREG_LINKSPEED_FORCE
|NVREG_LINKSPEED_100
;
3071 } else if (np
->fixed_mode
& LPA_10FULL
) {
3072 newls
= NVREG_LINKSPEED_FORCE
|NVREG_LINKSPEED_10
;
3075 newls
= NVREG_LINKSPEED_FORCE
|NVREG_LINKSPEED_10
;
3081 /* check auto negotiation is complete */
3082 if (!(mii_status
& BMSR_ANEGCOMPLETE
)) {
3083 /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
3084 newls
= NVREG_LINKSPEED_FORCE
|NVREG_LINKSPEED_10
;
3090 adv
= mii_rw(dev
, np
->phyaddr
, MII_ADVERTISE
, MII_READ
);
3091 lpa
= mii_rw(dev
, np
->phyaddr
, MII_LPA
, MII_READ
);
3094 if (np
->gigabit
== PHY_GIGABIT
) {
3095 control_1000
= mii_rw(dev
, np
->phyaddr
, MII_CTRL1000
, MII_READ
);
3096 status_1000
= mii_rw(dev
, np
->phyaddr
, MII_STAT1000
, MII_READ
);
3098 if ((control_1000
& ADVERTISE_1000FULL
) &&
3099 (status_1000
& LPA_1000FULL
)) {
3100 newls
= NVREG_LINKSPEED_FORCE
|NVREG_LINKSPEED_1000
;
3106 /* FIXME: handle parallel detection properly */
3107 adv_lpa
= lpa
& adv
;
3108 if (adv_lpa
& LPA_100FULL
) {
3109 newls
= NVREG_LINKSPEED_FORCE
|NVREG_LINKSPEED_100
;
3111 } else if (adv_lpa
& LPA_100HALF
) {
3112 newls
= NVREG_LINKSPEED_FORCE
|NVREG_LINKSPEED_100
;
3114 } else if (adv_lpa
& LPA_10FULL
) {
3115 newls
= NVREG_LINKSPEED_FORCE
|NVREG_LINKSPEED_10
;
3117 } else if (adv_lpa
& LPA_10HALF
) {
3118 newls
= NVREG_LINKSPEED_FORCE
|NVREG_LINKSPEED_10
;
3121 newls
= NVREG_LINKSPEED_FORCE
|NVREG_LINKSPEED_10
;
3126 if (np
->duplex
== newdup
&& np
->linkspeed
== newls
)
3129 np
->duplex
= newdup
;
3130 np
->linkspeed
= newls
;
3132 /* The transmitter and receiver must be restarted for safe update */
3133 if (readl(base
+ NvRegTransmitterControl
) & NVREG_XMITCTL_START
) {
3134 txrxFlags
|= NV_RESTART_TX
;
3137 if (readl(base
+ NvRegReceiverControl
) & NVREG_RCVCTL_START
) {
3138 txrxFlags
|= NV_RESTART_RX
;
3142 if (np
->gigabit
== PHY_GIGABIT
) {
3143 phyreg
= readl(base
+ NvRegSlotTime
);
3144 phyreg
&= ~(0x3FF00);
3145 if (((np
->linkspeed
& 0xFFF) == NVREG_LINKSPEED_10
) ||
3146 ((np
->linkspeed
& 0xFFF) == NVREG_LINKSPEED_100
))
3147 phyreg
|= NVREG_SLOTTIME_10_100_FULL
;
3148 else if ((np
->linkspeed
& 0xFFF) == NVREG_LINKSPEED_1000
)
3149 phyreg
|= NVREG_SLOTTIME_1000_FULL
;
3150 writel(phyreg
, base
+ NvRegSlotTime
);
3153 phyreg
= readl(base
+ NvRegPhyInterface
);
3154 phyreg
&= ~(PHY_HALF
|PHY_100
|PHY_1000
);
3155 if (np
->duplex
== 0)
3157 if ((np
->linkspeed
& NVREG_LINKSPEED_MASK
) == NVREG_LINKSPEED_100
)
3159 else if ((np
->linkspeed
& NVREG_LINKSPEED_MASK
) == NVREG_LINKSPEED_1000
)
3161 writel(phyreg
, base
+ NvRegPhyInterface
);
3163 phy_exp
= mii_rw(dev
, np
->phyaddr
, MII_EXPANSION
, MII_READ
) & EXPANSION_NWAY
; /* autoneg capable */
3164 if (phyreg
& PHY_RGMII
) {
3165 if ((np
->linkspeed
& NVREG_LINKSPEED_MASK
) == NVREG_LINKSPEED_1000
) {
3166 txreg
= NVREG_TX_DEFERRAL_RGMII_1000
;
3168 if (!phy_exp
&& !np
->duplex
&& (np
->driver_data
& DEV_HAS_COLLISION_FIX
)) {
3169 if ((np
->linkspeed
& NVREG_LINKSPEED_MASK
) == NVREG_LINKSPEED_10
)
3170 txreg
= NVREG_TX_DEFERRAL_RGMII_STRETCH_10
;
3172 txreg
= NVREG_TX_DEFERRAL_RGMII_STRETCH_100
;
3174 txreg
= NVREG_TX_DEFERRAL_RGMII_10_100
;
3178 if (!phy_exp
&& !np
->duplex
&& (np
->driver_data
& DEV_HAS_COLLISION_FIX
))
3179 txreg
= NVREG_TX_DEFERRAL_MII_STRETCH
;
3181 txreg
= NVREG_TX_DEFERRAL_DEFAULT
;
3183 writel(txreg
, base
+ NvRegTxDeferral
);
3185 if (np
->desc_ver
== DESC_VER_1
) {
3186 txreg
= NVREG_TX_WM_DESC1_DEFAULT
;
3188 if ((np
->linkspeed
& NVREG_LINKSPEED_MASK
) == NVREG_LINKSPEED_1000
)
3189 txreg
= NVREG_TX_WM_DESC2_3_1000
;
3191 txreg
= NVREG_TX_WM_DESC2_3_DEFAULT
;
3193 writel(txreg
, base
+ NvRegTxWatermark
);
3195 writel(NVREG_MISC1_FORCE
| (np
->duplex
? 0 : NVREG_MISC1_HD
),
3198 writel(np
->linkspeed
, base
+ NvRegLinkSpeed
);
3202 /* setup pause frame */
3203 if (np
->duplex
!= 0) {
3204 if (np
->autoneg
&& np
->pause_flags
& NV_PAUSEFRAME_AUTONEG
) {
3205 adv_pause
= adv
& (ADVERTISE_PAUSE_CAP
| ADVERTISE_PAUSE_ASYM
);
3206 lpa_pause
= lpa
& (LPA_PAUSE_CAP
| LPA_PAUSE_ASYM
);
3208 switch (adv_pause
) {
3209 case ADVERTISE_PAUSE_CAP
:
3210 if (lpa_pause
& LPA_PAUSE_CAP
) {
3211 pause_flags
|= NV_PAUSEFRAME_RX_ENABLE
;
3212 if (np
->pause_flags
& NV_PAUSEFRAME_TX_REQ
)
3213 pause_flags
|= NV_PAUSEFRAME_TX_ENABLE
;
3216 case ADVERTISE_PAUSE_ASYM
:
3217 if (lpa_pause
== (LPA_PAUSE_CAP
| LPA_PAUSE_ASYM
))
3218 pause_flags
|= NV_PAUSEFRAME_TX_ENABLE
;
3220 case ADVERTISE_PAUSE_CAP
| ADVERTISE_PAUSE_ASYM
:
3221 if (lpa_pause
& LPA_PAUSE_CAP
) {
3222 pause_flags
|= NV_PAUSEFRAME_RX_ENABLE
;
3223 if (np
->pause_flags
& NV_PAUSEFRAME_TX_REQ
)
3224 pause_flags
|= NV_PAUSEFRAME_TX_ENABLE
;
3226 if (lpa_pause
== LPA_PAUSE_ASYM
)
3227 pause_flags
|= NV_PAUSEFRAME_RX_ENABLE
;
3231 pause_flags
= np
->pause_flags
;
3234 nv_update_pause(dev
, pause_flags
);
3236 if (txrxFlags
& NV_RESTART_TX
)
3238 if (txrxFlags
& NV_RESTART_RX
)
3244 static void nv_linkchange(struct net_device
*dev
)
3246 if (nv_update_linkspeed(dev
)) {
3247 if (!netif_carrier_ok(dev
)) {
3248 netif_carrier_on(dev
);
3249 netdev_info(dev
, "link up\n");
3250 nv_txrx_gate(dev
, false);
3254 if (netif_carrier_ok(dev
)) {
3255 netif_carrier_off(dev
);
3256 netdev_info(dev
, "link down\n");
3257 nv_txrx_gate(dev
, true);
3263 static void nv_link_irq(struct net_device
*dev
)
3265 u8 __iomem
*base
= get_hwbase(dev
);
3268 miistat
= readl(base
+ NvRegMIIStatus
);
3269 writel(NVREG_MIISTAT_LINKCHANGE
, base
+ NvRegMIIStatus
);
3271 if (miistat
& (NVREG_MIISTAT_LINKCHANGE
))
3275 static void nv_msi_workaround(struct fe_priv
*np
)
3278 /* Need to toggle the msi irq mask within the ethernet device,
3279 * otherwise, future interrupts will not be detected.
3281 if (np
->msi_flags
& NV_MSI_ENABLED
) {
3282 u8 __iomem
*base
= np
->base
;
3284 writel(0, base
+ NvRegMSIIrqMask
);
3285 writel(NVREG_MSI_VECTOR_0_ENABLED
, base
+ NvRegMSIIrqMask
);
3289 static inline int nv_change_interrupt_mode(struct net_device
*dev
, int total_work
)
3291 struct fe_priv
*np
= netdev_priv(dev
);
3293 if (optimization_mode
== NV_OPTIMIZATION_MODE_DYNAMIC
) {
3294 if (total_work
> NV_DYNAMIC_THRESHOLD
) {
3295 /* transition to poll based interrupts */
3296 np
->quiet_count
= 0;
3297 if (np
->irqmask
!= NVREG_IRQMASK_CPU
) {
3298 np
->irqmask
= NVREG_IRQMASK_CPU
;
3302 if (np
->quiet_count
< NV_DYNAMIC_MAX_QUIET_COUNT
) {
3305 /* reached a period of low activity, switch
3306 to per tx/rx packet interrupts */
3307 if (np
->irqmask
!= NVREG_IRQMASK_THROUGHPUT
) {
3308 np
->irqmask
= NVREG_IRQMASK_THROUGHPUT
;
3317 static irqreturn_t
nv_nic_irq(int foo
, void *data
)
3319 struct net_device
*dev
= (struct net_device
*) data
;
3320 struct fe_priv
*np
= netdev_priv(dev
);
3321 u8 __iomem
*base
= get_hwbase(dev
);
3323 if (!(np
->msi_flags
& NV_MSI_X_ENABLED
)) {
3324 np
->events
= readl(base
+ NvRegIrqStatus
);
3325 writel(np
->events
, base
+ NvRegIrqStatus
);
3327 np
->events
= readl(base
+ NvRegMSIXIrqStatus
);
3328 writel(np
->events
, base
+ NvRegMSIXIrqStatus
);
3330 if (!(np
->events
& np
->irqmask
))
3333 nv_msi_workaround(np
);
3335 if (napi_schedule_prep(&np
->napi
)) {
3337 * Disable further irq's (msix not enabled with napi)
3339 writel(0, base
+ NvRegIrqMask
);
3340 __napi_schedule(&np
->napi
);
3347 * All _optimized functions are used to help increase performance
3348 * (reduce CPU and increase throughput). They use descripter version 3,
3349 * compiler directives, and reduce memory accesses.
3351 static irqreturn_t
nv_nic_irq_optimized(int foo
, void *data
)
3353 struct net_device
*dev
= (struct net_device
*) data
;
3354 struct fe_priv
*np
= netdev_priv(dev
);
3355 u8 __iomem
*base
= get_hwbase(dev
);
3357 if (!(np
->msi_flags
& NV_MSI_X_ENABLED
)) {
3358 np
->events
= readl(base
+ NvRegIrqStatus
);
3359 writel(np
->events
, base
+ NvRegIrqStatus
);
3361 np
->events
= readl(base
+ NvRegMSIXIrqStatus
);
3362 writel(np
->events
, base
+ NvRegMSIXIrqStatus
);
3364 if (!(np
->events
& np
->irqmask
))
3367 nv_msi_workaround(np
);
3369 if (napi_schedule_prep(&np
->napi
)) {
3371 * Disable further irq's (msix not enabled with napi)
3373 writel(0, base
+ NvRegIrqMask
);
3374 __napi_schedule(&np
->napi
);
3380 static irqreturn_t
nv_nic_irq_tx(int foo
, void *data
)
3382 struct net_device
*dev
= (struct net_device
*) data
;
3383 struct fe_priv
*np
= netdev_priv(dev
);
3384 u8 __iomem
*base
= get_hwbase(dev
);
3387 unsigned long flags
;
3390 events
= readl(base
+ NvRegMSIXIrqStatus
) & NVREG_IRQ_TX_ALL
;
3391 writel(NVREG_IRQ_TX_ALL
, base
+ NvRegMSIXIrqStatus
);
3392 if (!(events
& np
->irqmask
))
3395 spin_lock_irqsave(&np
->lock
, flags
);
3396 nv_tx_done_optimized(dev
, TX_WORK_PER_LOOP
);
3397 spin_unlock_irqrestore(&np
->lock
, flags
);
3399 if (unlikely(i
> max_interrupt_work
)) {
3400 spin_lock_irqsave(&np
->lock
, flags
);
3401 /* disable interrupts on the nic */
3402 writel(NVREG_IRQ_TX_ALL
, base
+ NvRegIrqMask
);
3405 if (!np
->in_shutdown
) {
3406 np
->nic_poll_irq
|= NVREG_IRQ_TX_ALL
;
3407 mod_timer(&np
->nic_poll
, jiffies
+ POLL_WAIT
);
3409 spin_unlock_irqrestore(&np
->lock
, flags
);
3410 netdev_dbg(dev
, "%s: too many iterations (%d)\n",
3417 return IRQ_RETVAL(i
);
3420 static int nv_napi_poll(struct napi_struct
*napi
, int budget
)
3422 struct fe_priv
*np
= container_of(napi
, struct fe_priv
, napi
);
3423 struct net_device
*dev
= np
->dev
;
3424 u8 __iomem
*base
= get_hwbase(dev
);
3425 unsigned long flags
;
3427 int rx_count
, tx_work
= 0, rx_work
= 0;
3430 if (!nv_optimized(np
)) {
3431 spin_lock_irqsave(&np
->lock
, flags
);
3432 tx_work
+= nv_tx_done(dev
, np
->tx_ring_size
);
3433 spin_unlock_irqrestore(&np
->lock
, flags
);
3435 rx_count
= nv_rx_process(dev
, budget
- rx_work
);
3436 retcode
= nv_alloc_rx(dev
);
3438 spin_lock_irqsave(&np
->lock
, flags
);
3439 tx_work
+= nv_tx_done_optimized(dev
, np
->tx_ring_size
);
3440 spin_unlock_irqrestore(&np
->lock
, flags
);
3442 rx_count
= nv_rx_process_optimized(dev
,
3444 retcode
= nv_alloc_rx_optimized(dev
);
3446 } while (retcode
== 0 &&
3447 rx_count
> 0 && (rx_work
+= rx_count
) < budget
);
3450 spin_lock_irqsave(&np
->lock
, flags
);
3451 if (!np
->in_shutdown
)
3452 mod_timer(&np
->oom_kick
, jiffies
+ OOM_REFILL
);
3453 spin_unlock_irqrestore(&np
->lock
, flags
);
3456 nv_change_interrupt_mode(dev
, tx_work
+ rx_work
);
3458 if (unlikely(np
->events
& NVREG_IRQ_LINK
)) {
3459 spin_lock_irqsave(&np
->lock
, flags
);
3461 spin_unlock_irqrestore(&np
->lock
, flags
);
3463 if (unlikely(np
->need_linktimer
&& time_after(jiffies
, np
->link_timeout
))) {
3464 spin_lock_irqsave(&np
->lock
, flags
);
3466 spin_unlock_irqrestore(&np
->lock
, flags
);
3467 np
->link_timeout
= jiffies
+ LINK_TIMEOUT
;
3469 if (unlikely(np
->events
& NVREG_IRQ_RECOVER_ERROR
)) {
3470 spin_lock_irqsave(&np
->lock
, flags
);
3471 if (!np
->in_shutdown
) {
3472 np
->nic_poll_irq
= np
->irqmask
;
3473 np
->recover_error
= 1;
3474 mod_timer(&np
->nic_poll
, jiffies
+ POLL_WAIT
);
3476 spin_unlock_irqrestore(&np
->lock
, flags
);
3477 napi_complete(napi
);
3481 if (rx_work
< budget
) {
3482 /* re-enable interrupts
3483 (msix not enabled in napi) */
3484 napi_complete(napi
);
3486 writel(np
->irqmask
, base
+ NvRegIrqMask
);
3491 static irqreturn_t
nv_nic_irq_rx(int foo
, void *data
)
3493 struct net_device
*dev
= (struct net_device
*) data
;
3494 struct fe_priv
*np
= netdev_priv(dev
);
3495 u8 __iomem
*base
= get_hwbase(dev
);
3498 unsigned long flags
;
3501 events
= readl(base
+ NvRegMSIXIrqStatus
) & NVREG_IRQ_RX_ALL
;
3502 writel(NVREG_IRQ_RX_ALL
, base
+ NvRegMSIXIrqStatus
);
3503 if (!(events
& np
->irqmask
))
3506 if (nv_rx_process_optimized(dev
, RX_WORK_PER_LOOP
)) {
3507 if (unlikely(nv_alloc_rx_optimized(dev
))) {
3508 spin_lock_irqsave(&np
->lock
, flags
);
3509 if (!np
->in_shutdown
)
3510 mod_timer(&np
->oom_kick
, jiffies
+ OOM_REFILL
);
3511 spin_unlock_irqrestore(&np
->lock
, flags
);
3515 if (unlikely(i
> max_interrupt_work
)) {
3516 spin_lock_irqsave(&np
->lock
, flags
);
3517 /* disable interrupts on the nic */
3518 writel(NVREG_IRQ_RX_ALL
, base
+ NvRegIrqMask
);
3521 if (!np
->in_shutdown
) {
3522 np
->nic_poll_irq
|= NVREG_IRQ_RX_ALL
;
3523 mod_timer(&np
->nic_poll
, jiffies
+ POLL_WAIT
);
3525 spin_unlock_irqrestore(&np
->lock
, flags
);
3526 netdev_dbg(dev
, "%s: too many iterations (%d)\n",
3532 return IRQ_RETVAL(i
);
3535 static irqreturn_t
nv_nic_irq_other(int foo
, void *data
)
3537 struct net_device
*dev
= (struct net_device
*) data
;
3538 struct fe_priv
*np
= netdev_priv(dev
);
3539 u8 __iomem
*base
= get_hwbase(dev
);
3542 unsigned long flags
;
3545 events
= readl(base
+ NvRegMSIXIrqStatus
) & NVREG_IRQ_OTHER
;
3546 writel(NVREG_IRQ_OTHER
, base
+ NvRegMSIXIrqStatus
);
3547 if (!(events
& np
->irqmask
))
3550 /* check tx in case we reached max loop limit in tx isr */
3551 spin_lock_irqsave(&np
->lock
, flags
);
3552 nv_tx_done_optimized(dev
, TX_WORK_PER_LOOP
);
3553 spin_unlock_irqrestore(&np
->lock
, flags
);
3555 if (events
& NVREG_IRQ_LINK
) {
3556 spin_lock_irqsave(&np
->lock
, flags
);
3558 spin_unlock_irqrestore(&np
->lock
, flags
);
3560 if (np
->need_linktimer
&& time_after(jiffies
, np
->link_timeout
)) {
3561 spin_lock_irqsave(&np
->lock
, flags
);
3563 spin_unlock_irqrestore(&np
->lock
, flags
);
3564 np
->link_timeout
= jiffies
+ LINK_TIMEOUT
;
3566 if (events
& NVREG_IRQ_RECOVER_ERROR
) {
3567 spin_lock_irq(&np
->lock
);
3568 /* disable interrupts on the nic */
3569 writel(NVREG_IRQ_OTHER
, base
+ NvRegIrqMask
);
3572 if (!np
->in_shutdown
) {
3573 np
->nic_poll_irq
|= NVREG_IRQ_OTHER
;
3574 np
->recover_error
= 1;
3575 mod_timer(&np
->nic_poll
, jiffies
+ POLL_WAIT
);
3577 spin_unlock_irq(&np
->lock
);
3580 if (unlikely(i
> max_interrupt_work
)) {
3581 spin_lock_irqsave(&np
->lock
, flags
);
3582 /* disable interrupts on the nic */
3583 writel(NVREG_IRQ_OTHER
, base
+ NvRegIrqMask
);
3586 if (!np
->in_shutdown
) {
3587 np
->nic_poll_irq
|= NVREG_IRQ_OTHER
;
3588 mod_timer(&np
->nic_poll
, jiffies
+ POLL_WAIT
);
3590 spin_unlock_irqrestore(&np
->lock
, flags
);
3591 netdev_dbg(dev
, "%s: too many iterations (%d)\n",
3598 return IRQ_RETVAL(i
);
3601 static irqreturn_t
nv_nic_irq_test(int foo
, void *data
)
3603 struct net_device
*dev
= (struct net_device
*) data
;
3604 struct fe_priv
*np
= netdev_priv(dev
);
3605 u8 __iomem
*base
= get_hwbase(dev
);
3608 if (!(np
->msi_flags
& NV_MSI_X_ENABLED
)) {
3609 events
= readl(base
+ NvRegIrqStatus
) & NVREG_IRQSTAT_MASK
;
3610 writel(NVREG_IRQ_TIMER
, base
+ NvRegIrqStatus
);
3612 events
= readl(base
+ NvRegMSIXIrqStatus
) & NVREG_IRQSTAT_MASK
;
3613 writel(NVREG_IRQ_TIMER
, base
+ NvRegMSIXIrqStatus
);
3616 if (!(events
& NVREG_IRQ_TIMER
))
3617 return IRQ_RETVAL(0);
3619 nv_msi_workaround(np
);
3621 spin_lock(&np
->lock
);
3623 spin_unlock(&np
->lock
);
3625 return IRQ_RETVAL(1);
3628 static void set_msix_vector_map(struct net_device
*dev
, u32 vector
, u32 irqmask
)
3630 u8 __iomem
*base
= get_hwbase(dev
);
3634 /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
3635 * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
3636 * the remaining 8 interrupts.
3638 for (i
= 0; i
< 8; i
++) {
3639 if ((irqmask
>> i
) & 0x1)
3640 msixmap
|= vector
<< (i
<< 2);
3642 writel(readl(base
+ NvRegMSIXMap0
) | msixmap
, base
+ NvRegMSIXMap0
);
3645 for (i
= 0; i
< 8; i
++) {
3646 if ((irqmask
>> (i
+ 8)) & 0x1)
3647 msixmap
|= vector
<< (i
<< 2);
3649 writel(readl(base
+ NvRegMSIXMap1
) | msixmap
, base
+ NvRegMSIXMap1
);
3652 static int nv_request_irq(struct net_device
*dev
, int intr_test
)
3654 struct fe_priv
*np
= get_nvpriv(dev
);
3655 u8 __iomem
*base
= get_hwbase(dev
);
3658 irqreturn_t (*handler
)(int foo
, void *data
);
3661 handler
= nv_nic_irq_test
;
3663 if (nv_optimized(np
))
3664 handler
= nv_nic_irq_optimized
;
3666 handler
= nv_nic_irq
;
3669 if (np
->msi_flags
& NV_MSI_X_CAPABLE
) {
3670 for (i
= 0; i
< (np
->msi_flags
& NV_MSI_X_VECTORS_MASK
); i
++)
3671 np
->msi_x_entry
[i
].entry
= i
;
3672 ret
= pci_enable_msix(np
->pci_dev
, np
->msi_x_entry
, (np
->msi_flags
& NV_MSI_X_VECTORS_MASK
));
3674 np
->msi_flags
|= NV_MSI_X_ENABLED
;
3675 if (optimization_mode
== NV_OPTIMIZATION_MODE_THROUGHPUT
&& !intr_test
) {
3676 /* Request irq for rx handling */
3677 sprintf(np
->name_rx
, "%s-rx", dev
->name
);
3678 if (request_irq(np
->msi_x_entry
[NV_MSI_X_VECTOR_RX
].vector
,
3679 nv_nic_irq_rx
, IRQF_SHARED
, np
->name_rx
, dev
) != 0) {
3681 "request_irq failed for rx %d\n",
3683 pci_disable_msix(np
->pci_dev
);
3684 np
->msi_flags
&= ~NV_MSI_X_ENABLED
;
3687 /* Request irq for tx handling */
3688 sprintf(np
->name_tx
, "%s-tx", dev
->name
);
3689 if (request_irq(np
->msi_x_entry
[NV_MSI_X_VECTOR_TX
].vector
,
3690 nv_nic_irq_tx
, IRQF_SHARED
, np
->name_tx
, dev
) != 0) {
3692 "request_irq failed for tx %d\n",
3694 pci_disable_msix(np
->pci_dev
);
3695 np
->msi_flags
&= ~NV_MSI_X_ENABLED
;
3698 /* Request irq for link and timer handling */
3699 sprintf(np
->name_other
, "%s-other", dev
->name
);
3700 if (request_irq(np
->msi_x_entry
[NV_MSI_X_VECTOR_OTHER
].vector
,
3701 nv_nic_irq_other
, IRQF_SHARED
, np
->name_other
, dev
) != 0) {
3703 "request_irq failed for link %d\n",
3705 pci_disable_msix(np
->pci_dev
);
3706 np
->msi_flags
&= ~NV_MSI_X_ENABLED
;
3709 /* map interrupts to their respective vector */
3710 writel(0, base
+ NvRegMSIXMap0
);
3711 writel(0, base
+ NvRegMSIXMap1
);
3712 set_msix_vector_map(dev
, NV_MSI_X_VECTOR_RX
, NVREG_IRQ_RX_ALL
);
3713 set_msix_vector_map(dev
, NV_MSI_X_VECTOR_TX
, NVREG_IRQ_TX_ALL
);
3714 set_msix_vector_map(dev
, NV_MSI_X_VECTOR_OTHER
, NVREG_IRQ_OTHER
);
3716 /* Request irq for all interrupts */
3717 if (request_irq(np
->msi_x_entry
[NV_MSI_X_VECTOR_ALL
].vector
, handler
, IRQF_SHARED
, dev
->name
, dev
) != 0) {
3719 "request_irq failed %d\n",
3721 pci_disable_msix(np
->pci_dev
);
3722 np
->msi_flags
&= ~NV_MSI_X_ENABLED
;
3726 /* map interrupts to vector 0 */
3727 writel(0, base
+ NvRegMSIXMap0
);
3728 writel(0, base
+ NvRegMSIXMap1
);
3732 if (ret
!= 0 && np
->msi_flags
& NV_MSI_CAPABLE
) {
3733 ret
= pci_enable_msi(np
->pci_dev
);
3735 np
->msi_flags
|= NV_MSI_ENABLED
;
3736 dev
->irq
= np
->pci_dev
->irq
;
3737 if (request_irq(np
->pci_dev
->irq
, handler
, IRQF_SHARED
, dev
->name
, dev
) != 0) {
3738 netdev_info(dev
, "request_irq failed %d\n",
3740 pci_disable_msi(np
->pci_dev
);
3741 np
->msi_flags
&= ~NV_MSI_ENABLED
;
3742 dev
->irq
= np
->pci_dev
->irq
;
3746 /* map interrupts to vector 0 */
3747 writel(0, base
+ NvRegMSIMap0
);
3748 writel(0, base
+ NvRegMSIMap1
);
3749 /* enable msi vector 0 */
3750 writel(NVREG_MSI_VECTOR_0_ENABLED
, base
+ NvRegMSIIrqMask
);
3754 if (request_irq(np
->pci_dev
->irq
, handler
, IRQF_SHARED
, dev
->name
, dev
) != 0)
3761 free_irq(np
->msi_x_entry
[NV_MSI_X_VECTOR_TX
].vector
, dev
);
3763 free_irq(np
->msi_x_entry
[NV_MSI_X_VECTOR_RX
].vector
, dev
);
3768 static void nv_free_irq(struct net_device
*dev
)
3770 struct fe_priv
*np
= get_nvpriv(dev
);
3773 if (np
->msi_flags
& NV_MSI_X_ENABLED
) {
3774 for (i
= 0; i
< (np
->msi_flags
& NV_MSI_X_VECTORS_MASK
); i
++)
3775 free_irq(np
->msi_x_entry
[i
].vector
, dev
);
3776 pci_disable_msix(np
->pci_dev
);
3777 np
->msi_flags
&= ~NV_MSI_X_ENABLED
;
3779 free_irq(np
->pci_dev
->irq
, dev
);
3780 if (np
->msi_flags
& NV_MSI_ENABLED
) {
3781 pci_disable_msi(np
->pci_dev
);
3782 np
->msi_flags
&= ~NV_MSI_ENABLED
;
3787 static void nv_do_nic_poll(unsigned long data
)
3789 struct net_device
*dev
= (struct net_device
*) data
;
3790 struct fe_priv
*np
= netdev_priv(dev
);
3791 u8 __iomem
*base
= get_hwbase(dev
);
3795 * First disable irq(s) and then
3796 * reenable interrupts on the nic, we have to do this before calling
3797 * nv_nic_irq because that may decide to do otherwise
3800 if (!using_multi_irqs(dev
)) {
3801 if (np
->msi_flags
& NV_MSI_X_ENABLED
)
3802 disable_irq_lockdep(np
->msi_x_entry
[NV_MSI_X_VECTOR_ALL
].vector
);
3804 disable_irq_lockdep(np
->pci_dev
->irq
);
3807 if (np
->nic_poll_irq
& NVREG_IRQ_RX_ALL
) {
3808 disable_irq_lockdep(np
->msi_x_entry
[NV_MSI_X_VECTOR_RX
].vector
);
3809 mask
|= NVREG_IRQ_RX_ALL
;
3811 if (np
->nic_poll_irq
& NVREG_IRQ_TX_ALL
) {
3812 disable_irq_lockdep(np
->msi_x_entry
[NV_MSI_X_VECTOR_TX
].vector
);
3813 mask
|= NVREG_IRQ_TX_ALL
;
3815 if (np
->nic_poll_irq
& NVREG_IRQ_OTHER
) {
3816 disable_irq_lockdep(np
->msi_x_entry
[NV_MSI_X_VECTOR_OTHER
].vector
);
3817 mask
|= NVREG_IRQ_OTHER
;
3820 /* disable_irq() contains synchronize_irq, thus no irq handler can run now */
3822 if (np
->recover_error
) {
3823 np
->recover_error
= 0;
3824 netdev_info(dev
, "MAC in recoverable error state\n");
3825 if (netif_running(dev
)) {
3826 netif_tx_lock_bh(dev
);
3827 netif_addr_lock(dev
);
3828 spin_lock(&np
->lock
);
3831 if (np
->driver_data
& DEV_HAS_POWER_CNTRL
)
3834 /* drain rx queue */
3836 /* reinit driver view of the rx queue */
3838 if (nv_init_ring(dev
)) {
3839 if (!np
->in_shutdown
)
3840 mod_timer(&np
->oom_kick
, jiffies
+ OOM_REFILL
);
3842 /* reinit nic view of the rx queue */
3843 writel(np
->rx_buf_sz
, base
+ NvRegOffloadConfig
);
3844 setup_hw_rings(dev
, NV_SETUP_RX_RING
| NV_SETUP_TX_RING
);
3845 writel(((np
->rx_ring_size
-1) << NVREG_RINGSZ_RXSHIFT
) + ((np
->tx_ring_size
-1) << NVREG_RINGSZ_TXSHIFT
),
3846 base
+ NvRegRingSizes
);
3848 writel(NVREG_TXRXCTL_KICK
|np
->txrxctl_bits
, get_hwbase(dev
) + NvRegTxRxControl
);
3850 /* clear interrupts */
3851 if (!(np
->msi_flags
& NV_MSI_X_ENABLED
))
3852 writel(NVREG_IRQSTAT_MASK
, base
+ NvRegIrqStatus
);
3854 writel(NVREG_IRQSTAT_MASK
, base
+ NvRegMSIXIrqStatus
);
3856 /* restart rx engine */
3858 spin_unlock(&np
->lock
);
3859 netif_addr_unlock(dev
);
3860 netif_tx_unlock_bh(dev
);
3864 writel(mask
, base
+ NvRegIrqMask
);
3867 if (!using_multi_irqs(dev
)) {
3868 np
->nic_poll_irq
= 0;
3869 if (nv_optimized(np
))
3870 nv_nic_irq_optimized(0, dev
);
3873 if (np
->msi_flags
& NV_MSI_X_ENABLED
)
3874 enable_irq_lockdep(np
->msi_x_entry
[NV_MSI_X_VECTOR_ALL
].vector
);
3876 enable_irq_lockdep(np
->pci_dev
->irq
);
3878 if (np
->nic_poll_irq
& NVREG_IRQ_RX_ALL
) {
3879 np
->nic_poll_irq
&= ~NVREG_IRQ_RX_ALL
;
3880 nv_nic_irq_rx(0, dev
);
3881 enable_irq_lockdep(np
->msi_x_entry
[NV_MSI_X_VECTOR_RX
].vector
);
3883 if (np
->nic_poll_irq
& NVREG_IRQ_TX_ALL
) {
3884 np
->nic_poll_irq
&= ~NVREG_IRQ_TX_ALL
;
3885 nv_nic_irq_tx(0, dev
);
3886 enable_irq_lockdep(np
->msi_x_entry
[NV_MSI_X_VECTOR_TX
].vector
);
3888 if (np
->nic_poll_irq
& NVREG_IRQ_OTHER
) {
3889 np
->nic_poll_irq
&= ~NVREG_IRQ_OTHER
;
3890 nv_nic_irq_other(0, dev
);
3891 enable_irq_lockdep(np
->msi_x_entry
[NV_MSI_X_VECTOR_OTHER
].vector
);
3897 #ifdef CONFIG_NET_POLL_CONTROLLER
3898 static void nv_poll_controller(struct net_device
*dev
)
3900 nv_do_nic_poll((unsigned long) dev
);
3904 static void nv_do_stats_poll(unsigned long data
)
3906 struct net_device
*dev
= (struct net_device
*) data
;
3907 struct fe_priv
*np
= netdev_priv(dev
);
3909 nv_get_hw_stats(dev
);
3911 if (!np
->in_shutdown
)
3912 mod_timer(&np
->stats_poll
,
3913 round_jiffies(jiffies
+ STATS_INTERVAL
));
3916 static void nv_get_drvinfo(struct net_device
*dev
, struct ethtool_drvinfo
*info
)
3918 struct fe_priv
*np
= netdev_priv(dev
);
3919 strcpy(info
->driver
, DRV_NAME
);
3920 strcpy(info
->version
, FORCEDETH_VERSION
);
3921 strcpy(info
->bus_info
, pci_name(np
->pci_dev
));
3924 static void nv_get_wol(struct net_device
*dev
, struct ethtool_wolinfo
*wolinfo
)
3926 struct fe_priv
*np
= netdev_priv(dev
);
3927 wolinfo
->supported
= WAKE_MAGIC
;
3929 spin_lock_irq(&np
->lock
);
3931 wolinfo
->wolopts
= WAKE_MAGIC
;
3932 spin_unlock_irq(&np
->lock
);
3935 static int nv_set_wol(struct net_device
*dev
, struct ethtool_wolinfo
*wolinfo
)
3937 struct fe_priv
*np
= netdev_priv(dev
);
3938 u8 __iomem
*base
= get_hwbase(dev
);
3941 if (wolinfo
->wolopts
== 0) {
3943 } else if (wolinfo
->wolopts
& WAKE_MAGIC
) {
3945 flags
= NVREG_WAKEUPFLAGS_ENABLE
;
3947 if (netif_running(dev
)) {
3948 spin_lock_irq(&np
->lock
);
3949 writel(flags
, base
+ NvRegWakeUpFlags
);
3950 spin_unlock_irq(&np
->lock
);
3952 device_set_wakeup_enable(&np
->pci_dev
->dev
, np
->wolenabled
);
3956 static int nv_get_settings(struct net_device
*dev
, struct ethtool_cmd
*ecmd
)
3958 struct fe_priv
*np
= netdev_priv(dev
);
3962 spin_lock_irq(&np
->lock
);
3963 ecmd
->port
= PORT_MII
;
3964 if (!netif_running(dev
)) {
3965 /* We do not track link speed / duplex setting if the
3966 * interface is disabled. Force a link check */
3967 if (nv_update_linkspeed(dev
)) {
3968 if (!netif_carrier_ok(dev
))
3969 netif_carrier_on(dev
);
3971 if (netif_carrier_ok(dev
))
3972 netif_carrier_off(dev
);
3976 if (netif_carrier_ok(dev
)) {
3977 switch (np
->linkspeed
& (NVREG_LINKSPEED_MASK
)) {
3978 case NVREG_LINKSPEED_10
:
3981 case NVREG_LINKSPEED_100
:
3984 case NVREG_LINKSPEED_1000
:
3991 ecmd
->duplex
= DUPLEX_HALF
;
3993 ecmd
->duplex
= DUPLEX_FULL
;
3998 ethtool_cmd_speed_set(ecmd
, speed
);
3999 ecmd
->autoneg
= np
->autoneg
;
4001 ecmd
->advertising
= ADVERTISED_MII
;
4003 ecmd
->advertising
|= ADVERTISED_Autoneg
;
4004 adv
= mii_rw(dev
, np
->phyaddr
, MII_ADVERTISE
, MII_READ
);
4005 if (adv
& ADVERTISE_10HALF
)
4006 ecmd
->advertising
|= ADVERTISED_10baseT_Half
;
4007 if (adv
& ADVERTISE_10FULL
)
4008 ecmd
->advertising
|= ADVERTISED_10baseT_Full
;
4009 if (adv
& ADVERTISE_100HALF
)
4010 ecmd
->advertising
|= ADVERTISED_100baseT_Half
;
4011 if (adv
& ADVERTISE_100FULL
)
4012 ecmd
->advertising
|= ADVERTISED_100baseT_Full
;
4013 if (np
->gigabit
== PHY_GIGABIT
) {
4014 adv
= mii_rw(dev
, np
->phyaddr
, MII_CTRL1000
, MII_READ
);
4015 if (adv
& ADVERTISE_1000FULL
)
4016 ecmd
->advertising
|= ADVERTISED_1000baseT_Full
;
4019 ecmd
->supported
= (SUPPORTED_Autoneg
|
4020 SUPPORTED_10baseT_Half
| SUPPORTED_10baseT_Full
|
4021 SUPPORTED_100baseT_Half
| SUPPORTED_100baseT_Full
|
4023 if (np
->gigabit
== PHY_GIGABIT
)
4024 ecmd
->supported
|= SUPPORTED_1000baseT_Full
;
4026 ecmd
->phy_address
= np
->phyaddr
;
4027 ecmd
->transceiver
= XCVR_EXTERNAL
;
4029 /* ignore maxtxpkt, maxrxpkt for now */
4030 spin_unlock_irq(&np
->lock
);
4034 static int nv_set_settings(struct net_device
*dev
, struct ethtool_cmd
*ecmd
)
4036 struct fe_priv
*np
= netdev_priv(dev
);
4037 u32 speed
= ethtool_cmd_speed(ecmd
);
4039 if (ecmd
->port
!= PORT_MII
)
4041 if (ecmd
->transceiver
!= XCVR_EXTERNAL
)
4043 if (ecmd
->phy_address
!= np
->phyaddr
) {
4044 /* TODO: support switching between multiple phys. Should be
4045 * trivial, but not enabled due to lack of test hardware. */
4048 if (ecmd
->autoneg
== AUTONEG_ENABLE
) {
4051 mask
= ADVERTISED_10baseT_Half
| ADVERTISED_10baseT_Full
|
4052 ADVERTISED_100baseT_Half
| ADVERTISED_100baseT_Full
;
4053 if (np
->gigabit
== PHY_GIGABIT
)
4054 mask
|= ADVERTISED_1000baseT_Full
;
4056 if ((ecmd
->advertising
& mask
) == 0)
4059 } else if (ecmd
->autoneg
== AUTONEG_DISABLE
) {
4060 /* Note: autonegotiation disable, speed 1000 intentionally
4061 * forbidden - no one should need that. */
4063 if (speed
!= SPEED_10
&& speed
!= SPEED_100
)
4065 if (ecmd
->duplex
!= DUPLEX_HALF
&& ecmd
->duplex
!= DUPLEX_FULL
)
4071 netif_carrier_off(dev
);
4072 if (netif_running(dev
)) {
4073 unsigned long flags
;
4075 nv_disable_irq(dev
);
4076 netif_tx_lock_bh(dev
);
4077 netif_addr_lock(dev
);
4078 /* with plain spinlock lockdep complains */
4079 spin_lock_irqsave(&np
->lock
, flags
);
4082 * this can take some time, and interrupts are disabled
4083 * due to spin_lock_irqsave, but let's hope no daemon
4084 * is going to change the settings very often...
4086 * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
4087 * + some minor delays, which is up to a second approximately
4090 spin_unlock_irqrestore(&np
->lock
, flags
);
4091 netif_addr_unlock(dev
);
4092 netif_tx_unlock_bh(dev
);
4095 if (ecmd
->autoneg
== AUTONEG_ENABLE
) {
4100 /* advertise only what has been requested */
4101 adv
= mii_rw(dev
, np
->phyaddr
, MII_ADVERTISE
, MII_READ
);
4102 adv
&= ~(ADVERTISE_ALL
| ADVERTISE_100BASE4
| ADVERTISE_PAUSE_CAP
| ADVERTISE_PAUSE_ASYM
);
4103 if (ecmd
->advertising
& ADVERTISED_10baseT_Half
)
4104 adv
|= ADVERTISE_10HALF
;
4105 if (ecmd
->advertising
& ADVERTISED_10baseT_Full
)
4106 adv
|= ADVERTISE_10FULL
;
4107 if (ecmd
->advertising
& ADVERTISED_100baseT_Half
)
4108 adv
|= ADVERTISE_100HALF
;
4109 if (ecmd
->advertising
& ADVERTISED_100baseT_Full
)
4110 adv
|= ADVERTISE_100FULL
;
4111 if (np
->pause_flags
& NV_PAUSEFRAME_RX_REQ
) /* for rx we set both advertisements but disable tx pause */
4112 adv
|= ADVERTISE_PAUSE_CAP
| ADVERTISE_PAUSE_ASYM
;
4113 if (np
->pause_flags
& NV_PAUSEFRAME_TX_REQ
)
4114 adv
|= ADVERTISE_PAUSE_ASYM
;
4115 mii_rw(dev
, np
->phyaddr
, MII_ADVERTISE
, adv
);
4117 if (np
->gigabit
== PHY_GIGABIT
) {
4118 adv
= mii_rw(dev
, np
->phyaddr
, MII_CTRL1000
, MII_READ
);
4119 adv
&= ~ADVERTISE_1000FULL
;
4120 if (ecmd
->advertising
& ADVERTISED_1000baseT_Full
)
4121 adv
|= ADVERTISE_1000FULL
;
4122 mii_rw(dev
, np
->phyaddr
, MII_CTRL1000
, adv
);
4125 if (netif_running(dev
))
4126 netdev_info(dev
, "link down\n");
4127 bmcr
= mii_rw(dev
, np
->phyaddr
, MII_BMCR
, MII_READ
);
4128 if (np
->phy_model
== PHY_MODEL_MARVELL_E3016
) {
4129 bmcr
|= BMCR_ANENABLE
;
4130 /* reset the phy in order for settings to stick,
4131 * and cause autoneg to start */
4132 if (phy_reset(dev
, bmcr
)) {
4133 netdev_info(dev
, "phy reset failed\n");
4137 bmcr
|= (BMCR_ANENABLE
| BMCR_ANRESTART
);
4138 mii_rw(dev
, np
->phyaddr
, MII_BMCR
, bmcr
);
4145 adv
= mii_rw(dev
, np
->phyaddr
, MII_ADVERTISE
, MII_READ
);
4146 adv
&= ~(ADVERTISE_ALL
| ADVERTISE_100BASE4
| ADVERTISE_PAUSE_CAP
| ADVERTISE_PAUSE_ASYM
);
4147 if (speed
== SPEED_10
&& ecmd
->duplex
== DUPLEX_HALF
)
4148 adv
|= ADVERTISE_10HALF
;
4149 if (speed
== SPEED_10
&& ecmd
->duplex
== DUPLEX_FULL
)
4150 adv
|= ADVERTISE_10FULL
;
4151 if (speed
== SPEED_100
&& ecmd
->duplex
== DUPLEX_HALF
)
4152 adv
|= ADVERTISE_100HALF
;
4153 if (speed
== SPEED_100
&& ecmd
->duplex
== DUPLEX_FULL
)
4154 adv
|= ADVERTISE_100FULL
;
4155 np
->pause_flags
&= ~(NV_PAUSEFRAME_AUTONEG
|NV_PAUSEFRAME_RX_ENABLE
|NV_PAUSEFRAME_TX_ENABLE
);
4156 if (np
->pause_flags
& NV_PAUSEFRAME_RX_REQ
) {/* for rx we set both advertisements but disable tx pause */
4157 adv
|= ADVERTISE_PAUSE_CAP
| ADVERTISE_PAUSE_ASYM
;
4158 np
->pause_flags
|= NV_PAUSEFRAME_RX_ENABLE
;
4160 if (np
->pause_flags
& NV_PAUSEFRAME_TX_REQ
) {
4161 adv
|= ADVERTISE_PAUSE_ASYM
;
4162 np
->pause_flags
|= NV_PAUSEFRAME_TX_ENABLE
;
4164 mii_rw(dev
, np
->phyaddr
, MII_ADVERTISE
, adv
);
4165 np
->fixed_mode
= adv
;
4167 if (np
->gigabit
== PHY_GIGABIT
) {
4168 adv
= mii_rw(dev
, np
->phyaddr
, MII_CTRL1000
, MII_READ
);
4169 adv
&= ~ADVERTISE_1000FULL
;
4170 mii_rw(dev
, np
->phyaddr
, MII_CTRL1000
, adv
);
4173 bmcr
= mii_rw(dev
, np
->phyaddr
, MII_BMCR
, MII_READ
);
4174 bmcr
&= ~(BMCR_ANENABLE
|BMCR_SPEED100
|BMCR_SPEED1000
|BMCR_FULLDPLX
);
4175 if (np
->fixed_mode
& (ADVERTISE_10FULL
|ADVERTISE_100FULL
))
4176 bmcr
|= BMCR_FULLDPLX
;
4177 if (np
->fixed_mode
& (ADVERTISE_100HALF
|ADVERTISE_100FULL
))
4178 bmcr
|= BMCR_SPEED100
;
4179 if (np
->phy_oui
== PHY_OUI_MARVELL
) {
4180 /* reset the phy in order for forced mode settings to stick */
4181 if (phy_reset(dev
, bmcr
)) {
4182 netdev_info(dev
, "phy reset failed\n");
4186 mii_rw(dev
, np
->phyaddr
, MII_BMCR
, bmcr
);
4187 if (netif_running(dev
)) {
4188 /* Wait a bit and then reconfigure the nic. */
4195 if (netif_running(dev
)) {
4203 #define FORCEDETH_REGS_VER 1
4205 static int nv_get_regs_len(struct net_device
*dev
)
4207 struct fe_priv
*np
= netdev_priv(dev
);
4208 return np
->register_size
;
4211 static void nv_get_regs(struct net_device
*dev
, struct ethtool_regs
*regs
, void *buf
)
4213 struct fe_priv
*np
= netdev_priv(dev
);
4214 u8 __iomem
*base
= get_hwbase(dev
);
4218 regs
->version
= FORCEDETH_REGS_VER
;
4219 spin_lock_irq(&np
->lock
);
4220 for (i
= 0; i
<= np
->register_size
/sizeof(u32
); i
++)
4221 rbuf
[i
] = readl(base
+ i
*sizeof(u32
));
4222 spin_unlock_irq(&np
->lock
);
4225 static int nv_nway_reset(struct net_device
*dev
)
4227 struct fe_priv
*np
= netdev_priv(dev
);
4233 netif_carrier_off(dev
);
4234 if (netif_running(dev
)) {
4235 nv_disable_irq(dev
);
4236 netif_tx_lock_bh(dev
);
4237 netif_addr_lock(dev
);
4238 spin_lock(&np
->lock
);
4241 spin_unlock(&np
->lock
);
4242 netif_addr_unlock(dev
);
4243 netif_tx_unlock_bh(dev
);
4244 netdev_info(dev
, "link down\n");
4247 bmcr
= mii_rw(dev
, np
->phyaddr
, MII_BMCR
, MII_READ
);
4248 if (np
->phy_model
== PHY_MODEL_MARVELL_E3016
) {
4249 bmcr
|= BMCR_ANENABLE
;
4250 /* reset the phy in order for settings to stick*/
4251 if (phy_reset(dev
, bmcr
)) {
4252 netdev_info(dev
, "phy reset failed\n");
4256 bmcr
|= (BMCR_ANENABLE
| BMCR_ANRESTART
);
4257 mii_rw(dev
, np
->phyaddr
, MII_BMCR
, bmcr
);
4260 if (netif_running(dev
)) {
4272 static void nv_get_ringparam(struct net_device
*dev
, struct ethtool_ringparam
* ring
)
4274 struct fe_priv
*np
= netdev_priv(dev
);
4276 ring
->rx_max_pending
= (np
->desc_ver
== DESC_VER_1
) ? RING_MAX_DESC_VER_1
: RING_MAX_DESC_VER_2_3
;
4277 ring
->rx_mini_max_pending
= 0;
4278 ring
->rx_jumbo_max_pending
= 0;
4279 ring
->tx_max_pending
= (np
->desc_ver
== DESC_VER_1
) ? RING_MAX_DESC_VER_1
: RING_MAX_DESC_VER_2_3
;
4281 ring
->rx_pending
= np
->rx_ring_size
;
4282 ring
->rx_mini_pending
= 0;
4283 ring
->rx_jumbo_pending
= 0;
4284 ring
->tx_pending
= np
->tx_ring_size
;
4287 static int nv_set_ringparam(struct net_device
*dev
, struct ethtool_ringparam
* ring
)
4289 struct fe_priv
*np
= netdev_priv(dev
);
4290 u8 __iomem
*base
= get_hwbase(dev
);
4291 u8
*rxtx_ring
, *rx_skbuff
, *tx_skbuff
;
4292 dma_addr_t ring_addr
;
4294 if (ring
->rx_pending
< RX_RING_MIN
||
4295 ring
->tx_pending
< TX_RING_MIN
||
4296 ring
->rx_mini_pending
!= 0 ||
4297 ring
->rx_jumbo_pending
!= 0 ||
4298 (np
->desc_ver
== DESC_VER_1
&&
4299 (ring
->rx_pending
> RING_MAX_DESC_VER_1
||
4300 ring
->tx_pending
> RING_MAX_DESC_VER_1
)) ||
4301 (np
->desc_ver
!= DESC_VER_1
&&
4302 (ring
->rx_pending
> RING_MAX_DESC_VER_2_3
||
4303 ring
->tx_pending
> RING_MAX_DESC_VER_2_3
))) {
4307 /* allocate new rings */
4308 if (!nv_optimized(np
)) {
4309 rxtx_ring
= pci_alloc_consistent(np
->pci_dev
,
4310 sizeof(struct ring_desc
) * (ring
->rx_pending
+ ring
->tx_pending
),
4313 rxtx_ring
= pci_alloc_consistent(np
->pci_dev
,
4314 sizeof(struct ring_desc_ex
) * (ring
->rx_pending
+ ring
->tx_pending
),
4317 rx_skbuff
= kmalloc(sizeof(struct nv_skb_map
) * ring
->rx_pending
, GFP_KERNEL
);
4318 tx_skbuff
= kmalloc(sizeof(struct nv_skb_map
) * ring
->tx_pending
, GFP_KERNEL
);
4319 if (!rxtx_ring
|| !rx_skbuff
|| !tx_skbuff
) {
4320 /* fall back to old rings */
4321 if (!nv_optimized(np
)) {
4323 pci_free_consistent(np
->pci_dev
, sizeof(struct ring_desc
) * (ring
->rx_pending
+ ring
->tx_pending
),
4324 rxtx_ring
, ring_addr
);
4327 pci_free_consistent(np
->pci_dev
, sizeof(struct ring_desc_ex
) * (ring
->rx_pending
+ ring
->tx_pending
),
4328 rxtx_ring
, ring_addr
);
4336 if (netif_running(dev
)) {
4337 nv_disable_irq(dev
);
4338 nv_napi_disable(dev
);
4339 netif_tx_lock_bh(dev
);
4340 netif_addr_lock(dev
);
4341 spin_lock(&np
->lock
);
4351 /* set new values */
4352 np
->rx_ring_size
= ring
->rx_pending
;
4353 np
->tx_ring_size
= ring
->tx_pending
;
4355 if (!nv_optimized(np
)) {
4356 np
->rx_ring
.orig
= (struct ring_desc
*)rxtx_ring
;
4357 np
->tx_ring
.orig
= &np
->rx_ring
.orig
[np
->rx_ring_size
];
4359 np
->rx_ring
.ex
= (struct ring_desc_ex
*)rxtx_ring
;
4360 np
->tx_ring
.ex
= &np
->rx_ring
.ex
[np
->rx_ring_size
];
4362 np
->rx_skb
= (struct nv_skb_map
*)rx_skbuff
;
4363 np
->tx_skb
= (struct nv_skb_map
*)tx_skbuff
;
4364 np
->ring_addr
= ring_addr
;
4366 memset(np
->rx_skb
, 0, sizeof(struct nv_skb_map
) * np
->rx_ring_size
);
4367 memset(np
->tx_skb
, 0, sizeof(struct nv_skb_map
) * np
->tx_ring_size
);
4369 if (netif_running(dev
)) {
4370 /* reinit driver view of the queues */
4372 if (nv_init_ring(dev
)) {
4373 if (!np
->in_shutdown
)
4374 mod_timer(&np
->oom_kick
, jiffies
+ OOM_REFILL
);
4377 /* reinit nic view of the queues */
4378 writel(np
->rx_buf_sz
, base
+ NvRegOffloadConfig
);
4379 setup_hw_rings(dev
, NV_SETUP_RX_RING
| NV_SETUP_TX_RING
);
4380 writel(((np
->rx_ring_size
-1) << NVREG_RINGSZ_RXSHIFT
) + ((np
->tx_ring_size
-1) << NVREG_RINGSZ_TXSHIFT
),
4381 base
+ NvRegRingSizes
);
4383 writel(NVREG_TXRXCTL_KICK
|np
->txrxctl_bits
, get_hwbase(dev
) + NvRegTxRxControl
);
4386 /* restart engines */
4388 spin_unlock(&np
->lock
);
4389 netif_addr_unlock(dev
);
4390 netif_tx_unlock_bh(dev
);
4391 nv_napi_enable(dev
);
4399 static void nv_get_pauseparam(struct net_device
*dev
, struct ethtool_pauseparam
* pause
)
4401 struct fe_priv
*np
= netdev_priv(dev
);
4403 pause
->autoneg
= (np
->pause_flags
& NV_PAUSEFRAME_AUTONEG
) != 0;
4404 pause
->rx_pause
= (np
->pause_flags
& NV_PAUSEFRAME_RX_ENABLE
) != 0;
4405 pause
->tx_pause
= (np
->pause_flags
& NV_PAUSEFRAME_TX_ENABLE
) != 0;
4408 static int nv_set_pauseparam(struct net_device
*dev
, struct ethtool_pauseparam
* pause
)
4410 struct fe_priv
*np
= netdev_priv(dev
);
4413 if ((!np
->autoneg
&& np
->duplex
== 0) ||
4414 (np
->autoneg
&& !pause
->autoneg
&& np
->duplex
== 0)) {
4415 netdev_info(dev
, "can not set pause settings when forced link is in half duplex\n");
4418 if (pause
->tx_pause
&& !(np
->pause_flags
& NV_PAUSEFRAME_TX_CAPABLE
)) {
4419 netdev_info(dev
, "hardware does not support tx pause frames\n");
4423 netif_carrier_off(dev
);
4424 if (netif_running(dev
)) {
4425 nv_disable_irq(dev
);
4426 netif_tx_lock_bh(dev
);
4427 netif_addr_lock(dev
);
4428 spin_lock(&np
->lock
);
4431 spin_unlock(&np
->lock
);
4432 netif_addr_unlock(dev
);
4433 netif_tx_unlock_bh(dev
);
4436 np
->pause_flags
&= ~(NV_PAUSEFRAME_RX_REQ
|NV_PAUSEFRAME_TX_REQ
);
4437 if (pause
->rx_pause
)
4438 np
->pause_flags
|= NV_PAUSEFRAME_RX_REQ
;
4439 if (pause
->tx_pause
)
4440 np
->pause_flags
|= NV_PAUSEFRAME_TX_REQ
;
4442 if (np
->autoneg
&& pause
->autoneg
) {
4443 np
->pause_flags
|= NV_PAUSEFRAME_AUTONEG
;
4445 adv
= mii_rw(dev
, np
->phyaddr
, MII_ADVERTISE
, MII_READ
);
4446 adv
&= ~(ADVERTISE_PAUSE_CAP
| ADVERTISE_PAUSE_ASYM
);
4447 if (np
->pause_flags
& NV_PAUSEFRAME_RX_REQ
) /* for rx we set both advertisements but disable tx pause */
4448 adv
|= ADVERTISE_PAUSE_CAP
| ADVERTISE_PAUSE_ASYM
;
4449 if (np
->pause_flags
& NV_PAUSEFRAME_TX_REQ
)
4450 adv
|= ADVERTISE_PAUSE_ASYM
;
4451 mii_rw(dev
, np
->phyaddr
, MII_ADVERTISE
, adv
);
4453 if (netif_running(dev
))
4454 netdev_info(dev
, "link down\n");
4455 bmcr
= mii_rw(dev
, np
->phyaddr
, MII_BMCR
, MII_READ
);
4456 bmcr
|= (BMCR_ANENABLE
| BMCR_ANRESTART
);
4457 mii_rw(dev
, np
->phyaddr
, MII_BMCR
, bmcr
);
4459 np
->pause_flags
&= ~(NV_PAUSEFRAME_AUTONEG
|NV_PAUSEFRAME_RX_ENABLE
|NV_PAUSEFRAME_TX_ENABLE
);
4460 if (pause
->rx_pause
)
4461 np
->pause_flags
|= NV_PAUSEFRAME_RX_ENABLE
;
4462 if (pause
->tx_pause
)
4463 np
->pause_flags
|= NV_PAUSEFRAME_TX_ENABLE
;
4465 if (!netif_running(dev
))
4466 nv_update_linkspeed(dev
);
4468 nv_update_pause(dev
, np
->pause_flags
);
4471 if (netif_running(dev
)) {
4478 static u32
nv_fix_features(struct net_device
*dev
, u32 features
)
4480 /* vlan is dependent on rx checksum offload */
4481 if (features
& (NETIF_F_HW_VLAN_TX
|NETIF_F_HW_VLAN_RX
))
4482 features
|= NETIF_F_RXCSUM
;
4487 static int nv_set_features(struct net_device
*dev
, u32 features
)
4489 struct fe_priv
*np
= netdev_priv(dev
);
4490 u8 __iomem
*base
= get_hwbase(dev
);
4491 u32 changed
= dev
->features
^ features
;
4493 if (changed
& NETIF_F_RXCSUM
) {
4494 spin_lock_irq(&np
->lock
);
4496 if (features
& NETIF_F_RXCSUM
)
4497 np
->txrxctl_bits
|= NVREG_TXRXCTL_RXCHECK
;
4499 np
->txrxctl_bits
&= ~NVREG_TXRXCTL_RXCHECK
;
4501 if (netif_running(dev
))
4502 writel(np
->txrxctl_bits
, base
+ NvRegTxRxControl
);
4504 spin_unlock_irq(&np
->lock
);
4510 static int nv_get_sset_count(struct net_device
*dev
, int sset
)
4512 struct fe_priv
*np
= netdev_priv(dev
);
4516 if (np
->driver_data
& DEV_HAS_TEST_EXTENDED
)
4517 return NV_TEST_COUNT_EXTENDED
;
4519 return NV_TEST_COUNT_BASE
;
4521 if (np
->driver_data
& DEV_HAS_STATISTICS_V3
)
4522 return NV_DEV_STATISTICS_V3_COUNT
;
4523 else if (np
->driver_data
& DEV_HAS_STATISTICS_V2
)
4524 return NV_DEV_STATISTICS_V2_COUNT
;
4525 else if (np
->driver_data
& DEV_HAS_STATISTICS_V1
)
4526 return NV_DEV_STATISTICS_V1_COUNT
;
4534 static void nv_get_ethtool_stats(struct net_device
*dev
, struct ethtool_stats
*estats
, u64
*buffer
)
4536 struct fe_priv
*np
= netdev_priv(dev
);
4539 nv_do_stats_poll((unsigned long)dev
);
4541 memcpy(buffer
, &np
->estats
, nv_get_sset_count(dev
, ETH_SS_STATS
)*sizeof(u64
));
4544 static int nv_link_test(struct net_device
*dev
)
4546 struct fe_priv
*np
= netdev_priv(dev
);
4549 mii_rw(dev
, np
->phyaddr
, MII_BMSR
, MII_READ
);
4550 mii_status
= mii_rw(dev
, np
->phyaddr
, MII_BMSR
, MII_READ
);
4552 /* check phy link status */
4553 if (!(mii_status
& BMSR_LSTATUS
))
4559 static int nv_register_test(struct net_device
*dev
)
4561 u8 __iomem
*base
= get_hwbase(dev
);
4563 u32 orig_read
, new_read
;
4566 orig_read
= readl(base
+ nv_registers_test
[i
].reg
);
4568 /* xor with mask to toggle bits */
4569 orig_read
^= nv_registers_test
[i
].mask
;
4571 writel(orig_read
, base
+ nv_registers_test
[i
].reg
);
4573 new_read
= readl(base
+ nv_registers_test
[i
].reg
);
4575 if ((new_read
& nv_registers_test
[i
].mask
) != (orig_read
& nv_registers_test
[i
].mask
))
4578 /* restore original value */
4579 orig_read
^= nv_registers_test
[i
].mask
;
4580 writel(orig_read
, base
+ nv_registers_test
[i
].reg
);
4582 } while (nv_registers_test
[++i
].reg
!= 0);
4587 static int nv_interrupt_test(struct net_device
*dev
)
4589 struct fe_priv
*np
= netdev_priv(dev
);
4590 u8 __iomem
*base
= get_hwbase(dev
);
4593 u32 save_msi_flags
, save_poll_interval
= 0;
4595 if (netif_running(dev
)) {
4596 /* free current irq */
4598 save_poll_interval
= readl(base
+NvRegPollingInterval
);
4601 /* flag to test interrupt handler */
4604 /* setup test irq */
4605 save_msi_flags
= np
->msi_flags
;
4606 np
->msi_flags
&= ~NV_MSI_X_VECTORS_MASK
;
4607 np
->msi_flags
|= 0x001; /* setup 1 vector */
4608 if (nv_request_irq(dev
, 1))
4611 /* setup timer interrupt */
4612 writel(NVREG_POLL_DEFAULT_CPU
, base
+ NvRegPollingInterval
);
4613 writel(NVREG_UNKSETUP6_VAL
, base
+ NvRegUnknownSetupReg6
);
4615 nv_enable_hw_interrupts(dev
, NVREG_IRQ_TIMER
);
4617 /* wait for at least one interrupt */
4620 spin_lock_irq(&np
->lock
);
4622 /* flag should be set within ISR */
4623 testcnt
= np
->intr_test
;
4627 nv_disable_hw_interrupts(dev
, NVREG_IRQ_TIMER
);
4628 if (!(np
->msi_flags
& NV_MSI_X_ENABLED
))
4629 writel(NVREG_IRQSTAT_MASK
, base
+ NvRegIrqStatus
);
4631 writel(NVREG_IRQSTAT_MASK
, base
+ NvRegMSIXIrqStatus
);
4633 spin_unlock_irq(&np
->lock
);
4637 np
->msi_flags
= save_msi_flags
;
4639 if (netif_running(dev
)) {
4640 writel(save_poll_interval
, base
+ NvRegPollingInterval
);
4641 writel(NVREG_UNKSETUP6_VAL
, base
+ NvRegUnknownSetupReg6
);
4642 /* restore original irq */
4643 if (nv_request_irq(dev
, 0))
4650 static int nv_loopback_test(struct net_device
*dev
)
4652 struct fe_priv
*np
= netdev_priv(dev
);
4653 u8 __iomem
*base
= get_hwbase(dev
);
4654 struct sk_buff
*tx_skb
, *rx_skb
;
4655 dma_addr_t test_dma_addr
;
4656 u32 tx_flags_extra
= (np
->desc_ver
== DESC_VER_1
? NV_TX_LASTPACKET
: NV_TX2_LASTPACKET
);
4658 int len
, i
, pkt_len
;
4660 u32 filter_flags
= 0;
4661 u32 misc1_flags
= 0;
4664 if (netif_running(dev
)) {
4665 nv_disable_irq(dev
);
4666 filter_flags
= readl(base
+ NvRegPacketFilterFlags
);
4667 misc1_flags
= readl(base
+ NvRegMisc1
);
4672 /* reinit driver view of the rx queue */
4676 /* setup hardware for loopback */
4677 writel(NVREG_MISC1_FORCE
, base
+ NvRegMisc1
);
4678 writel(NVREG_PFF_ALWAYS
| NVREG_PFF_LOOPBACK
, base
+ NvRegPacketFilterFlags
);
4680 /* reinit nic view of the rx queue */
4681 writel(np
->rx_buf_sz
, base
+ NvRegOffloadConfig
);
4682 setup_hw_rings(dev
, NV_SETUP_RX_RING
| NV_SETUP_TX_RING
);
4683 writel(((np
->rx_ring_size
-1) << NVREG_RINGSZ_RXSHIFT
) + ((np
->tx_ring_size
-1) << NVREG_RINGSZ_TXSHIFT
),
4684 base
+ NvRegRingSizes
);
4687 /* restart rx engine */
4690 /* setup packet for tx */
4691 pkt_len
= ETH_DATA_LEN
;
4692 tx_skb
= dev_alloc_skb(pkt_len
);
4694 netdev_err(dev
, "dev_alloc_skb() failed during loopback test\n");
4698 test_dma_addr
= pci_map_single(np
->pci_dev
, tx_skb
->data
,
4699 skb_tailroom(tx_skb
),
4700 PCI_DMA_FROMDEVICE
);
4701 pkt_data
= skb_put(tx_skb
, pkt_len
);
4702 for (i
= 0; i
< pkt_len
; i
++)
4703 pkt_data
[i
] = (u8
)(i
& 0xff);
4705 if (!nv_optimized(np
)) {
4706 np
->tx_ring
.orig
[0].buf
= cpu_to_le32(test_dma_addr
);
4707 np
->tx_ring
.orig
[0].flaglen
= cpu_to_le32((pkt_len
-1) | np
->tx_flags
| tx_flags_extra
);
4709 np
->tx_ring
.ex
[0].bufhigh
= cpu_to_le32(dma_high(test_dma_addr
));
4710 np
->tx_ring
.ex
[0].buflow
= cpu_to_le32(dma_low(test_dma_addr
));
4711 np
->tx_ring
.ex
[0].flaglen
= cpu_to_le32((pkt_len
-1) | np
->tx_flags
| tx_flags_extra
);
4713 writel(NVREG_TXRXCTL_KICK
|np
->txrxctl_bits
, get_hwbase(dev
) + NvRegTxRxControl
);
4714 pci_push(get_hwbase(dev
));
4718 /* check for rx of the packet */
4719 if (!nv_optimized(np
)) {
4720 flags
= le32_to_cpu(np
->rx_ring
.orig
[0].flaglen
);
4721 len
= nv_descr_getlength(&np
->rx_ring
.orig
[0], np
->desc_ver
);
4724 flags
= le32_to_cpu(np
->rx_ring
.ex
[0].flaglen
);
4725 len
= nv_descr_getlength_ex(&np
->rx_ring
.ex
[0], np
->desc_ver
);
4728 if (flags
& NV_RX_AVAIL
) {
4730 } else if (np
->desc_ver
== DESC_VER_1
) {
4731 if (flags
& NV_RX_ERROR
)
4734 if (flags
& NV_RX2_ERROR
)
4739 if (len
!= pkt_len
) {
4742 rx_skb
= np
->rx_skb
[0].skb
;
4743 for (i
= 0; i
< pkt_len
; i
++) {
4744 if (rx_skb
->data
[i
] != (u8
)(i
& 0xff)) {
4752 pci_unmap_single(np
->pci_dev
, test_dma_addr
,
4753 (skb_end_pointer(tx_skb
) - tx_skb
->data
),
4755 dev_kfree_skb_any(tx_skb
);
4760 /* drain rx queue */
4763 if (netif_running(dev
)) {
4764 writel(misc1_flags
, base
+ NvRegMisc1
);
4765 writel(filter_flags
, base
+ NvRegPacketFilterFlags
);
4772 static void nv_self_test(struct net_device
*dev
, struct ethtool_test
*test
, u64
*buffer
)
4774 struct fe_priv
*np
= netdev_priv(dev
);
4775 u8 __iomem
*base
= get_hwbase(dev
);
4777 memset(buffer
, 0, nv_get_sset_count(dev
, ETH_SS_TEST
)*sizeof(u64
));
4779 if (!nv_link_test(dev
)) {
4780 test
->flags
|= ETH_TEST_FL_FAILED
;
4784 if (test
->flags
& ETH_TEST_FL_OFFLINE
) {
4785 if (netif_running(dev
)) {
4786 netif_stop_queue(dev
);
4787 nv_napi_disable(dev
);
4788 netif_tx_lock_bh(dev
);
4789 netif_addr_lock(dev
);
4790 spin_lock_irq(&np
->lock
);
4791 nv_disable_hw_interrupts(dev
, np
->irqmask
);
4792 if (!(np
->msi_flags
& NV_MSI_X_ENABLED
))
4793 writel(NVREG_IRQSTAT_MASK
, base
+ NvRegIrqStatus
);
4795 writel(NVREG_IRQSTAT_MASK
, base
+ NvRegMSIXIrqStatus
);
4799 /* drain rx queue */
4801 spin_unlock_irq(&np
->lock
);
4802 netif_addr_unlock(dev
);
4803 netif_tx_unlock_bh(dev
);
4806 if (!nv_register_test(dev
)) {
4807 test
->flags
|= ETH_TEST_FL_FAILED
;
4811 result
= nv_interrupt_test(dev
);
4813 test
->flags
|= ETH_TEST_FL_FAILED
;
4821 if (!nv_loopback_test(dev
)) {
4822 test
->flags
|= ETH_TEST_FL_FAILED
;
4826 if (netif_running(dev
)) {
4827 /* reinit driver view of the rx queue */
4829 if (nv_init_ring(dev
)) {
4830 if (!np
->in_shutdown
)
4831 mod_timer(&np
->oom_kick
, jiffies
+ OOM_REFILL
);
4833 /* reinit nic view of the rx queue */
4834 writel(np
->rx_buf_sz
, base
+ NvRegOffloadConfig
);
4835 setup_hw_rings(dev
, NV_SETUP_RX_RING
| NV_SETUP_TX_RING
);
4836 writel(((np
->rx_ring_size
-1) << NVREG_RINGSZ_RXSHIFT
) + ((np
->tx_ring_size
-1) << NVREG_RINGSZ_TXSHIFT
),
4837 base
+ NvRegRingSizes
);
4839 writel(NVREG_TXRXCTL_KICK
|np
->txrxctl_bits
, get_hwbase(dev
) + NvRegTxRxControl
);
4841 /* restart rx engine */
4843 netif_start_queue(dev
);
4844 nv_napi_enable(dev
);
4845 nv_enable_hw_interrupts(dev
, np
->irqmask
);
4850 static void nv_get_strings(struct net_device
*dev
, u32 stringset
, u8
*buffer
)
4852 switch (stringset
) {
4854 memcpy(buffer
, &nv_estats_str
, nv_get_sset_count(dev
, ETH_SS_STATS
)*sizeof(struct nv_ethtool_str
));
4857 memcpy(buffer
, &nv_etests_str
, nv_get_sset_count(dev
, ETH_SS_TEST
)*sizeof(struct nv_ethtool_str
));
4862 static const struct ethtool_ops ops
= {
4863 .get_drvinfo
= nv_get_drvinfo
,
4864 .get_link
= ethtool_op_get_link
,
4865 .get_wol
= nv_get_wol
,
4866 .set_wol
= nv_set_wol
,
4867 .get_settings
= nv_get_settings
,
4868 .set_settings
= nv_set_settings
,
4869 .get_regs_len
= nv_get_regs_len
,
4870 .get_regs
= nv_get_regs
,
4871 .nway_reset
= nv_nway_reset
,
4872 .get_ringparam
= nv_get_ringparam
,
4873 .set_ringparam
= nv_set_ringparam
,
4874 .get_pauseparam
= nv_get_pauseparam
,
4875 .set_pauseparam
= nv_set_pauseparam
,
4876 .get_strings
= nv_get_strings
,
4877 .get_ethtool_stats
= nv_get_ethtool_stats
,
4878 .get_sset_count
= nv_get_sset_count
,
4879 .self_test
= nv_self_test
,
4882 static void nv_vlan_rx_register(struct net_device
*dev
, struct vlan_group
*grp
)
4884 struct fe_priv
*np
= get_nvpriv(dev
);
4886 spin_lock_irq(&np
->lock
);
4888 /* save vlan group */
4892 /* enable vlan on MAC */
4893 np
->txrxctl_bits
|= NVREG_TXRXCTL_VLANSTRIP
| NVREG_TXRXCTL_VLANINS
;
4895 /* disable vlan on MAC */
4896 np
->txrxctl_bits
&= ~NVREG_TXRXCTL_VLANSTRIP
;
4897 np
->txrxctl_bits
&= ~NVREG_TXRXCTL_VLANINS
;
4900 writel(np
->txrxctl_bits
, get_hwbase(dev
) + NvRegTxRxControl
);
4902 spin_unlock_irq(&np
->lock
);
4905 /* The mgmt unit and driver use a semaphore to access the phy during init */
4906 static int nv_mgmt_acquire_sema(struct net_device
*dev
)
4908 struct fe_priv
*np
= netdev_priv(dev
);
4909 u8 __iomem
*base
= get_hwbase(dev
);
4911 u32 tx_ctrl
, mgmt_sema
;
4913 for (i
= 0; i
< 10; i
++) {
4914 mgmt_sema
= readl(base
+ NvRegTransmitterControl
) & NVREG_XMITCTL_MGMT_SEMA_MASK
;
4915 if (mgmt_sema
== NVREG_XMITCTL_MGMT_SEMA_FREE
)
4920 if (mgmt_sema
!= NVREG_XMITCTL_MGMT_SEMA_FREE
)
4923 for (i
= 0; i
< 2; i
++) {
4924 tx_ctrl
= readl(base
+ NvRegTransmitterControl
);
4925 tx_ctrl
|= NVREG_XMITCTL_HOST_SEMA_ACQ
;
4926 writel(tx_ctrl
, base
+ NvRegTransmitterControl
);
4928 /* verify that semaphore was acquired */
4929 tx_ctrl
= readl(base
+ NvRegTransmitterControl
);
4930 if (((tx_ctrl
& NVREG_XMITCTL_HOST_SEMA_MASK
) == NVREG_XMITCTL_HOST_SEMA_ACQ
) &&
4931 ((tx_ctrl
& NVREG_XMITCTL_MGMT_SEMA_MASK
) == NVREG_XMITCTL_MGMT_SEMA_FREE
)) {
4941 static void nv_mgmt_release_sema(struct net_device
*dev
)
4943 struct fe_priv
*np
= netdev_priv(dev
);
4944 u8 __iomem
*base
= get_hwbase(dev
);
4947 if (np
->driver_data
& DEV_HAS_MGMT_UNIT
) {
4948 if (np
->mgmt_sema
) {
4949 tx_ctrl
= readl(base
+ NvRegTransmitterControl
);
4950 tx_ctrl
&= ~NVREG_XMITCTL_HOST_SEMA_ACQ
;
4951 writel(tx_ctrl
, base
+ NvRegTransmitterControl
);
4957 static int nv_mgmt_get_version(struct net_device
*dev
)
4959 struct fe_priv
*np
= netdev_priv(dev
);
4960 u8 __iomem
*base
= get_hwbase(dev
);
4961 u32 data_ready
= readl(base
+ NvRegTransmitterControl
);
4962 u32 data_ready2
= 0;
4963 unsigned long start
;
4966 writel(NVREG_MGMTUNITGETVERSION
, base
+ NvRegMgmtUnitGetVersion
);
4967 writel(data_ready
^ NVREG_XMITCTL_DATA_START
, base
+ NvRegTransmitterControl
);
4969 while (time_before(jiffies
, start
+ 5*HZ
)) {
4970 data_ready2
= readl(base
+ NvRegTransmitterControl
);
4971 if ((data_ready
& NVREG_XMITCTL_DATA_READY
) != (data_ready2
& NVREG_XMITCTL_DATA_READY
)) {
4975 schedule_timeout_uninterruptible(1);
4978 if (!ready
|| (data_ready2
& NVREG_XMITCTL_DATA_ERROR
))
4981 np
->mgmt_version
= readl(base
+ NvRegMgmtUnitVersion
) & NVREG_MGMTUNITVERSION
;
4986 static int nv_open(struct net_device
*dev
)
4988 struct fe_priv
*np
= netdev_priv(dev
);
4989 u8 __iomem
*base
= get_hwbase(dev
);
4995 mii_rw(dev
, np
->phyaddr
, MII_BMCR
,
4996 mii_rw(dev
, np
->phyaddr
, MII_BMCR
, MII_READ
) & ~BMCR_PDOWN
);
4998 nv_txrx_gate(dev
, false);
4999 /* erase previous misconfiguration */
5000 if (np
->driver_data
& DEV_HAS_POWER_CNTRL
)
5002 writel(NVREG_MCASTADDRA_FORCE
, base
+ NvRegMulticastAddrA
);
5003 writel(0, base
+ NvRegMulticastAddrB
);
5004 writel(NVREG_MCASTMASKA_NONE
, base
+ NvRegMulticastMaskA
);
5005 writel(NVREG_MCASTMASKB_NONE
, base
+ NvRegMulticastMaskB
);
5006 writel(0, base
+ NvRegPacketFilterFlags
);
5008 writel(0, base
+ NvRegTransmitterControl
);
5009 writel(0, base
+ NvRegReceiverControl
);
5011 writel(0, base
+ NvRegAdapterControl
);
5013 if (np
->pause_flags
& NV_PAUSEFRAME_TX_CAPABLE
)
5014 writel(NVREG_TX_PAUSEFRAME_DISABLE
, base
+ NvRegTxPauseFrame
);
5016 /* initialize descriptor rings */
5018 oom
= nv_init_ring(dev
);
5020 writel(0, base
+ NvRegLinkSpeed
);
5021 writel(readl(base
+ NvRegTransmitPoll
) & NVREG_TRANSMITPOLL_MAC_ADDR_REV
, base
+ NvRegTransmitPoll
);
5023 writel(0, base
+ NvRegUnknownSetupReg6
);
5025 np
->in_shutdown
= 0;
5028 setup_hw_rings(dev
, NV_SETUP_RX_RING
| NV_SETUP_TX_RING
);
5029 writel(((np
->rx_ring_size
-1) << NVREG_RINGSZ_RXSHIFT
) + ((np
->tx_ring_size
-1) << NVREG_RINGSZ_TXSHIFT
),
5030 base
+ NvRegRingSizes
);
5032 writel(np
->linkspeed
, base
+ NvRegLinkSpeed
);
5033 if (np
->desc_ver
== DESC_VER_1
)
5034 writel(NVREG_TX_WM_DESC1_DEFAULT
, base
+ NvRegTxWatermark
);
5036 writel(NVREG_TX_WM_DESC2_3_DEFAULT
, base
+ NvRegTxWatermark
);
5037 writel(np
->txrxctl_bits
, base
+ NvRegTxRxControl
);
5038 writel(np
->vlanctl_bits
, base
+ NvRegVlanControl
);
5040 writel(NVREG_TXRXCTL_BIT1
|np
->txrxctl_bits
, base
+ NvRegTxRxControl
);
5041 if (reg_delay(dev
, NvRegUnknownSetupReg5
,
5042 NVREG_UNKSETUP5_BIT31
, NVREG_UNKSETUP5_BIT31
,
5043 NV_SETUP5_DELAY
, NV_SETUP5_DELAYMAX
))
5045 "%s: SetupReg5, Bit 31 remained off\n", __func__
);
5047 writel(0, base
+ NvRegMIIMask
);
5048 writel(NVREG_IRQSTAT_MASK
, base
+ NvRegIrqStatus
);
5049 writel(NVREG_MIISTAT_MASK_ALL
, base
+ NvRegMIIStatus
);
5051 writel(NVREG_MISC1_FORCE
| NVREG_MISC1_HD
, base
+ NvRegMisc1
);
5052 writel(readl(base
+ NvRegTransmitterStatus
), base
+ NvRegTransmitterStatus
);
5053 writel(NVREG_PFF_ALWAYS
, base
+ NvRegPacketFilterFlags
);
5054 writel(np
->rx_buf_sz
, base
+ NvRegOffloadConfig
);
5056 writel(readl(base
+ NvRegReceiverStatus
), base
+ NvRegReceiverStatus
);
5058 get_random_bytes(&low
, sizeof(low
));
5059 low
&= NVREG_SLOTTIME_MASK
;
5060 if (np
->desc_ver
== DESC_VER_1
) {
5061 writel(low
|NVREG_SLOTTIME_DEFAULT
, base
+ NvRegSlotTime
);
5063 if (!(np
->driver_data
& DEV_HAS_GEAR_MODE
)) {
5064 /* setup legacy backoff */
5065 writel(NVREG_SLOTTIME_LEGBF_ENABLED
|NVREG_SLOTTIME_10_100_FULL
|low
, base
+ NvRegSlotTime
);
5067 writel(NVREG_SLOTTIME_10_100_FULL
, base
+ NvRegSlotTime
);
5068 nv_gear_backoff_reseed(dev
);
5071 writel(NVREG_TX_DEFERRAL_DEFAULT
, base
+ NvRegTxDeferral
);
5072 writel(NVREG_RX_DEFERRAL_DEFAULT
, base
+ NvRegRxDeferral
);
5073 if (poll_interval
== -1) {
5074 if (optimization_mode
== NV_OPTIMIZATION_MODE_THROUGHPUT
)
5075 writel(NVREG_POLL_DEFAULT_THROUGHPUT
, base
+ NvRegPollingInterval
);
5077 writel(NVREG_POLL_DEFAULT_CPU
, base
+ NvRegPollingInterval
);
5079 writel(poll_interval
& 0xFFFF, base
+ NvRegPollingInterval
);
5080 writel(NVREG_UNKSETUP6_VAL
, base
+ NvRegUnknownSetupReg6
);
5081 writel((np
->phyaddr
<< NVREG_ADAPTCTL_PHYSHIFT
)|NVREG_ADAPTCTL_PHYVALID
|NVREG_ADAPTCTL_RUNNING
,
5082 base
+ NvRegAdapterControl
);
5083 writel(NVREG_MIISPEED_BIT8
|NVREG_MIIDELAY
, base
+ NvRegMIISpeed
);
5084 writel(NVREG_MII_LINKCHANGE
, base
+ NvRegMIIMask
);
5086 writel(NVREG_WAKEUPFLAGS_ENABLE
, base
+ NvRegWakeUpFlags
);
5088 i
= readl(base
+ NvRegPowerState
);
5089 if ((i
& NVREG_POWERSTATE_POWEREDUP
) == 0)
5090 writel(NVREG_POWERSTATE_POWEREDUP
|i
, base
+ NvRegPowerState
);
5094 writel(readl(base
+ NvRegPowerState
) | NVREG_POWERSTATE_VALID
, base
+ NvRegPowerState
);
5096 nv_disable_hw_interrupts(dev
, np
->irqmask
);
5098 writel(NVREG_MIISTAT_MASK_ALL
, base
+ NvRegMIIStatus
);
5099 writel(NVREG_IRQSTAT_MASK
, base
+ NvRegIrqStatus
);
5102 if (nv_request_irq(dev
, 0))
5105 /* ask for interrupts */
5106 nv_enable_hw_interrupts(dev
, np
->irqmask
);
5108 spin_lock_irq(&np
->lock
);
5109 writel(NVREG_MCASTADDRA_FORCE
, base
+ NvRegMulticastAddrA
);
5110 writel(0, base
+ NvRegMulticastAddrB
);
5111 writel(NVREG_MCASTMASKA_NONE
, base
+ NvRegMulticastMaskA
);
5112 writel(NVREG_MCASTMASKB_NONE
, base
+ NvRegMulticastMaskB
);
5113 writel(NVREG_PFF_ALWAYS
|NVREG_PFF_MYADDR
, base
+ NvRegPacketFilterFlags
);
5114 /* One manual link speed update: Interrupts are enabled, future link
5115 * speed changes cause interrupts and are handled by nv_link_irq().
5119 miistat
= readl(base
+ NvRegMIIStatus
);
5120 writel(NVREG_MIISTAT_MASK_ALL
, base
+ NvRegMIIStatus
);
5122 /* set linkspeed to invalid value, thus force nv_update_linkspeed
5125 ret
= nv_update_linkspeed(dev
);
5127 netif_start_queue(dev
);
5128 nv_napi_enable(dev
);
5131 netif_carrier_on(dev
);
5133 netdev_info(dev
, "no link during initialization\n");
5134 netif_carrier_off(dev
);
5137 mod_timer(&np
->oom_kick
, jiffies
+ OOM_REFILL
);
5139 /* start statistics timer */
5140 if (np
->driver_data
& (DEV_HAS_STATISTICS_V1
|DEV_HAS_STATISTICS_V2
|DEV_HAS_STATISTICS_V3
))
5141 mod_timer(&np
->stats_poll
,
5142 round_jiffies(jiffies
+ STATS_INTERVAL
));
5144 spin_unlock_irq(&np
->lock
);
5152 static int nv_close(struct net_device
*dev
)
5154 struct fe_priv
*np
= netdev_priv(dev
);
5157 spin_lock_irq(&np
->lock
);
5158 np
->in_shutdown
= 1;
5159 spin_unlock_irq(&np
->lock
);
5160 nv_napi_disable(dev
);
5161 synchronize_irq(np
->pci_dev
->irq
);
5163 del_timer_sync(&np
->oom_kick
);
5164 del_timer_sync(&np
->nic_poll
);
5165 del_timer_sync(&np
->stats_poll
);
5167 netif_stop_queue(dev
);
5168 spin_lock_irq(&np
->lock
);
5172 /* disable interrupts on the nic or we will lock up */
5173 base
= get_hwbase(dev
);
5174 nv_disable_hw_interrupts(dev
, np
->irqmask
);
5177 spin_unlock_irq(&np
->lock
);
5183 if (np
->wolenabled
|| !phy_power_down
) {
5184 nv_txrx_gate(dev
, false);
5185 writel(NVREG_PFF_ALWAYS
|NVREG_PFF_MYADDR
, base
+ NvRegPacketFilterFlags
);
5188 /* power down phy */
5189 mii_rw(dev
, np
->phyaddr
, MII_BMCR
,
5190 mii_rw(dev
, np
->phyaddr
, MII_BMCR
, MII_READ
)|BMCR_PDOWN
);
5191 nv_txrx_gate(dev
, true);
5194 /* FIXME: power down nic */
5199 static const struct net_device_ops nv_netdev_ops
= {
5200 .ndo_open
= nv_open
,
5201 .ndo_stop
= nv_close
,
5202 .ndo_get_stats
= nv_get_stats
,
5203 .ndo_start_xmit
= nv_start_xmit
,
5204 .ndo_tx_timeout
= nv_tx_timeout
,
5205 .ndo_change_mtu
= nv_change_mtu
,
5206 .ndo_fix_features
= nv_fix_features
,
5207 .ndo_set_features
= nv_set_features
,
5208 .ndo_validate_addr
= eth_validate_addr
,
5209 .ndo_set_mac_address
= nv_set_mac_address
,
5210 .ndo_set_multicast_list
= nv_set_multicast
,
5211 .ndo_vlan_rx_register
= nv_vlan_rx_register
,
5212 #ifdef CONFIG_NET_POLL_CONTROLLER
5213 .ndo_poll_controller
= nv_poll_controller
,
5217 static const struct net_device_ops nv_netdev_ops_optimized
= {
5218 .ndo_open
= nv_open
,
5219 .ndo_stop
= nv_close
,
5220 .ndo_get_stats
= nv_get_stats
,
5221 .ndo_start_xmit
= nv_start_xmit_optimized
,
5222 .ndo_tx_timeout
= nv_tx_timeout
,
5223 .ndo_change_mtu
= nv_change_mtu
,
5224 .ndo_fix_features
= nv_fix_features
,
5225 .ndo_set_features
= nv_set_features
,
5226 .ndo_validate_addr
= eth_validate_addr
,
5227 .ndo_set_mac_address
= nv_set_mac_address
,
5228 .ndo_set_multicast_list
= nv_set_multicast
,
5229 .ndo_vlan_rx_register
= nv_vlan_rx_register
,
5230 #ifdef CONFIG_NET_POLL_CONTROLLER
5231 .ndo_poll_controller
= nv_poll_controller
,
5235 static int __devinit
nv_probe(struct pci_dev
*pci_dev
, const struct pci_device_id
*id
)
5237 struct net_device
*dev
;
5242 u32 powerstate
, txreg
;
5243 u32 phystate_orig
= 0, phystate
;
5244 int phyinitialized
= 0;
5245 static int printed_version
;
5247 if (!printed_version
++)
5248 pr_info("Reverse Engineered nForce ethernet driver. Version %s.\n",
5251 dev
= alloc_etherdev(sizeof(struct fe_priv
));
5256 np
= netdev_priv(dev
);
5258 np
->pci_dev
= pci_dev
;
5259 spin_lock_init(&np
->lock
);
5260 SET_NETDEV_DEV(dev
, &pci_dev
->dev
);
5262 init_timer(&np
->oom_kick
);
5263 np
->oom_kick
.data
= (unsigned long) dev
;
5264 np
->oom_kick
.function
= nv_do_rx_refill
; /* timer handler */
5265 init_timer(&np
->nic_poll
);
5266 np
->nic_poll
.data
= (unsigned long) dev
;
5267 np
->nic_poll
.function
= nv_do_nic_poll
; /* timer handler */
5268 init_timer(&np
->stats_poll
);
5269 np
->stats_poll
.data
= (unsigned long) dev
;
5270 np
->stats_poll
.function
= nv_do_stats_poll
; /* timer handler */
5272 err
= pci_enable_device(pci_dev
);
5276 pci_set_master(pci_dev
);
5278 err
= pci_request_regions(pci_dev
, DRV_NAME
);
5282 if (id
->driver_data
& (DEV_HAS_VLAN
|DEV_HAS_MSI_X
|DEV_HAS_POWER_CNTRL
|DEV_HAS_STATISTICS_V2
|DEV_HAS_STATISTICS_V3
))
5283 np
->register_size
= NV_PCI_REGSZ_VER3
;
5284 else if (id
->driver_data
& DEV_HAS_STATISTICS_V1
)
5285 np
->register_size
= NV_PCI_REGSZ_VER2
;
5287 np
->register_size
= NV_PCI_REGSZ_VER1
;
5291 for (i
= 0; i
< DEVICE_COUNT_RESOURCE
; i
++) {
5292 if (pci_resource_flags(pci_dev
, i
) & IORESOURCE_MEM
&&
5293 pci_resource_len(pci_dev
, i
) >= np
->register_size
) {
5294 addr
= pci_resource_start(pci_dev
, i
);
5298 if (i
== DEVICE_COUNT_RESOURCE
) {
5299 dev_info(&pci_dev
->dev
, "Couldn't find register window\n");
5303 /* copy of driver data */
5304 np
->driver_data
= id
->driver_data
;
5305 /* copy of device id */
5306 np
->device_id
= id
->device
;
5308 /* handle different descriptor versions */
5309 if (id
->driver_data
& DEV_HAS_HIGH_DMA
) {
5310 /* packet format 3: supports 40-bit addressing */
5311 np
->desc_ver
= DESC_VER_3
;
5312 np
->txrxctl_bits
= NVREG_TXRXCTL_DESC_3
;
5314 if (pci_set_dma_mask(pci_dev
, DMA_BIT_MASK(39)))
5315 dev_info(&pci_dev
->dev
,
5316 "64-bit DMA failed, using 32-bit addressing\n");
5318 dev
->features
|= NETIF_F_HIGHDMA
;
5319 if (pci_set_consistent_dma_mask(pci_dev
, DMA_BIT_MASK(39))) {
5320 dev_info(&pci_dev
->dev
,
5321 "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
5324 } else if (id
->driver_data
& DEV_HAS_LARGEDESC
) {
5325 /* packet format 2: supports jumbo frames */
5326 np
->desc_ver
= DESC_VER_2
;
5327 np
->txrxctl_bits
= NVREG_TXRXCTL_DESC_2
;
5329 /* original packet format */
5330 np
->desc_ver
= DESC_VER_1
;
5331 np
->txrxctl_bits
= NVREG_TXRXCTL_DESC_1
;
5334 np
->pkt_limit
= NV_PKTLIMIT_1
;
5335 if (id
->driver_data
& DEV_HAS_LARGEDESC
)
5336 np
->pkt_limit
= NV_PKTLIMIT_2
;
5338 if (id
->driver_data
& DEV_HAS_CHECKSUM
) {
5339 np
->txrxctl_bits
|= NVREG_TXRXCTL_RXCHECK
;
5340 dev
->hw_features
|= NETIF_F_IP_CSUM
| NETIF_F_SG
|
5341 NETIF_F_TSO
| NETIF_F_RXCSUM
;
5342 dev
->features
|= dev
->hw_features
;
5345 np
->vlanctl_bits
= 0;
5346 if (id
->driver_data
& DEV_HAS_VLAN
) {
5347 np
->vlanctl_bits
= NVREG_VLANCONTROL_ENABLE
;
5348 dev
->features
|= NETIF_F_HW_VLAN_RX
| NETIF_F_HW_VLAN_TX
;
5351 np
->pause_flags
= NV_PAUSEFRAME_RX_CAPABLE
| NV_PAUSEFRAME_RX_REQ
| NV_PAUSEFRAME_AUTONEG
;
5352 if ((id
->driver_data
& DEV_HAS_PAUSEFRAME_TX_V1
) ||
5353 (id
->driver_data
& DEV_HAS_PAUSEFRAME_TX_V2
) ||
5354 (id
->driver_data
& DEV_HAS_PAUSEFRAME_TX_V3
)) {
5355 np
->pause_flags
|= NV_PAUSEFRAME_TX_CAPABLE
| NV_PAUSEFRAME_TX_REQ
;
5359 np
->base
= ioremap(addr
, np
->register_size
);
5362 dev
->base_addr
= (unsigned long)np
->base
;
5364 dev
->irq
= pci_dev
->irq
;
5366 np
->rx_ring_size
= RX_RING_DEFAULT
;
5367 np
->tx_ring_size
= TX_RING_DEFAULT
;
5369 if (!nv_optimized(np
)) {
5370 np
->rx_ring
.orig
= pci_alloc_consistent(pci_dev
,
5371 sizeof(struct ring_desc
) * (np
->rx_ring_size
+ np
->tx_ring_size
),
5373 if (!np
->rx_ring
.orig
)
5375 np
->tx_ring
.orig
= &np
->rx_ring
.orig
[np
->rx_ring_size
];
5377 np
->rx_ring
.ex
= pci_alloc_consistent(pci_dev
,
5378 sizeof(struct ring_desc_ex
) * (np
->rx_ring_size
+ np
->tx_ring_size
),
5380 if (!np
->rx_ring
.ex
)
5382 np
->tx_ring
.ex
= &np
->rx_ring
.ex
[np
->rx_ring_size
];
5384 np
->rx_skb
= kcalloc(np
->rx_ring_size
, sizeof(struct nv_skb_map
), GFP_KERNEL
);
5385 np
->tx_skb
= kcalloc(np
->tx_ring_size
, sizeof(struct nv_skb_map
), GFP_KERNEL
);
5386 if (!np
->rx_skb
|| !np
->tx_skb
)
5389 if (!nv_optimized(np
))
5390 dev
->netdev_ops
= &nv_netdev_ops
;
5392 dev
->netdev_ops
= &nv_netdev_ops_optimized
;
5394 netif_napi_add(dev
, &np
->napi
, nv_napi_poll
, RX_WORK_PER_LOOP
);
5395 SET_ETHTOOL_OPS(dev
, &ops
);
5396 dev
->watchdog_timeo
= NV_WATCHDOG_TIMEO
;
5398 pci_set_drvdata(pci_dev
, dev
);
5400 /* read the mac address */
5401 base
= get_hwbase(dev
);
5402 np
->orig_mac
[0] = readl(base
+ NvRegMacAddrA
);
5403 np
->orig_mac
[1] = readl(base
+ NvRegMacAddrB
);
5405 /* check the workaround bit for correct mac address order */
5406 txreg
= readl(base
+ NvRegTransmitPoll
);
5407 if (id
->driver_data
& DEV_HAS_CORRECT_MACADDR
) {
5408 /* mac address is already in correct order */
5409 dev
->dev_addr
[0] = (np
->orig_mac
[0] >> 0) & 0xff;
5410 dev
->dev_addr
[1] = (np
->orig_mac
[0] >> 8) & 0xff;
5411 dev
->dev_addr
[2] = (np
->orig_mac
[0] >> 16) & 0xff;
5412 dev
->dev_addr
[3] = (np
->orig_mac
[0] >> 24) & 0xff;
5413 dev
->dev_addr
[4] = (np
->orig_mac
[1] >> 0) & 0xff;
5414 dev
->dev_addr
[5] = (np
->orig_mac
[1] >> 8) & 0xff;
5415 } else if (txreg
& NVREG_TRANSMITPOLL_MAC_ADDR_REV
) {
5416 /* mac address is already in correct order */
5417 dev
->dev_addr
[0] = (np
->orig_mac
[0] >> 0) & 0xff;
5418 dev
->dev_addr
[1] = (np
->orig_mac
[0] >> 8) & 0xff;
5419 dev
->dev_addr
[2] = (np
->orig_mac
[0] >> 16) & 0xff;
5420 dev
->dev_addr
[3] = (np
->orig_mac
[0] >> 24) & 0xff;
5421 dev
->dev_addr
[4] = (np
->orig_mac
[1] >> 0) & 0xff;
5422 dev
->dev_addr
[5] = (np
->orig_mac
[1] >> 8) & 0xff;
5424 * Set orig mac address back to the reversed version.
5425 * This flag will be cleared during low power transition.
5426 * Therefore, we should always put back the reversed address.
5428 np
->orig_mac
[0] = (dev
->dev_addr
[5] << 0) + (dev
->dev_addr
[4] << 8) +
5429 (dev
->dev_addr
[3] << 16) + (dev
->dev_addr
[2] << 24);
5430 np
->orig_mac
[1] = (dev
->dev_addr
[1] << 0) + (dev
->dev_addr
[0] << 8);
5432 /* need to reverse mac address to correct order */
5433 dev
->dev_addr
[0] = (np
->orig_mac
[1] >> 8) & 0xff;
5434 dev
->dev_addr
[1] = (np
->orig_mac
[1] >> 0) & 0xff;
5435 dev
->dev_addr
[2] = (np
->orig_mac
[0] >> 24) & 0xff;
5436 dev
->dev_addr
[3] = (np
->orig_mac
[0] >> 16) & 0xff;
5437 dev
->dev_addr
[4] = (np
->orig_mac
[0] >> 8) & 0xff;
5438 dev
->dev_addr
[5] = (np
->orig_mac
[0] >> 0) & 0xff;
5439 writel(txreg
|NVREG_TRANSMITPOLL_MAC_ADDR_REV
, base
+ NvRegTransmitPoll
);
5440 dev_dbg(&pci_dev
->dev
,
5441 "%s: set workaround bit for reversed mac addr\n",
5444 memcpy(dev
->perm_addr
, dev
->dev_addr
, dev
->addr_len
);
5446 if (!is_valid_ether_addr(dev
->perm_addr
)) {
5448 * Bad mac address. At least one bios sets the mac address
5449 * to 01:23:45:67:89:ab
5451 dev_err(&pci_dev
->dev
,
5452 "Invalid MAC address detected: %pM - Please complain to your hardware vendor.\n",
5454 random_ether_addr(dev
->dev_addr
);
5455 dev_err(&pci_dev
->dev
,
5456 "Using random MAC address: %pM\n", dev
->dev_addr
);
5459 /* set mac address */
5460 nv_copy_mac_to_hw(dev
);
5463 writel(0, base
+ NvRegWakeUpFlags
);
5465 device_set_wakeup_enable(&pci_dev
->dev
, false);
5467 if (id
->driver_data
& DEV_HAS_POWER_CNTRL
) {
5469 /* take phy and nic out of low power mode */
5470 powerstate
= readl(base
+ NvRegPowerState2
);
5471 powerstate
&= ~NVREG_POWERSTATE2_POWERUP_MASK
;
5472 if ((id
->driver_data
& DEV_NEED_LOW_POWER_FIX
) &&
5473 pci_dev
->revision
>= 0xA3)
5474 powerstate
|= NVREG_POWERSTATE2_POWERUP_REV_A3
;
5475 writel(powerstate
, base
+ NvRegPowerState2
);
5478 if (np
->desc_ver
== DESC_VER_1
)
5479 np
->tx_flags
= NV_TX_VALID
;
5481 np
->tx_flags
= NV_TX2_VALID
;
5484 if ((id
->driver_data
& DEV_HAS_MSI
) && msi
)
5485 np
->msi_flags
|= NV_MSI_CAPABLE
;
5487 if ((id
->driver_data
& DEV_HAS_MSI_X
) && msix
) {
5488 /* msix has had reported issues when modifying irqmask
5489 as in the case of napi, therefore, disable for now
5492 np
->msi_flags
|= NV_MSI_X_CAPABLE
;
5496 if (optimization_mode
== NV_OPTIMIZATION_MODE_CPU
) {
5497 np
->irqmask
= NVREG_IRQMASK_CPU
;
5498 if (np
->msi_flags
& NV_MSI_X_CAPABLE
) /* set number of vectors */
5499 np
->msi_flags
|= 0x0001;
5500 } else if (optimization_mode
== NV_OPTIMIZATION_MODE_DYNAMIC
&&
5501 !(id
->driver_data
& DEV_NEED_TIMERIRQ
)) {
5502 /* start off in throughput mode */
5503 np
->irqmask
= NVREG_IRQMASK_THROUGHPUT
;
5504 /* remove support for msix mode */
5505 np
->msi_flags
&= ~NV_MSI_X_CAPABLE
;
5507 optimization_mode
= NV_OPTIMIZATION_MODE_THROUGHPUT
;
5508 np
->irqmask
= NVREG_IRQMASK_THROUGHPUT
;
5509 if (np
->msi_flags
& NV_MSI_X_CAPABLE
) /* set number of vectors */
5510 np
->msi_flags
|= 0x0003;
5513 if (id
->driver_data
& DEV_NEED_TIMERIRQ
)
5514 np
->irqmask
|= NVREG_IRQ_TIMER
;
5515 if (id
->driver_data
& DEV_NEED_LINKTIMER
) {
5516 np
->need_linktimer
= 1;
5517 np
->link_timeout
= jiffies
+ LINK_TIMEOUT
;
5519 np
->need_linktimer
= 0;
5522 /* Limit the number of tx's outstanding for hw bug */
5523 if (id
->driver_data
& DEV_NEED_TX_LIMIT
) {
5525 if (((id
->driver_data
& DEV_NEED_TX_LIMIT2
) == DEV_NEED_TX_LIMIT2
) &&
5526 pci_dev
->revision
>= 0xA2)
5530 /* clear phy state and temporarily halt phy interrupts */
5531 writel(0, base
+ NvRegMIIMask
);
5532 phystate
= readl(base
+ NvRegAdapterControl
);
5533 if (phystate
& NVREG_ADAPTCTL_RUNNING
) {
5535 phystate
&= ~NVREG_ADAPTCTL_RUNNING
;
5536 writel(phystate
, base
+ NvRegAdapterControl
);
5538 writel(NVREG_MIISTAT_MASK_ALL
, base
+ NvRegMIIStatus
);
5540 if (id
->driver_data
& DEV_HAS_MGMT_UNIT
) {
5541 /* management unit running on the mac? */
5542 if ((readl(base
+ NvRegTransmitterControl
) & NVREG_XMITCTL_MGMT_ST
) &&
5543 (readl(base
+ NvRegTransmitterControl
) & NVREG_XMITCTL_SYNC_PHY_INIT
) &&
5544 nv_mgmt_acquire_sema(dev
) &&
5545 nv_mgmt_get_version(dev
)) {
5547 if (np
->mgmt_version
> 0)
5548 np
->mac_in_use
= readl(base
+ NvRegMgmtUnitControl
) & NVREG_MGMTUNITCONTROL_INUSE
;
5549 /* management unit setup the phy already? */
5550 if (np
->mac_in_use
&&
5551 ((readl(base
+ NvRegTransmitterControl
) & NVREG_XMITCTL_SYNC_MASK
) ==
5552 NVREG_XMITCTL_SYNC_PHY_INIT
)) {
5553 /* phy is inited by mgmt unit */
5556 /* we need to init the phy */
5561 /* find a suitable phy */
5562 for (i
= 1; i
<= 32; i
++) {
5564 int phyaddr
= i
& 0x1F;
5566 spin_lock_irq(&np
->lock
);
5567 id1
= mii_rw(dev
, phyaddr
, MII_PHYSID1
, MII_READ
);
5568 spin_unlock_irq(&np
->lock
);
5569 if (id1
< 0 || id1
== 0xffff)
5571 spin_lock_irq(&np
->lock
);
5572 id2
= mii_rw(dev
, phyaddr
, MII_PHYSID2
, MII_READ
);
5573 spin_unlock_irq(&np
->lock
);
5574 if (id2
< 0 || id2
== 0xffff)
5577 np
->phy_model
= id2
& PHYID2_MODEL_MASK
;
5578 id1
= (id1
& PHYID1_OUI_MASK
) << PHYID1_OUI_SHFT
;
5579 id2
= (id2
& PHYID2_OUI_MASK
) >> PHYID2_OUI_SHFT
;
5580 np
->phyaddr
= phyaddr
;
5581 np
->phy_oui
= id1
| id2
;
5583 /* Realtek hardcoded phy id1 to all zero's on certain phys */
5584 if (np
->phy_oui
== PHY_OUI_REALTEK2
)
5585 np
->phy_oui
= PHY_OUI_REALTEK
;
5586 /* Setup phy revision for Realtek */
5587 if (np
->phy_oui
== PHY_OUI_REALTEK
&& np
->phy_model
== PHY_MODEL_REALTEK_8211
)
5588 np
->phy_rev
= mii_rw(dev
, phyaddr
, MII_RESV1
, MII_READ
) & PHY_REV_MASK
;
5593 dev_info(&pci_dev
->dev
, "open: Could not find a valid PHY\n");
5597 if (!phyinitialized
) {
5601 /* see if it is a gigabit phy */
5602 u32 mii_status
= mii_rw(dev
, np
->phyaddr
, MII_BMSR
, MII_READ
);
5603 if (mii_status
& PHY_GIGABIT
)
5604 np
->gigabit
= PHY_GIGABIT
;
5607 /* set default link speed settings */
5608 np
->linkspeed
= NVREG_LINKSPEED_FORCE
|NVREG_LINKSPEED_10
;
5612 err
= register_netdev(dev
);
5614 dev_info(&pci_dev
->dev
, "unable to register netdev: %d\n", err
);
5618 netif_carrier_off(dev
);
5620 dev_info(&pci_dev
->dev
, "ifname %s, PHY OUI 0x%x @ %d, addr %pM\n",
5621 dev
->name
, np
->phy_oui
, np
->phyaddr
, dev
->dev_addr
);
5623 dev_info(&pci_dev
->dev
, "%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
5624 dev
->features
& NETIF_F_HIGHDMA
? "highdma " : "",
5625 dev
->features
& (NETIF_F_IP_CSUM
| NETIF_F_SG
) ?
5627 dev
->features
& (NETIF_F_HW_VLAN_RX
| NETIF_F_HW_VLAN_TX
) ?
5629 id
->driver_data
& DEV_HAS_POWER_CNTRL
? "pwrctl " : "",
5630 id
->driver_data
& DEV_HAS_MGMT_UNIT
? "mgmt " : "",
5631 id
->driver_data
& DEV_NEED_TIMERIRQ
? "timirq " : "",
5632 np
->gigabit
== PHY_GIGABIT
? "gbit " : "",
5633 np
->need_linktimer
? "lnktim " : "",
5634 np
->msi_flags
& NV_MSI_CAPABLE
? "msi " : "",
5635 np
->msi_flags
& NV_MSI_X_CAPABLE
? "msi-x " : "",
5642 writel(phystate
|NVREG_ADAPTCTL_RUNNING
, base
+ NvRegAdapterControl
);
5643 pci_set_drvdata(pci_dev
, NULL
);
5647 iounmap(get_hwbase(dev
));
5649 pci_release_regions(pci_dev
);
5651 pci_disable_device(pci_dev
);
5658 static void nv_restore_phy(struct net_device
*dev
)
5660 struct fe_priv
*np
= netdev_priv(dev
);
5661 u16 phy_reserved
, mii_control
;
5663 if (np
->phy_oui
== PHY_OUI_REALTEK
&&
5664 np
->phy_model
== PHY_MODEL_REALTEK_8201
&&
5665 phy_cross
== NV_CROSSOVER_DETECTION_DISABLED
) {
5666 mii_rw(dev
, np
->phyaddr
, PHY_REALTEK_INIT_REG1
, PHY_REALTEK_INIT3
);
5667 phy_reserved
= mii_rw(dev
, np
->phyaddr
, PHY_REALTEK_INIT_REG2
, MII_READ
);
5668 phy_reserved
&= ~PHY_REALTEK_INIT_MSK1
;
5669 phy_reserved
|= PHY_REALTEK_INIT8
;
5670 mii_rw(dev
, np
->phyaddr
, PHY_REALTEK_INIT_REG2
, phy_reserved
);
5671 mii_rw(dev
, np
->phyaddr
, PHY_REALTEK_INIT_REG1
, PHY_REALTEK_INIT1
);
5673 /* restart auto negotiation */
5674 mii_control
= mii_rw(dev
, np
->phyaddr
, MII_BMCR
, MII_READ
);
5675 mii_control
|= (BMCR_ANRESTART
| BMCR_ANENABLE
);
5676 mii_rw(dev
, np
->phyaddr
, MII_BMCR
, mii_control
);
5680 static void nv_restore_mac_addr(struct pci_dev
*pci_dev
)
5682 struct net_device
*dev
= pci_get_drvdata(pci_dev
);
5683 struct fe_priv
*np
= netdev_priv(dev
);
5684 u8 __iomem
*base
= get_hwbase(dev
);
5686 /* special op: write back the misordered MAC address - otherwise
5687 * the next nv_probe would see a wrong address.
5689 writel(np
->orig_mac
[0], base
+ NvRegMacAddrA
);
5690 writel(np
->orig_mac
[1], base
+ NvRegMacAddrB
);
5691 writel(readl(base
+ NvRegTransmitPoll
) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV
,
5692 base
+ NvRegTransmitPoll
);
5695 static void __devexit
nv_remove(struct pci_dev
*pci_dev
)
5697 struct net_device
*dev
= pci_get_drvdata(pci_dev
);
5699 unregister_netdev(dev
);
5701 nv_restore_mac_addr(pci_dev
);
5703 /* restore any phy related changes */
5704 nv_restore_phy(dev
);
5706 nv_mgmt_release_sema(dev
);
5708 /* free all structures */
5710 iounmap(get_hwbase(dev
));
5711 pci_release_regions(pci_dev
);
5712 pci_disable_device(pci_dev
);
5714 pci_set_drvdata(pci_dev
, NULL
);
5717 #ifdef CONFIG_PM_SLEEP
5718 static int nv_suspend(struct device
*device
)
5720 struct pci_dev
*pdev
= to_pci_dev(device
);
5721 struct net_device
*dev
= pci_get_drvdata(pdev
);
5722 struct fe_priv
*np
= netdev_priv(dev
);
5723 u8 __iomem
*base
= get_hwbase(dev
);
5726 if (netif_running(dev
)) {
5730 netif_device_detach(dev
);
5732 /* save non-pci configuration space */
5733 for (i
= 0; i
<= np
->register_size
/sizeof(u32
); i
++)
5734 np
->saved_config_space
[i
] = readl(base
+ i
*sizeof(u32
));
5739 static int nv_resume(struct device
*device
)
5741 struct pci_dev
*pdev
= to_pci_dev(device
);
5742 struct net_device
*dev
= pci_get_drvdata(pdev
);
5743 struct fe_priv
*np
= netdev_priv(dev
);
5744 u8 __iomem
*base
= get_hwbase(dev
);
5747 /* restore non-pci configuration space */
5748 for (i
= 0; i
<= np
->register_size
/sizeof(u32
); i
++)
5749 writel(np
->saved_config_space
[i
], base
+i
*sizeof(u32
));
5751 if (np
->driver_data
& DEV_NEED_MSI_FIX
)
5752 pci_write_config_dword(pdev
, NV_MSI_PRIV_OFFSET
, NV_MSI_PRIV_VALUE
);
5754 /* restore phy state, including autoneg */
5757 netif_device_attach(dev
);
5758 if (netif_running(dev
)) {
5760 nv_set_multicast(dev
);
5765 static SIMPLE_DEV_PM_OPS(nv_pm_ops
, nv_suspend
, nv_resume
);
5766 #define NV_PM_OPS (&nv_pm_ops)
5769 #define NV_PM_OPS NULL
5770 #endif /* CONFIG_PM_SLEEP */
5773 static void nv_shutdown(struct pci_dev
*pdev
)
5775 struct net_device
*dev
= pci_get_drvdata(pdev
);
5776 struct fe_priv
*np
= netdev_priv(dev
);
5778 if (netif_running(dev
))
5782 * Restore the MAC so a kernel started by kexec won't get confused.
5783 * If we really go for poweroff, we must not restore the MAC,
5784 * otherwise the MAC for WOL will be reversed at least on some boards.
5786 if (system_state
!= SYSTEM_POWER_OFF
)
5787 nv_restore_mac_addr(pdev
);
5789 pci_disable_device(pdev
);
5791 * Apparently it is not possible to reinitialise from D3 hot,
5792 * only put the device into D3 if we really go for poweroff.
5794 if (system_state
== SYSTEM_POWER_OFF
) {
5795 pci_wake_from_d3(pdev
, np
->wolenabled
);
5796 pci_set_power_state(pdev
, PCI_D3hot
);
5800 #define nv_shutdown NULL
5801 #endif /* CONFIG_PM */
5803 static DEFINE_PCI_DEVICE_TABLE(pci_tbl
) = {
5804 { /* nForce Ethernet Controller */
5805 PCI_DEVICE(0x10DE, 0x01C3),
5806 .driver_data
= DEV_NEED_TIMERIRQ
|DEV_NEED_LINKTIMER
,
5808 { /* nForce2 Ethernet Controller */
5809 PCI_DEVICE(0x10DE, 0x0066),
5810 .driver_data
= DEV_NEED_TIMERIRQ
|DEV_NEED_LINKTIMER
,
5812 { /* nForce3 Ethernet Controller */
5813 PCI_DEVICE(0x10DE, 0x00D6),
5814 .driver_data
= DEV_NEED_TIMERIRQ
|DEV_NEED_LINKTIMER
,
5816 { /* nForce3 Ethernet Controller */
5817 PCI_DEVICE(0x10DE, 0x0086),
5818 .driver_data
= DEV_NEED_TIMERIRQ
|DEV_NEED_LINKTIMER
|DEV_HAS_LARGEDESC
|DEV_HAS_CHECKSUM
,
5820 { /* nForce3 Ethernet Controller */
5821 PCI_DEVICE(0x10DE, 0x008C),
5822 .driver_data
= DEV_NEED_TIMERIRQ
|DEV_NEED_LINKTIMER
|DEV_HAS_LARGEDESC
|DEV_HAS_CHECKSUM
,
5824 { /* nForce3 Ethernet Controller */
5825 PCI_DEVICE(0x10DE, 0x00E6),
5826 .driver_data
= DEV_NEED_TIMERIRQ
|DEV_NEED_LINKTIMER
|DEV_HAS_LARGEDESC
|DEV_HAS_CHECKSUM
,
5828 { /* nForce3 Ethernet Controller */
5829 PCI_DEVICE(0x10DE, 0x00DF),
5830 .driver_data
= DEV_NEED_TIMERIRQ
|DEV_NEED_LINKTIMER
|DEV_HAS_LARGEDESC
|DEV_HAS_CHECKSUM
,
5832 { /* CK804 Ethernet Controller */
5833 PCI_DEVICE(0x10DE, 0x0056),
5834 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_LARGEDESC
|DEV_HAS_CHECKSUM
|DEV_HAS_HIGH_DMA
|DEV_HAS_STATISTICS_V1
|DEV_NEED_TX_LIMIT
,
5836 { /* CK804 Ethernet Controller */
5837 PCI_DEVICE(0x10DE, 0x0057),
5838 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_LARGEDESC
|DEV_HAS_CHECKSUM
|DEV_HAS_HIGH_DMA
|DEV_HAS_STATISTICS_V1
|DEV_NEED_TX_LIMIT
,
5840 { /* MCP04 Ethernet Controller */
5841 PCI_DEVICE(0x10DE, 0x0037),
5842 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_LARGEDESC
|DEV_HAS_CHECKSUM
|DEV_HAS_HIGH_DMA
|DEV_HAS_STATISTICS_V1
|DEV_NEED_TX_LIMIT
,
5844 { /* MCP04 Ethernet Controller */
5845 PCI_DEVICE(0x10DE, 0x0038),
5846 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_LARGEDESC
|DEV_HAS_CHECKSUM
|DEV_HAS_HIGH_DMA
|DEV_HAS_STATISTICS_V1
|DEV_NEED_TX_LIMIT
,
5848 { /* MCP51 Ethernet Controller */
5849 PCI_DEVICE(0x10DE, 0x0268),
5850 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_HIGH_DMA
|DEV_HAS_POWER_CNTRL
|DEV_HAS_STATISTICS_V1
|DEV_NEED_LOW_POWER_FIX
,
5852 { /* MCP51 Ethernet Controller */
5853 PCI_DEVICE(0x10DE, 0x0269),
5854 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_HIGH_DMA
|DEV_HAS_POWER_CNTRL
|DEV_HAS_STATISTICS_V1
|DEV_NEED_LOW_POWER_FIX
,
5856 { /* MCP55 Ethernet Controller */
5857 PCI_DEVICE(0x10DE, 0x0372),
5858 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_LARGEDESC
|DEV_HAS_CHECKSUM
|DEV_HAS_HIGH_DMA
|DEV_HAS_VLAN
|DEV_HAS_MSI
|DEV_HAS_MSI_X
|DEV_HAS_POWER_CNTRL
|DEV_HAS_PAUSEFRAME_TX_V1
|DEV_HAS_STATISTICS_V12
|DEV_HAS_TEST_EXTENDED
|DEV_HAS_MGMT_UNIT
|DEV_NEED_TX_LIMIT
|DEV_NEED_MSI_FIX
,
5860 { /* MCP55 Ethernet Controller */
5861 PCI_DEVICE(0x10DE, 0x0373),
5862 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_LARGEDESC
|DEV_HAS_CHECKSUM
|DEV_HAS_HIGH_DMA
|DEV_HAS_VLAN
|DEV_HAS_MSI
|DEV_HAS_MSI_X
|DEV_HAS_POWER_CNTRL
|DEV_HAS_PAUSEFRAME_TX_V1
|DEV_HAS_STATISTICS_V12
|DEV_HAS_TEST_EXTENDED
|DEV_HAS_MGMT_UNIT
|DEV_NEED_TX_LIMIT
|DEV_NEED_MSI_FIX
,
5864 { /* MCP61 Ethernet Controller */
5865 PCI_DEVICE(0x10DE, 0x03E5),
5866 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_HIGH_DMA
|DEV_HAS_POWER_CNTRL
|DEV_HAS_MSI
|DEV_HAS_PAUSEFRAME_TX_V1
|DEV_HAS_STATISTICS_V12
|DEV_HAS_TEST_EXTENDED
|DEV_HAS_MGMT_UNIT
|DEV_HAS_CORRECT_MACADDR
|DEV_NEED_MSI_FIX
,
5868 { /* MCP61 Ethernet Controller */
5869 PCI_DEVICE(0x10DE, 0x03E6),
5870 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_HIGH_DMA
|DEV_HAS_POWER_CNTRL
|DEV_HAS_MSI
|DEV_HAS_PAUSEFRAME_TX_V1
|DEV_HAS_STATISTICS_V12
|DEV_HAS_TEST_EXTENDED
|DEV_HAS_MGMT_UNIT
|DEV_HAS_CORRECT_MACADDR
|DEV_NEED_MSI_FIX
,
5872 { /* MCP61 Ethernet Controller */
5873 PCI_DEVICE(0x10DE, 0x03EE),
5874 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_HIGH_DMA
|DEV_HAS_POWER_CNTRL
|DEV_HAS_MSI
|DEV_HAS_PAUSEFRAME_TX_V1
|DEV_HAS_STATISTICS_V12
|DEV_HAS_TEST_EXTENDED
|DEV_HAS_MGMT_UNIT
|DEV_HAS_CORRECT_MACADDR
|DEV_NEED_MSI_FIX
,
5876 { /* MCP61 Ethernet Controller */
5877 PCI_DEVICE(0x10DE, 0x03EF),
5878 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_HIGH_DMA
|DEV_HAS_POWER_CNTRL
|DEV_HAS_MSI
|DEV_HAS_PAUSEFRAME_TX_V1
|DEV_HAS_STATISTICS_V12
|DEV_HAS_TEST_EXTENDED
|DEV_HAS_MGMT_UNIT
|DEV_HAS_CORRECT_MACADDR
|DEV_NEED_MSI_FIX
,
5880 { /* MCP65 Ethernet Controller */
5881 PCI_DEVICE(0x10DE, 0x0450),
5882 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_LARGEDESC
|DEV_HAS_HIGH_DMA
|DEV_HAS_POWER_CNTRL
|DEV_HAS_MSI
|DEV_HAS_PAUSEFRAME_TX_V1
|DEV_HAS_STATISTICS_V12
|DEV_HAS_TEST_EXTENDED
|DEV_HAS_MGMT_UNIT
|DEV_HAS_CORRECT_MACADDR
|DEV_NEED_TX_LIMIT
|DEV_HAS_GEAR_MODE
|DEV_NEED_MSI_FIX
,
5884 { /* MCP65 Ethernet Controller */
5885 PCI_DEVICE(0x10DE, 0x0451),
5886 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_LARGEDESC
|DEV_HAS_HIGH_DMA
|DEV_HAS_POWER_CNTRL
|DEV_HAS_MSI
|DEV_HAS_PAUSEFRAME_TX_V1
|DEV_HAS_STATISTICS_V12
|DEV_HAS_TEST_EXTENDED
|DEV_HAS_MGMT_UNIT
|DEV_HAS_CORRECT_MACADDR
|DEV_NEED_TX_LIMIT
|DEV_HAS_GEAR_MODE
|DEV_NEED_MSI_FIX
,
5888 { /* MCP65 Ethernet Controller */
5889 PCI_DEVICE(0x10DE, 0x0452),
5890 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_LARGEDESC
|DEV_HAS_HIGH_DMA
|DEV_HAS_POWER_CNTRL
|DEV_HAS_MSI
|DEV_HAS_PAUSEFRAME_TX_V1
|DEV_HAS_STATISTICS_V12
|DEV_HAS_TEST_EXTENDED
|DEV_HAS_MGMT_UNIT
|DEV_HAS_CORRECT_MACADDR
|DEV_NEED_TX_LIMIT
|DEV_HAS_GEAR_MODE
|DEV_NEED_MSI_FIX
,
5892 { /* MCP65 Ethernet Controller */
5893 PCI_DEVICE(0x10DE, 0x0453),
5894 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_LARGEDESC
|DEV_HAS_HIGH_DMA
|DEV_HAS_POWER_CNTRL
|DEV_HAS_MSI
|DEV_HAS_PAUSEFRAME_TX_V1
|DEV_HAS_STATISTICS_V12
|DEV_HAS_TEST_EXTENDED
|DEV_HAS_MGMT_UNIT
|DEV_HAS_CORRECT_MACADDR
|DEV_NEED_TX_LIMIT
|DEV_HAS_GEAR_MODE
|DEV_NEED_MSI_FIX
,
5896 { /* MCP67 Ethernet Controller */
5897 PCI_DEVICE(0x10DE, 0x054C),
5898 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_HIGH_DMA
|DEV_HAS_POWER_CNTRL
|DEV_HAS_MSI
|DEV_HAS_PAUSEFRAME_TX_V1
|DEV_HAS_STATISTICS_V12
|DEV_HAS_TEST_EXTENDED
|DEV_HAS_MGMT_UNIT
|DEV_HAS_CORRECT_MACADDR
|DEV_HAS_GEAR_MODE
|DEV_NEED_MSI_FIX
,
5900 { /* MCP67 Ethernet Controller */
5901 PCI_DEVICE(0x10DE, 0x054D),
5902 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_HIGH_DMA
|DEV_HAS_POWER_CNTRL
|DEV_HAS_MSI
|DEV_HAS_PAUSEFRAME_TX_V1
|DEV_HAS_STATISTICS_V12
|DEV_HAS_TEST_EXTENDED
|DEV_HAS_MGMT_UNIT
|DEV_HAS_CORRECT_MACADDR
|DEV_HAS_GEAR_MODE
|DEV_NEED_MSI_FIX
,
5904 { /* MCP67 Ethernet Controller */
5905 PCI_DEVICE(0x10DE, 0x054E),
5906 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_HIGH_DMA
|DEV_HAS_POWER_CNTRL
|DEV_HAS_MSI
|DEV_HAS_PAUSEFRAME_TX_V1
|DEV_HAS_STATISTICS_V12
|DEV_HAS_TEST_EXTENDED
|DEV_HAS_MGMT_UNIT
|DEV_HAS_CORRECT_MACADDR
|DEV_HAS_GEAR_MODE
|DEV_NEED_MSI_FIX
,
5908 { /* MCP67 Ethernet Controller */
5909 PCI_DEVICE(0x10DE, 0x054F),
5910 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_HIGH_DMA
|DEV_HAS_POWER_CNTRL
|DEV_HAS_MSI
|DEV_HAS_PAUSEFRAME_TX_V1
|DEV_HAS_STATISTICS_V12
|DEV_HAS_TEST_EXTENDED
|DEV_HAS_MGMT_UNIT
|DEV_HAS_CORRECT_MACADDR
|DEV_HAS_GEAR_MODE
|DEV_NEED_MSI_FIX
,
5912 { /* MCP73 Ethernet Controller */
5913 PCI_DEVICE(0x10DE, 0x07DC),
5914 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_HIGH_DMA
|DEV_HAS_POWER_CNTRL
|DEV_HAS_MSI
|DEV_HAS_PAUSEFRAME_TX_V1
|DEV_HAS_STATISTICS_V12
|DEV_HAS_TEST_EXTENDED
|DEV_HAS_MGMT_UNIT
|DEV_HAS_CORRECT_MACADDR
|DEV_HAS_COLLISION_FIX
|DEV_HAS_GEAR_MODE
|DEV_NEED_MSI_FIX
,
5916 { /* MCP73 Ethernet Controller */
5917 PCI_DEVICE(0x10DE, 0x07DD),
5918 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_HIGH_DMA
|DEV_HAS_POWER_CNTRL
|DEV_HAS_MSI
|DEV_HAS_PAUSEFRAME_TX_V1
|DEV_HAS_STATISTICS_V12
|DEV_HAS_TEST_EXTENDED
|DEV_HAS_MGMT_UNIT
|DEV_HAS_CORRECT_MACADDR
|DEV_HAS_COLLISION_FIX
|DEV_HAS_GEAR_MODE
|DEV_NEED_MSI_FIX
,
5920 { /* MCP73 Ethernet Controller */
5921 PCI_DEVICE(0x10DE, 0x07DE),
5922 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_HIGH_DMA
|DEV_HAS_POWER_CNTRL
|DEV_HAS_MSI
|DEV_HAS_PAUSEFRAME_TX_V1
|DEV_HAS_STATISTICS_V12
|DEV_HAS_TEST_EXTENDED
|DEV_HAS_MGMT_UNIT
|DEV_HAS_CORRECT_MACADDR
|DEV_HAS_COLLISION_FIX
|DEV_HAS_GEAR_MODE
|DEV_NEED_MSI_FIX
,
5924 { /* MCP73 Ethernet Controller */
5925 PCI_DEVICE(0x10DE, 0x07DF),
5926 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_HIGH_DMA
|DEV_HAS_POWER_CNTRL
|DEV_HAS_MSI
|DEV_HAS_PAUSEFRAME_TX_V1
|DEV_HAS_STATISTICS_V12
|DEV_HAS_TEST_EXTENDED
|DEV_HAS_MGMT_UNIT
|DEV_HAS_CORRECT_MACADDR
|DEV_HAS_COLLISION_FIX
|DEV_HAS_GEAR_MODE
|DEV_NEED_MSI_FIX
,
5928 { /* MCP77 Ethernet Controller */
5929 PCI_DEVICE(0x10DE, 0x0760),
5930 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_CHECKSUM
|DEV_HAS_HIGH_DMA
|DEV_HAS_MSI
|DEV_HAS_POWER_CNTRL
|DEV_HAS_PAUSEFRAME_TX_V2
|DEV_HAS_STATISTICS_V123
|DEV_HAS_TEST_EXTENDED
|DEV_HAS_MGMT_UNIT
|DEV_HAS_CORRECT_MACADDR
|DEV_HAS_COLLISION_FIX
|DEV_NEED_TX_LIMIT2
|DEV_HAS_GEAR_MODE
|DEV_NEED_PHY_INIT_FIX
|DEV_NEED_MSI_FIX
,
5932 { /* MCP77 Ethernet Controller */
5933 PCI_DEVICE(0x10DE, 0x0761),
5934 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_CHECKSUM
|DEV_HAS_HIGH_DMA
|DEV_HAS_MSI
|DEV_HAS_POWER_CNTRL
|DEV_HAS_PAUSEFRAME_TX_V2
|DEV_HAS_STATISTICS_V123
|DEV_HAS_TEST_EXTENDED
|DEV_HAS_MGMT_UNIT
|DEV_HAS_CORRECT_MACADDR
|DEV_HAS_COLLISION_FIX
|DEV_NEED_TX_LIMIT2
|DEV_HAS_GEAR_MODE
|DEV_NEED_PHY_INIT_FIX
|DEV_NEED_MSI_FIX
,
5936 { /* MCP77 Ethernet Controller */
5937 PCI_DEVICE(0x10DE, 0x0762),
5938 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_CHECKSUM
|DEV_HAS_HIGH_DMA
|DEV_HAS_MSI
|DEV_HAS_POWER_CNTRL
|DEV_HAS_PAUSEFRAME_TX_V2
|DEV_HAS_STATISTICS_V123
|DEV_HAS_TEST_EXTENDED
|DEV_HAS_MGMT_UNIT
|DEV_HAS_CORRECT_MACADDR
|DEV_HAS_COLLISION_FIX
|DEV_NEED_TX_LIMIT2
|DEV_HAS_GEAR_MODE
|DEV_NEED_PHY_INIT_FIX
|DEV_NEED_MSI_FIX
,
5940 { /* MCP77 Ethernet Controller */
5941 PCI_DEVICE(0x10DE, 0x0763),
5942 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_CHECKSUM
|DEV_HAS_HIGH_DMA
|DEV_HAS_MSI
|DEV_HAS_POWER_CNTRL
|DEV_HAS_PAUSEFRAME_TX_V2
|DEV_HAS_STATISTICS_V123
|DEV_HAS_TEST_EXTENDED
|DEV_HAS_MGMT_UNIT
|DEV_HAS_CORRECT_MACADDR
|DEV_HAS_COLLISION_FIX
|DEV_NEED_TX_LIMIT2
|DEV_HAS_GEAR_MODE
|DEV_NEED_PHY_INIT_FIX
|DEV_NEED_MSI_FIX
,
5944 { /* MCP79 Ethernet Controller */
5945 PCI_DEVICE(0x10DE, 0x0AB0),
5946 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_LARGEDESC
|DEV_HAS_CHECKSUM
|DEV_HAS_HIGH_DMA
|DEV_HAS_MSI
|DEV_HAS_POWER_CNTRL
|DEV_HAS_PAUSEFRAME_TX_V3
|DEV_HAS_STATISTICS_V123
|DEV_HAS_TEST_EXTENDED
|DEV_HAS_CORRECT_MACADDR
|DEV_HAS_COLLISION_FIX
|DEV_NEED_TX_LIMIT2
|DEV_HAS_GEAR_MODE
|DEV_NEED_PHY_INIT_FIX
|DEV_NEED_MSI_FIX
,
5948 { /* MCP79 Ethernet Controller */
5949 PCI_DEVICE(0x10DE, 0x0AB1),
5950 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_LARGEDESC
|DEV_HAS_CHECKSUM
|DEV_HAS_HIGH_DMA
|DEV_HAS_MSI
|DEV_HAS_POWER_CNTRL
|DEV_HAS_PAUSEFRAME_TX_V3
|DEV_HAS_STATISTICS_V123
|DEV_HAS_TEST_EXTENDED
|DEV_HAS_CORRECT_MACADDR
|DEV_HAS_COLLISION_FIX
|DEV_NEED_TX_LIMIT2
|DEV_HAS_GEAR_MODE
|DEV_NEED_PHY_INIT_FIX
|DEV_NEED_MSI_FIX
,
5952 { /* MCP79 Ethernet Controller */
5953 PCI_DEVICE(0x10DE, 0x0AB2),
5954 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_LARGEDESC
|DEV_HAS_CHECKSUM
|DEV_HAS_HIGH_DMA
|DEV_HAS_MSI
|DEV_HAS_POWER_CNTRL
|DEV_HAS_PAUSEFRAME_TX_V3
|DEV_HAS_STATISTICS_V123
|DEV_HAS_TEST_EXTENDED
|DEV_HAS_CORRECT_MACADDR
|DEV_HAS_COLLISION_FIX
|DEV_NEED_TX_LIMIT2
|DEV_HAS_GEAR_MODE
|DEV_NEED_PHY_INIT_FIX
|DEV_NEED_MSI_FIX
,
5956 { /* MCP79 Ethernet Controller */
5957 PCI_DEVICE(0x10DE, 0x0AB3),
5958 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_LARGEDESC
|DEV_HAS_CHECKSUM
|DEV_HAS_HIGH_DMA
|DEV_HAS_MSI
|DEV_HAS_POWER_CNTRL
|DEV_HAS_PAUSEFRAME_TX_V3
|DEV_HAS_STATISTICS_V123
|DEV_HAS_TEST_EXTENDED
|DEV_HAS_CORRECT_MACADDR
|DEV_HAS_COLLISION_FIX
|DEV_NEED_TX_LIMIT2
|DEV_HAS_GEAR_MODE
|DEV_NEED_PHY_INIT_FIX
|DEV_NEED_MSI_FIX
,
5960 { /* MCP89 Ethernet Controller */
5961 PCI_DEVICE(0x10DE, 0x0D7D),
5962 .driver_data
= DEV_NEED_LINKTIMER
|DEV_HAS_LARGEDESC
|DEV_HAS_CHECKSUM
|DEV_HAS_HIGH_DMA
|DEV_HAS_MSI
|DEV_HAS_POWER_CNTRL
|DEV_HAS_PAUSEFRAME_TX_V3
|DEV_HAS_STATISTICS_V123
|DEV_HAS_TEST_EXTENDED
|DEV_HAS_CORRECT_MACADDR
|DEV_HAS_COLLISION_FIX
|DEV_HAS_GEAR_MODE
|DEV_NEED_PHY_INIT_FIX
,
5967 static struct pci_driver driver
= {
5969 .id_table
= pci_tbl
,
5971 .remove
= __devexit_p(nv_remove
),
5972 .shutdown
= nv_shutdown
,
5973 .driver
.pm
= NV_PM_OPS
,
5976 static int __init
init_nic(void)
5978 return pci_register_driver(&driver
);
5981 static void __exit
exit_nic(void)
5983 pci_unregister_driver(&driver
);
5986 module_param(max_interrupt_work
, int, 0);
5987 MODULE_PARM_DESC(max_interrupt_work
, "forcedeth maximum events handled per interrupt");
5988 module_param(optimization_mode
, int, 0);
5989 MODULE_PARM_DESC(optimization_mode
, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer. In dynamic mode (2), the mode toggles between throughput and CPU mode based on network load.");
5990 module_param(poll_interval
, int, 0);
5991 MODULE_PARM_DESC(poll_interval
, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
5992 module_param(msi
, int, 0);
5993 MODULE_PARM_DESC(msi
, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
5994 module_param(msix
, int, 0);
5995 MODULE_PARM_DESC(msix
, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
5996 module_param(dma_64bit
, int, 0);
5997 MODULE_PARM_DESC(dma_64bit
, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
5998 module_param(phy_cross
, int, 0);
5999 MODULE_PARM_DESC(phy_cross
, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
6000 module_param(phy_power_down
, int, 0);
6001 MODULE_PARM_DESC(phy_power_down
, "Power down phy and disable link when interface is down (1), or leave phy powered up (0).");
6003 MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
6004 MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
6005 MODULE_LICENSE("GPL");
6007 MODULE_DEVICE_TABLE(pci
, pci_tbl
);
6009 module_init(init_nic
);
6010 module_exit(exit_nic
);