1 /* pci_sun4v.c: SUN4V specific PCI controller support.
3 * Copyright (C) 2006, 2007, 2008 David S. Miller (davem@davemloft.net)
6 #include <linux/kernel.h>
7 #include <linux/types.h>
9 #include <linux/init.h>
10 #include <linux/slab.h>
11 #include <linux/interrupt.h>
12 #include <linux/percpu.h>
13 #include <linux/irq.h>
14 #include <linux/msi.h>
15 #include <linux/export.h>
16 #include <linux/log2.h>
17 #include <linux/of_device.h>
18 #include <linux/iommu-common.h>
20 #include <asm/iommu.h>
22 #include <asm/hypervisor.h>
26 #include "iommu_common.h"
28 #include "pci_sun4v.h"
30 #define DRIVER_NAME "pci_sun4v"
31 #define PFX DRIVER_NAME ": "
33 static unsigned long vpci_major
= 1;
34 static unsigned long vpci_minor
= 1;
36 #define PGLIST_NENTS (PAGE_SIZE / sizeof(u64))
39 struct device
*dev
; /* Device mapping is for. */
40 unsigned long prot
; /* IOMMU page protections */
41 unsigned long entry
; /* Index into IOTSB. */
42 u64
*pglist
; /* List of physical pages */
43 unsigned long npages
; /* Number of pages in list. */
46 static DEFINE_PER_CPU(struct iommu_batch
, iommu_batch
);
47 static int iommu_batch_initialized
;
49 /* Interrupts must be disabled. */
50 static inline void iommu_batch_start(struct device
*dev
, unsigned long prot
, unsigned long entry
)
52 struct iommu_batch
*p
= this_cpu_ptr(&iommu_batch
);
60 /* Interrupts must be disabled. */
61 static long iommu_batch_flush(struct iommu_batch
*p
)
63 struct pci_pbm_info
*pbm
= p
->dev
->archdata
.host_controller
;
64 unsigned long devhandle
= pbm
->devhandle
;
65 unsigned long prot
= p
->prot
;
66 unsigned long entry
= p
->entry
;
67 u64
*pglist
= p
->pglist
;
68 unsigned long npages
= p
->npages
;
73 num
= pci_sun4v_iommu_map(devhandle
, HV_PCI_TSBID(0, entry
),
74 npages
, prot
, __pa(pglist
));
75 if (unlikely(num
< 0)) {
76 if (printk_ratelimit())
77 printk("iommu_batch_flush: IOMMU map of "
78 "[%08lx:%08llx:%lx:%lx:%lx] failed with "
80 devhandle
, HV_PCI_TSBID(0, entry
),
81 npages
, prot
, __pa(pglist
), num
);
96 static inline void iommu_batch_new_entry(unsigned long entry
)
98 struct iommu_batch
*p
= this_cpu_ptr(&iommu_batch
);
100 if (p
->entry
+ p
->npages
== entry
)
102 if (p
->entry
!= ~0UL)
103 iommu_batch_flush(p
);
107 /* Interrupts must be disabled. */
108 static inline long iommu_batch_add(u64 phys_page
)
110 struct iommu_batch
*p
= this_cpu_ptr(&iommu_batch
);
112 BUG_ON(p
->npages
>= PGLIST_NENTS
);
114 p
->pglist
[p
->npages
++] = phys_page
;
115 if (p
->npages
== PGLIST_NENTS
)
116 return iommu_batch_flush(p
);
121 /* Interrupts must be disabled. */
122 static inline long iommu_batch_end(void)
124 struct iommu_batch
*p
= this_cpu_ptr(&iommu_batch
);
126 BUG_ON(p
->npages
>= PGLIST_NENTS
);
128 return iommu_batch_flush(p
);
131 static void *dma_4v_alloc_coherent(struct device
*dev
, size_t size
,
132 dma_addr_t
*dma_addrp
, gfp_t gfp
,
133 struct dma_attrs
*attrs
)
135 unsigned long flags
, order
, first_page
, npages
, n
;
142 size
= IO_PAGE_ALIGN(size
);
143 order
= get_order(size
);
144 if (unlikely(order
>= MAX_ORDER
))
147 npages
= size
>> IO_PAGE_SHIFT
;
149 nid
= dev
->archdata
.numa_node
;
150 page
= alloc_pages_node(nid
, gfp
, order
);
154 first_page
= (unsigned long) page_address(page
);
155 memset((char *)first_page
, 0, PAGE_SIZE
<< order
);
157 iommu
= dev
->archdata
.iommu
;
159 entry
= iommu_tbl_range_alloc(dev
, &iommu
->tbl
, npages
, NULL
,
160 (unsigned long)(-1), 0);
162 if (unlikely(entry
== IOMMU_ERROR_CODE
))
163 goto range_alloc_fail
;
165 *dma_addrp
= (iommu
->tbl
.table_map_base
+ (entry
<< IO_PAGE_SHIFT
));
166 ret
= (void *) first_page
;
167 first_page
= __pa(first_page
);
169 local_irq_save(flags
);
171 iommu_batch_start(dev
,
172 (HV_PCI_MAP_ATTR_READ
|
173 HV_PCI_MAP_ATTR_WRITE
),
176 for (n
= 0; n
< npages
; n
++) {
177 long err
= iommu_batch_add(first_page
+ (n
* PAGE_SIZE
));
178 if (unlikely(err
< 0L))
182 if (unlikely(iommu_batch_end() < 0L))
185 local_irq_restore(flags
);
190 iommu_tbl_range_free(&iommu
->tbl
, *dma_addrp
, npages
, IOMMU_ERROR_CODE
);
193 free_pages(first_page
, order
);
197 static void dma_4v_iommu_demap(void *demap_arg
, unsigned long entry
,
198 unsigned long npages
)
200 u32 devhandle
= *(u32
*)demap_arg
;
201 unsigned long num
, flags
;
203 local_irq_save(flags
);
205 num
= pci_sun4v_iommu_demap(devhandle
,
206 HV_PCI_TSBID(0, entry
),
211 } while (npages
!= 0);
212 local_irq_restore(flags
);
215 static void dma_4v_free_coherent(struct device
*dev
, size_t size
, void *cpu
,
216 dma_addr_t dvma
, struct dma_attrs
*attrs
)
218 struct pci_pbm_info
*pbm
;
220 unsigned long order
, npages
, entry
;
223 npages
= IO_PAGE_ALIGN(size
) >> IO_PAGE_SHIFT
;
224 iommu
= dev
->archdata
.iommu
;
225 pbm
= dev
->archdata
.host_controller
;
226 devhandle
= pbm
->devhandle
;
227 entry
= ((dvma
- iommu
->tbl
.table_map_base
) >> IO_PAGE_SHIFT
);
228 dma_4v_iommu_demap(&devhandle
, entry
, npages
);
229 iommu_tbl_range_free(&iommu
->tbl
, dvma
, npages
, IOMMU_ERROR_CODE
);
230 order
= get_order(size
);
232 free_pages((unsigned long)cpu
, order
);
235 static dma_addr_t
dma_4v_map_page(struct device
*dev
, struct page
*page
,
236 unsigned long offset
, size_t sz
,
237 enum dma_data_direction direction
,
238 struct dma_attrs
*attrs
)
241 unsigned long flags
, npages
, oaddr
;
242 unsigned long i
, base_paddr
;
247 iommu
= dev
->archdata
.iommu
;
249 if (unlikely(direction
== DMA_NONE
))
252 oaddr
= (unsigned long)(page_address(page
) + offset
);
253 npages
= IO_PAGE_ALIGN(oaddr
+ sz
) - (oaddr
& IO_PAGE_MASK
);
254 npages
>>= IO_PAGE_SHIFT
;
256 entry
= iommu_tbl_range_alloc(dev
, &iommu
->tbl
, npages
, NULL
,
257 (unsigned long)(-1), 0);
259 if (unlikely(entry
== IOMMU_ERROR_CODE
))
262 bus_addr
= (iommu
->tbl
.table_map_base
+ (entry
<< IO_PAGE_SHIFT
));
263 ret
= bus_addr
| (oaddr
& ~IO_PAGE_MASK
);
264 base_paddr
= __pa(oaddr
& IO_PAGE_MASK
);
265 prot
= HV_PCI_MAP_ATTR_READ
;
266 if (direction
!= DMA_TO_DEVICE
)
267 prot
|= HV_PCI_MAP_ATTR_WRITE
;
269 local_irq_save(flags
);
271 iommu_batch_start(dev
, prot
, entry
);
273 for (i
= 0; i
< npages
; i
++, base_paddr
+= IO_PAGE_SIZE
) {
274 long err
= iommu_batch_add(base_paddr
);
275 if (unlikely(err
< 0L))
278 if (unlikely(iommu_batch_end() < 0L))
281 local_irq_restore(flags
);
286 if (printk_ratelimit())
288 return DMA_ERROR_CODE
;
291 iommu_tbl_range_free(&iommu
->tbl
, bus_addr
, npages
, IOMMU_ERROR_CODE
);
292 return DMA_ERROR_CODE
;
295 static void dma_4v_unmap_page(struct device
*dev
, dma_addr_t bus_addr
,
296 size_t sz
, enum dma_data_direction direction
,
297 struct dma_attrs
*attrs
)
299 struct pci_pbm_info
*pbm
;
301 unsigned long npages
;
305 if (unlikely(direction
== DMA_NONE
)) {
306 if (printk_ratelimit())
311 iommu
= dev
->archdata
.iommu
;
312 pbm
= dev
->archdata
.host_controller
;
313 devhandle
= pbm
->devhandle
;
315 npages
= IO_PAGE_ALIGN(bus_addr
+ sz
) - (bus_addr
& IO_PAGE_MASK
);
316 npages
>>= IO_PAGE_SHIFT
;
317 bus_addr
&= IO_PAGE_MASK
;
318 entry
= (bus_addr
- iommu
->tbl
.table_map_base
) >> IO_PAGE_SHIFT
;
319 dma_4v_iommu_demap(&devhandle
, entry
, npages
);
320 iommu_tbl_range_free(&iommu
->tbl
, bus_addr
, npages
, IOMMU_ERROR_CODE
);
323 static int dma_4v_map_sg(struct device
*dev
, struct scatterlist
*sglist
,
324 int nelems
, enum dma_data_direction direction
,
325 struct dma_attrs
*attrs
)
327 struct scatterlist
*s
, *outs
, *segstart
;
328 unsigned long flags
, handle
, prot
;
329 dma_addr_t dma_next
= 0, dma_addr
;
330 unsigned int max_seg_size
;
331 unsigned long seg_boundary_size
;
332 int outcount
, incount
, i
;
334 unsigned long base_shift
;
337 BUG_ON(direction
== DMA_NONE
);
339 iommu
= dev
->archdata
.iommu
;
340 if (nelems
== 0 || !iommu
)
343 prot
= HV_PCI_MAP_ATTR_READ
;
344 if (direction
!= DMA_TO_DEVICE
)
345 prot
|= HV_PCI_MAP_ATTR_WRITE
;
347 outs
= s
= segstart
= &sglist
[0];
352 /* Init first segment length for backout at failure */
353 outs
->dma_length
= 0;
355 local_irq_save(flags
);
357 iommu_batch_start(dev
, prot
, ~0UL);
359 max_seg_size
= dma_get_max_seg_size(dev
);
360 seg_boundary_size
= ALIGN(dma_get_seg_boundary(dev
) + 1,
361 IO_PAGE_SIZE
) >> IO_PAGE_SHIFT
;
362 base_shift
= iommu
->tbl
.table_map_base
>> IO_PAGE_SHIFT
;
363 for_each_sg(sglist
, s
, nelems
, i
) {
364 unsigned long paddr
, npages
, entry
, out_entry
= 0, slen
;
372 /* Allocate iommu entries for that segment */
373 paddr
= (unsigned long) SG_ENT_PHYS_ADDRESS(s
);
374 npages
= iommu_num_pages(paddr
, slen
, IO_PAGE_SIZE
);
375 entry
= iommu_tbl_range_alloc(dev
, &iommu
->tbl
, npages
,
376 &handle
, (unsigned long)(-1), 0);
379 if (unlikely(entry
== IOMMU_ERROR_CODE
)) {
380 if (printk_ratelimit())
381 printk(KERN_INFO
"iommu_alloc failed, iommu %p paddr %lx"
382 " npages %lx\n", iommu
, paddr
, npages
);
383 goto iommu_map_failed
;
386 iommu_batch_new_entry(entry
);
388 /* Convert entry to a dma_addr_t */
389 dma_addr
= iommu
->tbl
.table_map_base
+ (entry
<< IO_PAGE_SHIFT
);
390 dma_addr
|= (s
->offset
& ~IO_PAGE_MASK
);
392 /* Insert into HW table */
393 paddr
&= IO_PAGE_MASK
;
395 err
= iommu_batch_add(paddr
);
396 if (unlikely(err
< 0L))
397 goto iommu_map_failed
;
398 paddr
+= IO_PAGE_SIZE
;
401 /* If we are in an open segment, try merging */
403 /* We cannot merge if:
404 * - allocated dma_addr isn't contiguous to previous allocation
406 if ((dma_addr
!= dma_next
) ||
407 (outs
->dma_length
+ s
->length
> max_seg_size
) ||
408 (is_span_boundary(out_entry
, base_shift
,
409 seg_boundary_size
, outs
, s
))) {
410 /* Can't merge: create a new segment */
413 outs
= sg_next(outs
);
415 outs
->dma_length
+= s
->length
;
420 /* This is a new segment, fill entries */
421 outs
->dma_address
= dma_addr
;
422 outs
->dma_length
= slen
;
426 /* Calculate next page pointer for contiguous check */
427 dma_next
= dma_addr
+ slen
;
430 err
= iommu_batch_end();
432 if (unlikely(err
< 0L))
433 goto iommu_map_failed
;
435 local_irq_restore(flags
);
437 if (outcount
< incount
) {
438 outs
= sg_next(outs
);
439 outs
->dma_address
= DMA_ERROR_CODE
;
440 outs
->dma_length
= 0;
446 for_each_sg(sglist
, s
, nelems
, i
) {
447 if (s
->dma_length
!= 0) {
448 unsigned long vaddr
, npages
;
450 vaddr
= s
->dma_address
& IO_PAGE_MASK
;
451 npages
= iommu_num_pages(s
->dma_address
, s
->dma_length
,
453 iommu_tbl_range_free(&iommu
->tbl
, vaddr
, npages
,
456 s
->dma_address
= DMA_ERROR_CODE
;
462 local_irq_restore(flags
);
467 static void dma_4v_unmap_sg(struct device
*dev
, struct scatterlist
*sglist
,
468 int nelems
, enum dma_data_direction direction
,
469 struct dma_attrs
*attrs
)
471 struct pci_pbm_info
*pbm
;
472 struct scatterlist
*sg
;
474 unsigned long flags
, entry
;
477 BUG_ON(direction
== DMA_NONE
);
479 iommu
= dev
->archdata
.iommu
;
480 pbm
= dev
->archdata
.host_controller
;
481 devhandle
= pbm
->devhandle
;
483 local_irq_save(flags
);
487 dma_addr_t dma_handle
= sg
->dma_address
;
488 unsigned int len
= sg
->dma_length
;
489 unsigned long npages
;
490 struct iommu_map_table
*tbl
= &iommu
->tbl
;
491 unsigned long shift
= IO_PAGE_SHIFT
;
495 npages
= iommu_num_pages(dma_handle
, len
, IO_PAGE_SIZE
);
496 entry
= ((dma_handle
- tbl
->table_map_base
) >> shift
);
497 dma_4v_iommu_demap(&devhandle
, entry
, npages
);
498 iommu_tbl_range_free(&iommu
->tbl
, dma_handle
, npages
,
503 local_irq_restore(flags
);
506 static struct dma_map_ops sun4v_dma_ops
= {
507 .alloc
= dma_4v_alloc_coherent
,
508 .free
= dma_4v_free_coherent
,
509 .map_page
= dma_4v_map_page
,
510 .unmap_page
= dma_4v_unmap_page
,
511 .map_sg
= dma_4v_map_sg
,
512 .unmap_sg
= dma_4v_unmap_sg
,
515 static void pci_sun4v_scan_bus(struct pci_pbm_info
*pbm
, struct device
*parent
)
517 struct property
*prop
;
518 struct device_node
*dp
;
520 dp
= pbm
->op
->dev
.of_node
;
521 prop
= of_find_property(dp
, "66mhz-capable", NULL
);
522 pbm
->is_66mhz_capable
= (prop
!= NULL
);
523 pbm
->pci_bus
= pci_scan_one_pbm(pbm
, parent
);
525 /* XXX register error interrupt handlers XXX */
528 static unsigned long probe_existing_entries(struct pci_pbm_info
*pbm
,
529 struct iommu_map_table
*iommu
)
531 struct iommu_pool
*pool
;
532 unsigned long i
, pool_nr
, cnt
= 0;
535 devhandle
= pbm
->devhandle
;
536 for (pool_nr
= 0; pool_nr
< iommu
->nr_pools
; pool_nr
++) {
537 pool
= &(iommu
->pools
[pool_nr
]);
538 for (i
= pool
->start
; i
<= pool
->end
; i
++) {
539 unsigned long ret
, io_attrs
, ra
;
541 ret
= pci_sun4v_iommu_getmap(devhandle
,
545 if (page_in_phys_avail(ra
)) {
546 pci_sun4v_iommu_demap(devhandle
,
551 __set_bit(i
, iommu
->map
);
559 static int pci_sun4v_iommu_init(struct pci_pbm_info
*pbm
)
561 static const u32 vdma_default
[] = { 0x80000000, 0x80000000 };
562 struct iommu
*iommu
= pbm
->iommu
;
563 unsigned long num_tsb_entries
, sz
;
564 u32 dma_mask
, dma_offset
;
567 vdma
= of_get_property(pbm
->op
->dev
.of_node
, "virtual-dma", NULL
);
571 if ((vdma
[0] | vdma
[1]) & ~IO_PAGE_MASK
) {
572 printk(KERN_ERR PFX
"Strange virtual-dma[%08x:%08x].\n",
577 dma_mask
= (roundup_pow_of_two(vdma
[1]) - 1UL);
578 num_tsb_entries
= vdma
[1] / IO_PAGE_SIZE
;
580 dma_offset
= vdma
[0];
582 /* Setup initial software IOMMU state. */
583 spin_lock_init(&iommu
->lock
);
584 iommu
->ctx_lowest_free
= 1;
585 iommu
->tbl
.table_map_base
= dma_offset
;
586 iommu
->dma_addr_mask
= dma_mask
;
588 /* Allocate and initialize the free area map. */
589 sz
= (num_tsb_entries
+ 7) / 8;
590 sz
= (sz
+ 7UL) & ~7UL;
591 iommu
->tbl
.map
= kzalloc(sz
, GFP_KERNEL
);
592 if (!iommu
->tbl
.map
) {
593 printk(KERN_ERR PFX
"Error, kmalloc(arena.map) failed.\n");
596 iommu_tbl_pool_init(&iommu
->tbl
, num_tsb_entries
, IO_PAGE_SHIFT
,
597 NULL
, false /* no large_pool */,
598 0 /* default npools */,
599 false /* want span boundary checking */);
600 sz
= probe_existing_entries(pbm
, &iommu
->tbl
);
602 printk("%s: Imported %lu TSB entries from OBP\n",
608 #ifdef CONFIG_PCI_MSI
609 struct pci_sun4v_msiq_entry
{
611 #define MSIQ_VERSION_MASK 0xffffffff00000000UL
612 #define MSIQ_VERSION_SHIFT 32
613 #define MSIQ_TYPE_MASK 0x00000000000000ffUL
614 #define MSIQ_TYPE_SHIFT 0
615 #define MSIQ_TYPE_NONE 0x00
616 #define MSIQ_TYPE_MSG 0x01
617 #define MSIQ_TYPE_MSI32 0x02
618 #define MSIQ_TYPE_MSI64 0x03
619 #define MSIQ_TYPE_INTX 0x08
620 #define MSIQ_TYPE_NONE2 0xff
625 u64 req_id
; /* bus/device/func */
626 #define MSIQ_REQID_BUS_MASK 0xff00UL
627 #define MSIQ_REQID_BUS_SHIFT 8
628 #define MSIQ_REQID_DEVICE_MASK 0x00f8UL
629 #define MSIQ_REQID_DEVICE_SHIFT 3
630 #define MSIQ_REQID_FUNC_MASK 0x0007UL
631 #define MSIQ_REQID_FUNC_SHIFT 0
635 /* The format of this value is message type dependent.
636 * For MSI bits 15:0 are the data from the MSI packet.
637 * For MSI-X bits 31:0 are the data from the MSI packet.
638 * For MSG, the message code and message routing code where:
639 * bits 39:32 is the bus/device/fn of the msg target-id
640 * bits 18:16 is the message routing code
641 * bits 7:0 is the message code
642 * For INTx the low order 2-bits are:
653 static int pci_sun4v_get_head(struct pci_pbm_info
*pbm
, unsigned long msiqid
,
656 unsigned long err
, limit
;
658 err
= pci_sun4v_msiq_gethead(pbm
->devhandle
, msiqid
, head
);
662 limit
= pbm
->msiq_ent_count
* sizeof(struct pci_sun4v_msiq_entry
);
663 if (unlikely(*head
>= limit
))
669 static int pci_sun4v_dequeue_msi(struct pci_pbm_info
*pbm
,
670 unsigned long msiqid
, unsigned long *head
,
673 struct pci_sun4v_msiq_entry
*ep
;
674 unsigned long err
, type
;
676 /* Note: void pointer arithmetic, 'head' is a byte offset */
677 ep
= (pbm
->msi_queues
+ ((msiqid
- pbm
->msiq_first
) *
678 (pbm
->msiq_ent_count
*
679 sizeof(struct pci_sun4v_msiq_entry
))) +
682 if ((ep
->version_type
& MSIQ_TYPE_MASK
) == 0)
685 type
= (ep
->version_type
& MSIQ_TYPE_MASK
) >> MSIQ_TYPE_SHIFT
;
686 if (unlikely(type
!= MSIQ_TYPE_MSI32
&&
687 type
!= MSIQ_TYPE_MSI64
))
692 err
= pci_sun4v_msi_setstate(pbm
->devhandle
,
693 ep
->msi_data
/* msi_num */,
698 /* Clear the entry. */
699 ep
->version_type
&= ~MSIQ_TYPE_MASK
;
701 (*head
) += sizeof(struct pci_sun4v_msiq_entry
);
703 (pbm
->msiq_ent_count
* sizeof(struct pci_sun4v_msiq_entry
)))
709 static int pci_sun4v_set_head(struct pci_pbm_info
*pbm
, unsigned long msiqid
,
714 err
= pci_sun4v_msiq_sethead(pbm
->devhandle
, msiqid
, head
);
721 static int pci_sun4v_msi_setup(struct pci_pbm_info
*pbm
, unsigned long msiqid
,
722 unsigned long msi
, int is_msi64
)
724 if (pci_sun4v_msi_setmsiq(pbm
->devhandle
, msi
, msiqid
,
726 HV_MSITYPE_MSI64
: HV_MSITYPE_MSI32
)))
728 if (pci_sun4v_msi_setstate(pbm
->devhandle
, msi
, HV_MSISTATE_IDLE
))
730 if (pci_sun4v_msi_setvalid(pbm
->devhandle
, msi
, HV_MSIVALID_VALID
))
735 static int pci_sun4v_msi_teardown(struct pci_pbm_info
*pbm
, unsigned long msi
)
737 unsigned long err
, msiqid
;
739 err
= pci_sun4v_msi_getmsiq(pbm
->devhandle
, msi
, &msiqid
);
743 pci_sun4v_msi_setvalid(pbm
->devhandle
, msi
, HV_MSIVALID_INVALID
);
748 static int pci_sun4v_msiq_alloc(struct pci_pbm_info
*pbm
)
750 unsigned long q_size
, alloc_size
, pages
, order
;
753 q_size
= pbm
->msiq_ent_count
* sizeof(struct pci_sun4v_msiq_entry
);
754 alloc_size
= (pbm
->msiq_num
* q_size
);
755 order
= get_order(alloc_size
);
756 pages
= __get_free_pages(GFP_KERNEL
| __GFP_COMP
, order
);
758 printk(KERN_ERR
"MSI: Cannot allocate MSI queues (o=%lu).\n",
762 memset((char *)pages
, 0, PAGE_SIZE
<< order
);
763 pbm
->msi_queues
= (void *) pages
;
765 for (i
= 0; i
< pbm
->msiq_num
; i
++) {
766 unsigned long err
, base
= __pa(pages
+ (i
* q_size
));
767 unsigned long ret1
, ret2
;
769 err
= pci_sun4v_msiq_conf(pbm
->devhandle
,
771 base
, pbm
->msiq_ent_count
);
773 printk(KERN_ERR
"MSI: msiq register fails (err=%lu)\n",
778 err
= pci_sun4v_msiq_info(pbm
->devhandle
,
782 printk(KERN_ERR
"MSI: Cannot read msiq (err=%lu)\n",
786 if (ret1
!= base
|| ret2
!= pbm
->msiq_ent_count
) {
787 printk(KERN_ERR
"MSI: Bogus qconf "
788 "expected[%lx:%x] got[%lx:%lx]\n",
789 base
, pbm
->msiq_ent_count
,
798 free_pages(pages
, order
);
802 static void pci_sun4v_msiq_free(struct pci_pbm_info
*pbm
)
804 unsigned long q_size
, alloc_size
, pages
, order
;
807 for (i
= 0; i
< pbm
->msiq_num
; i
++) {
808 unsigned long msiqid
= pbm
->msiq_first
+ i
;
810 (void) pci_sun4v_msiq_conf(pbm
->devhandle
, msiqid
, 0UL, 0);
813 q_size
= pbm
->msiq_ent_count
* sizeof(struct pci_sun4v_msiq_entry
);
814 alloc_size
= (pbm
->msiq_num
* q_size
);
815 order
= get_order(alloc_size
);
817 pages
= (unsigned long) pbm
->msi_queues
;
819 free_pages(pages
, order
);
821 pbm
->msi_queues
= NULL
;
824 static int pci_sun4v_msiq_build_irq(struct pci_pbm_info
*pbm
,
825 unsigned long msiqid
,
826 unsigned long devino
)
828 unsigned int irq
= sun4v_build_irq(pbm
->devhandle
, devino
);
833 if (pci_sun4v_msiq_setvalid(pbm
->devhandle
, msiqid
, HV_MSIQ_VALID
))
835 if (pci_sun4v_msiq_setstate(pbm
->devhandle
, msiqid
, HV_MSIQSTATE_IDLE
))
841 static const struct sparc64_msiq_ops pci_sun4v_msiq_ops
= {
842 .get_head
= pci_sun4v_get_head
,
843 .dequeue_msi
= pci_sun4v_dequeue_msi
,
844 .set_head
= pci_sun4v_set_head
,
845 .msi_setup
= pci_sun4v_msi_setup
,
846 .msi_teardown
= pci_sun4v_msi_teardown
,
847 .msiq_alloc
= pci_sun4v_msiq_alloc
,
848 .msiq_free
= pci_sun4v_msiq_free
,
849 .msiq_build_irq
= pci_sun4v_msiq_build_irq
,
852 static void pci_sun4v_msi_init(struct pci_pbm_info
*pbm
)
854 sparc64_pbm_msi_init(pbm
, &pci_sun4v_msiq_ops
);
856 #else /* CONFIG_PCI_MSI */
857 static void pci_sun4v_msi_init(struct pci_pbm_info
*pbm
)
860 #endif /* !(CONFIG_PCI_MSI) */
862 static int pci_sun4v_pbm_init(struct pci_pbm_info
*pbm
,
863 struct platform_device
*op
, u32 devhandle
)
865 struct device_node
*dp
= op
->dev
.of_node
;
868 pbm
->numa_node
= of_node_to_nid(dp
);
870 pbm
->pci_ops
= &sun4v_pci_ops
;
871 pbm
->config_space_reg_bits
= 12;
873 pbm
->index
= pci_num_pbms
++;
877 pbm
->devhandle
= devhandle
;
879 pbm
->name
= dp
->full_name
;
881 printk("%s: SUN4V PCI Bus Module\n", pbm
->name
);
882 printk("%s: On NUMA node %d\n", pbm
->name
, pbm
->numa_node
);
884 pci_determine_mem_io_space(pbm
);
886 pci_get_pbm_props(pbm
);
888 err
= pci_sun4v_iommu_init(pbm
);
892 pci_sun4v_msi_init(pbm
);
894 pci_sun4v_scan_bus(pbm
, &op
->dev
);
896 pbm
->next
= pci_pbm_root
;
902 static int pci_sun4v_probe(struct platform_device
*op
)
904 const struct linux_prom64_registers
*regs
;
905 static int hvapi_negotiated
= 0;
906 struct pci_pbm_info
*pbm
;
907 struct device_node
*dp
;
912 dp
= op
->dev
.of_node
;
914 if (!hvapi_negotiated
++) {
915 err
= sun4v_hvapi_register(HV_GRP_PCI
,
920 printk(KERN_ERR PFX
"Could not register hvapi, "
924 printk(KERN_INFO PFX
"Registered hvapi major[%lu] minor[%lu]\n",
925 vpci_major
, vpci_minor
);
927 dma_ops
= &sun4v_dma_ops
;
930 regs
= of_get_property(dp
, "reg", NULL
);
933 printk(KERN_ERR PFX
"Could not find config registers\n");
936 devhandle
= (regs
->phys_addr
>> 32UL) & 0x0fffffff;
939 if (!iommu_batch_initialized
) {
940 for_each_possible_cpu(i
) {
941 unsigned long page
= get_zeroed_page(GFP_KERNEL
);
946 per_cpu(iommu_batch
, i
).pglist
= (u64
*) page
;
948 iommu_batch_initialized
= 1;
951 pbm
= kzalloc(sizeof(*pbm
), GFP_KERNEL
);
953 printk(KERN_ERR PFX
"Could not allocate pci_pbm_info\n");
957 iommu
= kzalloc(sizeof(struct iommu
), GFP_KERNEL
);
959 printk(KERN_ERR PFX
"Could not allocate pbm iommu\n");
960 goto out_free_controller
;
965 err
= pci_sun4v_pbm_init(pbm
, op
, devhandle
);
969 dev_set_drvdata(&op
->dev
, pbm
);
983 static const struct of_device_id pci_sun4v_match
[] = {
986 .compatible
= "SUNW,sun4v-pci",
991 static struct platform_driver pci_sun4v_driver
= {
994 .of_match_table
= pci_sun4v_match
,
996 .probe
= pci_sun4v_probe
,
999 static int __init
pci_sun4v_init(void)
1001 return platform_driver_register(&pci_sun4v_driver
);
1004 subsys_initcall(pci_sun4v_init
);