2 * Copyright (c) 2015, The Linux Foundation. All rights reserved.
4 * This software is licensed under the terms of the GNU General Public
5 * License version 2, as published by the Free Software Foundation, and
6 * may be copied, distributed, and modified under those terms.
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
14 #include <linux/kernel.h>
15 #include <linux/bitops.h>
16 #include <linux/err.h>
17 #include <linux/platform_device.h>
18 #include <linux/module.h>
20 #include <linux/of_device.h>
21 #include <linux/clk-provider.h>
22 #include <linux/regmap.h>
23 #include <linux/reset-controller.h>
25 #include <dt-bindings/clock/qcom,gcc-msm8996.h>
28 #include "clk-regmap.h"
29 #include "clk-alpha-pll.h"
31 #include "clk-branch.h"
35 #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
51 static const struct parent_map gcc_sleep_clk_map
[] = {
55 static const char * const gcc_sleep_clk
[] = {
59 static const struct parent_map gcc_xo_gpll0_map
[] = {
64 static const char * const gcc_xo_gpll0
[] = {
69 static const struct parent_map gcc_xo_sleep_clk_map
[] = {
74 static const char * const gcc_xo_sleep_clk
[] = {
79 static const struct parent_map gcc_xo_gpll0_gpll0_early_div_map
[] = {
82 { P_GPLL0_EARLY_DIV
, 6 }
85 static const char * const gcc_xo_gpll0_gpll0_early_div
[] = {
91 static const struct parent_map gcc_xo_gpll0_gpll4_map
[] = {
97 static const char * const gcc_xo_gpll0_gpll4
[] = {
103 static const struct parent_map gcc_xo_gpll0_aud_ref_clk_map
[] = {
109 static const char * const gcc_xo_gpll0_aud_ref_clk
[] = {
115 static const struct parent_map gcc_xo_gpll0_sleep_clk_gpll0_early_div_map
[] = {
119 { P_GPLL0_EARLY_DIV
, 6 }
122 static const char * const gcc_xo_gpll0_sleep_clk_gpll0_early_div
[] = {
129 static const struct parent_map gcc_xo_gpll0_gpll4_gpll0_early_div_map
[] = {
133 { P_GPLL0_EARLY_DIV
, 6 }
136 static const char * const gcc_xo_gpll0_gpll4_gpll0_early_div
[] = {
143 static const struct parent_map gcc_xo_gpll0_gpll2_gpll3_gpll0_early_div_map
[] = {
148 { P_GPLL0_EARLY_DIV
, 6 }
151 static const char * const gcc_xo_gpll0_gpll2_gpll3_gpll0_early_div
[] = {
159 static const struct parent_map gcc_xo_gpll0_gpll1_early_div_gpll1_gpll4_gpll0_early_div_map
[] = {
162 { P_GPLL1_EARLY_DIV
, 3 },
165 { P_GPLL0_EARLY_DIV
, 6 }
168 static const char * const gcc_xo_gpll0_gpll1_early_div_gpll1_gpll4_gpll0_early_div
[] = {
177 static const struct parent_map gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll2_early_gpll0_early_div_map
[] = {
183 { P_GPLL2_EARLY
, 5 },
184 { P_GPLL0_EARLY_DIV
, 6 }
187 static const char * const gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll2_early_gpll0_early_div
[] = {
197 static const struct parent_map gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll4_gpll0_early_div_map
[] = {
204 { P_GPLL0_EARLY_DIV
, 6 }
207 static const char * const gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll4_gpll0_early_div
[] = {
217 static struct clk_fixed_factor xo
= {
220 .hw
.init
= &(struct clk_init_data
){
222 .parent_names
= (const char *[]){ "xo_board" },
224 .ops
= &clk_fixed_factor_ops
,
228 static struct clk_alpha_pll gpll0_early
= {
231 .enable_reg
= 0x52000,
232 .enable_mask
= BIT(0),
233 .hw
.init
= &(struct clk_init_data
){
234 .name
= "gpll0_early",
235 .parent_names
= (const char *[]){ "xo" },
237 .ops
= &clk_alpha_pll_ops
,
242 static struct clk_fixed_factor gpll0_early_div
= {
245 .hw
.init
= &(struct clk_init_data
){
246 .name
= "gpll0_early_div",
247 .parent_names
= (const char *[]){ "gpll0_early" },
249 .ops
= &clk_fixed_factor_ops
,
253 static struct clk_alpha_pll_postdiv gpll0
= {
255 .clkr
.hw
.init
= &(struct clk_init_data
){
257 .parent_names
= (const char *[]){ "gpll0_early" },
259 .ops
= &clk_alpha_pll_postdiv_ops
,
263 static struct clk_alpha_pll gpll4_early
= {
266 .enable_reg
= 0x52000,
267 .enable_mask
= BIT(4),
268 .hw
.init
= &(struct clk_init_data
){
269 .name
= "gpll4_early",
270 .parent_names
= (const char *[]){ "xo" },
272 .ops
= &clk_alpha_pll_ops
,
277 static struct clk_alpha_pll_postdiv gpll4
= {
279 .clkr
.hw
.init
= &(struct clk_init_data
){
281 .parent_names
= (const char *[]){ "gpll4_early" },
283 .ops
= &clk_alpha_pll_postdiv_ops
,
287 static const struct freq_tbl ftbl_system_noc_clk_src
[] = {
288 F(19200000, P_XO
, 1, 0, 0),
289 F(50000000, P_GPLL0_EARLY_DIV
, 6, 0, 0),
290 F(100000000, P_GPLL0
, 6, 0, 0),
291 F(150000000, P_GPLL0
, 4, 0, 0),
292 F(200000000, P_GPLL0
, 3, 0, 0),
293 F(240000000, P_GPLL0
, 2.5, 0, 0),
297 static struct clk_rcg2 system_noc_clk_src
= {
300 .parent_map
= gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll2_early_gpll0_early_div_map
,
301 .freq_tbl
= ftbl_system_noc_clk_src
,
302 .clkr
.hw
.init
= &(struct clk_init_data
){
303 .name
= "system_noc_clk_src",
304 .parent_names
= gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll2_early_gpll0_early_div
,
306 .ops
= &clk_rcg2_ops
,
310 static const struct freq_tbl ftbl_config_noc_clk_src
[] = {
311 F(19200000, P_XO
, 1, 0, 0),
312 F(37500000, P_GPLL0
, 16, 0, 0),
313 F(75000000, P_GPLL0
, 8, 0, 0),
317 static struct clk_rcg2 config_noc_clk_src
= {
320 .parent_map
= gcc_xo_gpll0_map
,
321 .freq_tbl
= ftbl_config_noc_clk_src
,
322 .clkr
.hw
.init
= &(struct clk_init_data
){
323 .name
= "config_noc_clk_src",
324 .parent_names
= gcc_xo_gpll0
,
326 .ops
= &clk_rcg2_ops
,
330 static const struct freq_tbl ftbl_periph_noc_clk_src
[] = {
331 F(19200000, P_XO
, 1, 0, 0),
332 F(37500000, P_GPLL0
, 16, 0, 0),
333 F(50000000, P_GPLL0
, 12, 0, 0),
334 F(75000000, P_GPLL0
, 8, 0, 0),
335 F(100000000, P_GPLL0
, 6, 0, 0),
339 static struct clk_rcg2 periph_noc_clk_src
= {
342 .parent_map
= gcc_xo_gpll0_map
,
343 .freq_tbl
= ftbl_periph_noc_clk_src
,
344 .clkr
.hw
.init
= &(struct clk_init_data
){
345 .name
= "periph_noc_clk_src",
346 .parent_names
= gcc_xo_gpll0
,
348 .ops
= &clk_rcg2_ops
,
352 static const struct freq_tbl ftbl_usb30_master_clk_src
[] = {
353 F(19200000, P_XO
, 1, 0, 0),
354 F(120000000, P_GPLL0
, 5, 0, 0),
355 F(150000000, P_GPLL0
, 4, 0, 0),
359 static struct clk_rcg2 usb30_master_clk_src
= {
363 .parent_map
= gcc_xo_gpll0_gpll0_early_div_map
,
364 .freq_tbl
= ftbl_usb30_master_clk_src
,
365 .clkr
.hw
.init
= &(struct clk_init_data
){
366 .name
= "usb30_master_clk_src",
367 .parent_names
= gcc_xo_gpll0_gpll0_early_div
,
369 .ops
= &clk_rcg2_ops
,
373 static const struct freq_tbl ftbl_usb30_mock_utmi_clk_src
[] = {
374 F(19200000, P_XO
, 1, 0, 0),
378 static struct clk_rcg2 usb30_mock_utmi_clk_src
= {
381 .parent_map
= gcc_xo_gpll0_gpll0_early_div_map
,
382 .freq_tbl
= ftbl_usb30_mock_utmi_clk_src
,
383 .clkr
.hw
.init
= &(struct clk_init_data
){
384 .name
= "usb30_mock_utmi_clk_src",
385 .parent_names
= gcc_xo_gpll0_gpll0_early_div
,
387 .ops
= &clk_rcg2_ops
,
391 static const struct freq_tbl ftbl_usb3_phy_aux_clk_src
[] = {
392 F(1200000, P_XO
, 16, 0, 0),
396 static struct clk_rcg2 usb3_phy_aux_clk_src
= {
399 .parent_map
= gcc_xo_sleep_clk_map
,
400 .freq_tbl
= ftbl_usb3_phy_aux_clk_src
,
401 .clkr
.hw
.init
= &(struct clk_init_data
){
402 .name
= "usb3_phy_aux_clk_src",
403 .parent_names
= gcc_xo_sleep_clk
,
405 .ops
= &clk_rcg2_ops
,
409 static const struct freq_tbl ftbl_usb20_master_clk_src
[] = {
410 F(120000000, P_GPLL0
, 5, 0, 0),
414 static struct clk_rcg2 usb20_master_clk_src
= {
418 .parent_map
= gcc_xo_gpll0_gpll0_early_div_map
,
419 .freq_tbl
= ftbl_usb20_master_clk_src
,
420 .clkr
.hw
.init
= &(struct clk_init_data
){
421 .name
= "usb20_master_clk_src",
422 .parent_names
= gcc_xo_gpll0_gpll0_early_div
,
424 .ops
= &clk_rcg2_ops
,
428 static struct clk_rcg2 usb20_mock_utmi_clk_src
= {
431 .parent_map
= gcc_xo_gpll0_gpll0_early_div_map
,
432 .freq_tbl
= ftbl_usb30_mock_utmi_clk_src
,
433 .clkr
.hw
.init
= &(struct clk_init_data
){
434 .name
= "usb20_mock_utmi_clk_src",
435 .parent_names
= gcc_xo_gpll0_gpll0_early_div
,
437 .ops
= &clk_rcg2_ops
,
441 static const struct freq_tbl ftbl_sdcc1_apps_clk_src
[] = {
442 F(144000, P_XO
, 16, 3, 25),
443 F(400000, P_XO
, 12, 1, 4),
444 F(20000000, P_GPLL0
, 15, 1, 2),
445 F(25000000, P_GPLL0
, 12, 1, 2),
446 F(50000000, P_GPLL0
, 12, 0, 0),
447 F(96000000, P_GPLL4
, 4, 0, 0),
448 F(192000000, P_GPLL4
, 2, 0, 0),
449 F(384000000, P_GPLL4
, 1, 0, 0),
453 static struct clk_rcg2 sdcc1_apps_clk_src
= {
457 .parent_map
= gcc_xo_gpll0_gpll4_gpll0_early_div_map
,
458 .freq_tbl
= ftbl_sdcc1_apps_clk_src
,
459 .clkr
.hw
.init
= &(struct clk_init_data
){
460 .name
= "sdcc1_apps_clk_src",
461 .parent_names
= gcc_xo_gpll0_gpll4_gpll0_early_div
,
463 .ops
= &clk_rcg2_floor_ops
,
467 static struct freq_tbl ftbl_sdcc1_ice_core_clk_src
[] = {
468 F(19200000, P_XO
, 1, 0, 0),
469 F(150000000, P_GPLL0
, 4, 0, 0),
470 F(300000000, P_GPLL0
, 2, 0, 0),
474 static struct clk_rcg2 sdcc1_ice_core_clk_src
= {
477 .parent_map
= gcc_xo_gpll0_gpll4_gpll0_early_div_map
,
478 .freq_tbl
= ftbl_sdcc1_ice_core_clk_src
,
479 .clkr
.hw
.init
= &(struct clk_init_data
){
480 .name
= "sdcc1_ice_core_clk_src",
481 .parent_names
= gcc_xo_gpll0_gpll4_gpll0_early_div
,
483 .ops
= &clk_rcg2_ops
,
487 static const struct freq_tbl ftbl_sdcc2_apps_clk_src
[] = {
488 F(144000, P_XO
, 16, 3, 25),
489 F(400000, P_XO
, 12, 1, 4),
490 F(20000000, P_GPLL0
, 15, 1, 2),
491 F(25000000, P_GPLL0
, 12, 1, 2),
492 F(50000000, P_GPLL0
, 12, 0, 0),
493 F(100000000, P_GPLL0
, 6, 0, 0),
494 F(200000000, P_GPLL0
, 3, 0, 0),
498 static struct clk_rcg2 sdcc2_apps_clk_src
= {
502 .parent_map
= gcc_xo_gpll0_gpll4_map
,
503 .freq_tbl
= ftbl_sdcc2_apps_clk_src
,
504 .clkr
.hw
.init
= &(struct clk_init_data
){
505 .name
= "sdcc2_apps_clk_src",
506 .parent_names
= gcc_xo_gpll0_gpll4
,
508 .ops
= &clk_rcg2_floor_ops
,
512 static struct clk_rcg2 sdcc3_apps_clk_src
= {
516 .parent_map
= gcc_xo_gpll0_gpll4_map
,
517 .freq_tbl
= ftbl_sdcc2_apps_clk_src
,
518 .clkr
.hw
.init
= &(struct clk_init_data
){
519 .name
= "sdcc3_apps_clk_src",
520 .parent_names
= gcc_xo_gpll0_gpll4
,
522 .ops
= &clk_rcg2_floor_ops
,
526 static const struct freq_tbl ftbl_sdcc4_apps_clk_src
[] = {
527 F(144000, P_XO
, 16, 3, 25),
528 F(400000, P_XO
, 12, 1, 4),
529 F(20000000, P_GPLL0
, 15, 1, 2),
530 F(25000000, P_GPLL0
, 12, 1, 2),
531 F(50000000, P_GPLL0
, 12, 0, 0),
532 F(100000000, P_GPLL0
, 6, 0, 0),
536 static struct clk_rcg2 sdcc4_apps_clk_src
= {
540 .parent_map
= gcc_xo_gpll0_map
,
541 .freq_tbl
= ftbl_sdcc4_apps_clk_src
,
542 .clkr
.hw
.init
= &(struct clk_init_data
){
543 .name
= "sdcc4_apps_clk_src",
544 .parent_names
= gcc_xo_gpll0
,
546 .ops
= &clk_rcg2_floor_ops
,
550 static const struct freq_tbl ftbl_blsp1_qup1_spi_apps_clk_src
[] = {
551 F(960000, P_XO
, 10, 1, 2),
552 F(4800000, P_XO
, 4, 0, 0),
553 F(9600000, P_XO
, 2, 0, 0),
554 F(15000000, P_GPLL0
, 10, 1, 4),
555 F(19200000, P_XO
, 1, 0, 0),
556 F(25000000, P_GPLL0
, 12, 1, 2),
557 F(50000000, P_GPLL0
, 12, 0, 0),
561 static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src
= {
565 .parent_map
= gcc_xo_gpll0_map
,
566 .freq_tbl
= ftbl_blsp1_qup1_spi_apps_clk_src
,
567 .clkr
.hw
.init
= &(struct clk_init_data
){
568 .name
= "blsp1_qup1_spi_apps_clk_src",
569 .parent_names
= gcc_xo_gpll0
,
571 .ops
= &clk_rcg2_ops
,
575 static const struct freq_tbl ftbl_blsp1_qup1_i2c_apps_clk_src
[] = {
576 F(19200000, P_XO
, 1, 0, 0),
577 F(50000000, P_GPLL0
, 12, 0, 0),
581 static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src
= {
584 .parent_map
= gcc_xo_gpll0_map
,
585 .freq_tbl
= ftbl_blsp1_qup1_i2c_apps_clk_src
,
586 .clkr
.hw
.init
= &(struct clk_init_data
){
587 .name
= "blsp1_qup1_i2c_apps_clk_src",
588 .parent_names
= gcc_xo_gpll0
,
590 .ops
= &clk_rcg2_ops
,
594 static const struct freq_tbl ftbl_blsp1_uart1_apps_clk_src
[] = {
595 F(3686400, P_GPLL0
, 1, 96, 15625),
596 F(7372800, P_GPLL0
, 1, 192, 15625),
597 F(14745600, P_GPLL0
, 1, 384, 15625),
598 F(16000000, P_GPLL0
, 5, 2, 15),
599 F(19200000, P_XO
, 1, 0, 0),
600 F(24000000, P_GPLL0
, 5, 1, 5),
601 F(32000000, P_GPLL0
, 1, 4, 75),
602 F(40000000, P_GPLL0
, 15, 0, 0),
603 F(46400000, P_GPLL0
, 1, 29, 375),
604 F(48000000, P_GPLL0
, 12.5, 0, 0),
605 F(51200000, P_GPLL0
, 1, 32, 375),
606 F(56000000, P_GPLL0
, 1, 7, 75),
607 F(58982400, P_GPLL0
, 1, 1536, 15625),
608 F(60000000, P_GPLL0
, 10, 0, 0),
609 F(63157895, P_GPLL0
, 9.5, 0, 0),
613 static struct clk_rcg2 blsp1_uart1_apps_clk_src
= {
617 .parent_map
= gcc_xo_gpll0_map
,
618 .freq_tbl
= ftbl_blsp1_uart1_apps_clk_src
,
619 .clkr
.hw
.init
= &(struct clk_init_data
){
620 .name
= "blsp1_uart1_apps_clk_src",
621 .parent_names
= gcc_xo_gpll0
,
623 .ops
= &clk_rcg2_ops
,
627 static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src
= {
631 .parent_map
= gcc_xo_gpll0_map
,
632 .freq_tbl
= ftbl_blsp1_qup1_spi_apps_clk_src
,
633 .clkr
.hw
.init
= &(struct clk_init_data
){
634 .name
= "blsp1_qup2_spi_apps_clk_src",
635 .parent_names
= gcc_xo_gpll0
,
637 .ops
= &clk_rcg2_ops
,
641 static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src
= {
644 .parent_map
= gcc_xo_gpll0_map
,
645 .freq_tbl
= ftbl_blsp1_qup1_i2c_apps_clk_src
,
646 .clkr
.hw
.init
= &(struct clk_init_data
){
647 .name
= "blsp1_qup2_i2c_apps_clk_src",
648 .parent_names
= gcc_xo_gpll0
,
650 .ops
= &clk_rcg2_ops
,
654 static struct clk_rcg2 blsp1_uart2_apps_clk_src
= {
658 .parent_map
= gcc_xo_gpll0_map
,
659 .freq_tbl
= ftbl_blsp1_uart1_apps_clk_src
,
660 .clkr
.hw
.init
= &(struct clk_init_data
){
661 .name
= "blsp1_uart2_apps_clk_src",
662 .parent_names
= gcc_xo_gpll0
,
664 .ops
= &clk_rcg2_ops
,
668 static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src
= {
672 .parent_map
= gcc_xo_gpll0_map
,
673 .freq_tbl
= ftbl_blsp1_qup1_spi_apps_clk_src
,
674 .clkr
.hw
.init
= &(struct clk_init_data
){
675 .name
= "blsp1_qup3_spi_apps_clk_src",
676 .parent_names
= gcc_xo_gpll0
,
678 .ops
= &clk_rcg2_ops
,
682 static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src
= {
685 .parent_map
= gcc_xo_gpll0_map
,
686 .freq_tbl
= ftbl_blsp1_qup1_i2c_apps_clk_src
,
687 .clkr
.hw
.init
= &(struct clk_init_data
){
688 .name
= "blsp1_qup3_i2c_apps_clk_src",
689 .parent_names
= gcc_xo_gpll0
,
691 .ops
= &clk_rcg2_ops
,
695 static struct clk_rcg2 blsp1_uart3_apps_clk_src
= {
699 .parent_map
= gcc_xo_gpll0_map
,
700 .freq_tbl
= ftbl_blsp1_uart1_apps_clk_src
,
701 .clkr
.hw
.init
= &(struct clk_init_data
){
702 .name
= "blsp1_uart3_apps_clk_src",
703 .parent_names
= gcc_xo_gpll0
,
705 .ops
= &clk_rcg2_ops
,
709 static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src
= {
713 .parent_map
= gcc_xo_gpll0_map
,
714 .freq_tbl
= ftbl_blsp1_qup1_spi_apps_clk_src
,
715 .clkr
.hw
.init
= &(struct clk_init_data
){
716 .name
= "blsp1_qup4_spi_apps_clk_src",
717 .parent_names
= gcc_xo_gpll0
,
719 .ops
= &clk_rcg2_ops
,
723 static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src
= {
726 .parent_map
= gcc_xo_gpll0_map
,
727 .freq_tbl
= ftbl_blsp1_qup1_i2c_apps_clk_src
,
728 .clkr
.hw
.init
= &(struct clk_init_data
){
729 .name
= "blsp1_qup4_i2c_apps_clk_src",
730 .parent_names
= gcc_xo_gpll0
,
732 .ops
= &clk_rcg2_ops
,
736 static struct clk_rcg2 blsp1_uart4_apps_clk_src
= {
740 .parent_map
= gcc_xo_gpll0_map
,
741 .freq_tbl
= ftbl_blsp1_uart1_apps_clk_src
,
742 .clkr
.hw
.init
= &(struct clk_init_data
){
743 .name
= "blsp1_uart4_apps_clk_src",
744 .parent_names
= gcc_xo_gpll0
,
746 .ops
= &clk_rcg2_ops
,
750 static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src
= {
754 .parent_map
= gcc_xo_gpll0_map
,
755 .freq_tbl
= ftbl_blsp1_qup1_spi_apps_clk_src
,
756 .clkr
.hw
.init
= &(struct clk_init_data
){
757 .name
= "blsp1_qup5_spi_apps_clk_src",
758 .parent_names
= gcc_xo_gpll0
,
760 .ops
= &clk_rcg2_ops
,
764 static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src
= {
767 .parent_map
= gcc_xo_gpll0_map
,
768 .freq_tbl
= ftbl_blsp1_qup1_i2c_apps_clk_src
,
769 .clkr
.hw
.init
= &(struct clk_init_data
){
770 .name
= "blsp1_qup5_i2c_apps_clk_src",
771 .parent_names
= gcc_xo_gpll0
,
773 .ops
= &clk_rcg2_ops
,
777 static struct clk_rcg2 blsp1_uart5_apps_clk_src
= {
781 .parent_map
= gcc_xo_gpll0_map
,
782 .freq_tbl
= ftbl_blsp1_uart1_apps_clk_src
,
783 .clkr
.hw
.init
= &(struct clk_init_data
){
784 .name
= "blsp1_uart5_apps_clk_src",
785 .parent_names
= gcc_xo_gpll0
,
787 .ops
= &clk_rcg2_ops
,
791 static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src
= {
795 .parent_map
= gcc_xo_gpll0_map
,
796 .freq_tbl
= ftbl_blsp1_qup1_spi_apps_clk_src
,
797 .clkr
.hw
.init
= &(struct clk_init_data
){
798 .name
= "blsp1_qup6_spi_apps_clk_src",
799 .parent_names
= gcc_xo_gpll0
,
801 .ops
= &clk_rcg2_ops
,
805 static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src
= {
808 .parent_map
= gcc_xo_gpll0_map
,
809 .freq_tbl
= ftbl_blsp1_qup1_i2c_apps_clk_src
,
810 .clkr
.hw
.init
= &(struct clk_init_data
){
811 .name
= "blsp1_qup6_i2c_apps_clk_src",
812 .parent_names
= gcc_xo_gpll0
,
814 .ops
= &clk_rcg2_ops
,
818 static struct clk_rcg2 blsp1_uart6_apps_clk_src
= {
822 .parent_map
= gcc_xo_gpll0_map
,
823 .freq_tbl
= ftbl_blsp1_uart1_apps_clk_src
,
824 .clkr
.hw
.init
= &(struct clk_init_data
){
825 .name
= "blsp1_uart6_apps_clk_src",
826 .parent_names
= gcc_xo_gpll0
,
828 .ops
= &clk_rcg2_ops
,
832 static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src
= {
836 .parent_map
= gcc_xo_gpll0_map
,
837 .freq_tbl
= ftbl_blsp1_qup1_spi_apps_clk_src
,
838 .clkr
.hw
.init
= &(struct clk_init_data
){
839 .name
= "blsp2_qup1_spi_apps_clk_src",
840 .parent_names
= gcc_xo_gpll0
,
842 .ops
= &clk_rcg2_ops
,
846 static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src
= {
849 .parent_map
= gcc_xo_gpll0_map
,
850 .freq_tbl
= ftbl_blsp1_qup1_i2c_apps_clk_src
,
851 .clkr
.hw
.init
= &(struct clk_init_data
){
852 .name
= "blsp2_qup1_i2c_apps_clk_src",
853 .parent_names
= gcc_xo_gpll0
,
855 .ops
= &clk_rcg2_ops
,
859 static struct clk_rcg2 blsp2_uart1_apps_clk_src
= {
863 .parent_map
= gcc_xo_gpll0_map
,
864 .freq_tbl
= ftbl_blsp1_uart1_apps_clk_src
,
865 .clkr
.hw
.init
= &(struct clk_init_data
){
866 .name
= "blsp2_uart1_apps_clk_src",
867 .parent_names
= gcc_xo_gpll0
,
869 .ops
= &clk_rcg2_ops
,
873 static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src
= {
877 .parent_map
= gcc_xo_gpll0_map
,
878 .freq_tbl
= ftbl_blsp1_qup1_spi_apps_clk_src
,
879 .clkr
.hw
.init
= &(struct clk_init_data
){
880 .name
= "blsp2_qup2_spi_apps_clk_src",
881 .parent_names
= gcc_xo_gpll0
,
883 .ops
= &clk_rcg2_ops
,
887 static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src
= {
890 .parent_map
= gcc_xo_gpll0_map
,
891 .freq_tbl
= ftbl_blsp1_qup1_i2c_apps_clk_src
,
892 .clkr
.hw
.init
= &(struct clk_init_data
){
893 .name
= "blsp2_qup2_i2c_apps_clk_src",
894 .parent_names
= gcc_xo_gpll0
,
896 .ops
= &clk_rcg2_ops
,
900 static struct clk_rcg2 blsp2_uart2_apps_clk_src
= {
904 .parent_map
= gcc_xo_gpll0_map
,
905 .freq_tbl
= ftbl_blsp1_uart1_apps_clk_src
,
906 .clkr
.hw
.init
= &(struct clk_init_data
){
907 .name
= "blsp2_uart2_apps_clk_src",
908 .parent_names
= gcc_xo_gpll0
,
910 .ops
= &clk_rcg2_ops
,
914 static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src
= {
918 .parent_map
= gcc_xo_gpll0_map
,
919 .freq_tbl
= ftbl_blsp1_qup1_spi_apps_clk_src
,
920 .clkr
.hw
.init
= &(struct clk_init_data
){
921 .name
= "blsp2_qup3_spi_apps_clk_src",
922 .parent_names
= gcc_xo_gpll0
,
924 .ops
= &clk_rcg2_ops
,
928 static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src
= {
931 .parent_map
= gcc_xo_gpll0_map
,
932 .freq_tbl
= ftbl_blsp1_qup1_i2c_apps_clk_src
,
933 .clkr
.hw
.init
= &(struct clk_init_data
){
934 .name
= "blsp2_qup3_i2c_apps_clk_src",
935 .parent_names
= gcc_xo_gpll0
,
937 .ops
= &clk_rcg2_ops
,
941 static struct clk_rcg2 blsp2_uart3_apps_clk_src
= {
945 .parent_map
= gcc_xo_gpll0_map
,
946 .freq_tbl
= ftbl_blsp1_uart1_apps_clk_src
,
947 .clkr
.hw
.init
= &(struct clk_init_data
){
948 .name
= "blsp2_uart3_apps_clk_src",
949 .parent_names
= gcc_xo_gpll0
,
951 .ops
= &clk_rcg2_ops
,
955 static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src
= {
959 .parent_map
= gcc_xo_gpll0_map
,
960 .freq_tbl
= ftbl_blsp1_qup1_spi_apps_clk_src
,
961 .clkr
.hw
.init
= &(struct clk_init_data
){
962 .name
= "blsp2_qup4_spi_apps_clk_src",
963 .parent_names
= gcc_xo_gpll0
,
965 .ops
= &clk_rcg2_ops
,
969 static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src
= {
972 .parent_map
= gcc_xo_gpll0_map
,
973 .freq_tbl
= ftbl_blsp1_qup1_i2c_apps_clk_src
,
974 .clkr
.hw
.init
= &(struct clk_init_data
){
975 .name
= "blsp2_qup4_i2c_apps_clk_src",
976 .parent_names
= gcc_xo_gpll0
,
978 .ops
= &clk_rcg2_ops
,
982 static struct clk_rcg2 blsp2_uart4_apps_clk_src
= {
986 .parent_map
= gcc_xo_gpll0_map
,
987 .freq_tbl
= ftbl_blsp1_uart1_apps_clk_src
,
988 .clkr
.hw
.init
= &(struct clk_init_data
){
989 .name
= "blsp2_uart4_apps_clk_src",
990 .parent_names
= gcc_xo_gpll0
,
992 .ops
= &clk_rcg2_ops
,
996 static struct clk_rcg2 blsp2_qup5_spi_apps_clk_src
= {
1000 .parent_map
= gcc_xo_gpll0_map
,
1001 .freq_tbl
= ftbl_blsp1_qup1_spi_apps_clk_src
,
1002 .clkr
.hw
.init
= &(struct clk_init_data
){
1003 .name
= "blsp2_qup5_spi_apps_clk_src",
1004 .parent_names
= gcc_xo_gpll0
,
1006 .ops
= &clk_rcg2_ops
,
1010 static struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src
= {
1011 .cmd_rcgr
= 0x2e020,
1013 .parent_map
= gcc_xo_gpll0_map
,
1014 .freq_tbl
= ftbl_blsp1_qup1_i2c_apps_clk_src
,
1015 .clkr
.hw
.init
= &(struct clk_init_data
){
1016 .name
= "blsp2_qup5_i2c_apps_clk_src",
1017 .parent_names
= gcc_xo_gpll0
,
1019 .ops
= &clk_rcg2_ops
,
1023 static struct clk_rcg2 blsp2_uart5_apps_clk_src
= {
1024 .cmd_rcgr
= 0x2f00c,
1027 .parent_map
= gcc_xo_gpll0_map
,
1028 .freq_tbl
= ftbl_blsp1_uart1_apps_clk_src
,
1029 .clkr
.hw
.init
= &(struct clk_init_data
){
1030 .name
= "blsp2_uart5_apps_clk_src",
1031 .parent_names
= gcc_xo_gpll0
,
1033 .ops
= &clk_rcg2_ops
,
1037 static struct clk_rcg2 blsp2_qup6_spi_apps_clk_src
= {
1038 .cmd_rcgr
= 0x3000c,
1041 .parent_map
= gcc_xo_gpll0_map
,
1042 .freq_tbl
= ftbl_blsp1_qup1_spi_apps_clk_src
,
1043 .clkr
.hw
.init
= &(struct clk_init_data
){
1044 .name
= "blsp2_qup6_spi_apps_clk_src",
1045 .parent_names
= gcc_xo_gpll0
,
1047 .ops
= &clk_rcg2_ops
,
1051 static struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src
= {
1052 .cmd_rcgr
= 0x30020,
1054 .parent_map
= gcc_xo_gpll0_map
,
1055 .freq_tbl
= ftbl_blsp1_qup1_i2c_apps_clk_src
,
1056 .clkr
.hw
.init
= &(struct clk_init_data
){
1057 .name
= "blsp2_qup6_i2c_apps_clk_src",
1058 .parent_names
= gcc_xo_gpll0
,
1060 .ops
= &clk_rcg2_ops
,
1064 static struct clk_rcg2 blsp2_uart6_apps_clk_src
= {
1065 .cmd_rcgr
= 0x3100c,
1068 .parent_map
= gcc_xo_gpll0_map
,
1069 .freq_tbl
= ftbl_blsp1_uart1_apps_clk_src
,
1070 .clkr
.hw
.init
= &(struct clk_init_data
){
1071 .name
= "blsp2_uart6_apps_clk_src",
1072 .parent_names
= gcc_xo_gpll0
,
1074 .ops
= &clk_rcg2_ops
,
1078 static const struct freq_tbl ftbl_pdm2_clk_src
[] = {
1079 F(60000000, P_GPLL0
, 10, 0, 0),
1083 static struct clk_rcg2 pdm2_clk_src
= {
1084 .cmd_rcgr
= 0x33010,
1086 .parent_map
= gcc_xo_gpll0_map
,
1087 .freq_tbl
= ftbl_pdm2_clk_src
,
1088 .clkr
.hw
.init
= &(struct clk_init_data
){
1089 .name
= "pdm2_clk_src",
1090 .parent_names
= gcc_xo_gpll0
,
1092 .ops
= &clk_rcg2_ops
,
1096 static const struct freq_tbl ftbl_tsif_ref_clk_src
[] = {
1097 F(105495, P_XO
, 1, 1, 182),
1101 static struct clk_rcg2 tsif_ref_clk_src
= {
1102 .cmd_rcgr
= 0x36010,
1105 .parent_map
= gcc_xo_gpll0_aud_ref_clk_map
,
1106 .freq_tbl
= ftbl_tsif_ref_clk_src
,
1107 .clkr
.hw
.init
= &(struct clk_init_data
){
1108 .name
= "tsif_ref_clk_src",
1109 .parent_names
= gcc_xo_gpll0_aud_ref_clk
,
1111 .ops
= &clk_rcg2_ops
,
1115 static struct clk_rcg2 gcc_sleep_clk_src
= {
1116 .cmd_rcgr
= 0x43014,
1118 .parent_map
= gcc_sleep_clk_map
,
1119 .clkr
.hw
.init
= &(struct clk_init_data
){
1120 .name
= "gcc_sleep_clk_src",
1121 .parent_names
= gcc_sleep_clk
,
1123 .ops
= &clk_rcg2_ops
,
1127 static struct clk_rcg2 hmss_rbcpr_clk_src
= {
1128 .cmd_rcgr
= 0x48040,
1130 .parent_map
= gcc_xo_gpll0_map
,
1131 .freq_tbl
= ftbl_usb30_mock_utmi_clk_src
,
1132 .clkr
.hw
.init
= &(struct clk_init_data
){
1133 .name
= "hmss_rbcpr_clk_src",
1134 .parent_names
= gcc_xo_gpll0
,
1136 .ops
= &clk_rcg2_ops
,
1140 static struct clk_rcg2 hmss_gpll0_clk_src
= {
1141 .cmd_rcgr
= 0x48058,
1143 .parent_map
= gcc_xo_gpll0_map
,
1144 .clkr
.hw
.init
= &(struct clk_init_data
){
1145 .name
= "hmss_gpll0_clk_src",
1146 .parent_names
= gcc_xo_gpll0
,
1148 .ops
= &clk_rcg2_ops
,
1152 static const struct freq_tbl ftbl_gp1_clk_src
[] = {
1153 F(19200000, P_XO
, 1, 0, 0),
1154 F(100000000, P_GPLL0
, 6, 0, 0),
1155 F(200000000, P_GPLL0
, 3, 0, 0),
1159 static struct clk_rcg2 gp1_clk_src
= {
1160 .cmd_rcgr
= 0x64004,
1163 .parent_map
= gcc_xo_gpll0_sleep_clk_gpll0_early_div_map
,
1164 .freq_tbl
= ftbl_gp1_clk_src
,
1165 .clkr
.hw
.init
= &(struct clk_init_data
){
1166 .name
= "gp1_clk_src",
1167 .parent_names
= gcc_xo_gpll0_sleep_clk_gpll0_early_div
,
1169 .ops
= &clk_rcg2_ops
,
1173 static struct clk_rcg2 gp2_clk_src
= {
1174 .cmd_rcgr
= 0x65004,
1177 .parent_map
= gcc_xo_gpll0_sleep_clk_gpll0_early_div_map
,
1178 .freq_tbl
= ftbl_gp1_clk_src
,
1179 .clkr
.hw
.init
= &(struct clk_init_data
){
1180 .name
= "gp2_clk_src",
1181 .parent_names
= gcc_xo_gpll0_sleep_clk_gpll0_early_div
,
1183 .ops
= &clk_rcg2_ops
,
1187 static struct clk_rcg2 gp3_clk_src
= {
1188 .cmd_rcgr
= 0x66004,
1191 .parent_map
= gcc_xo_gpll0_sleep_clk_gpll0_early_div_map
,
1192 .freq_tbl
= ftbl_gp1_clk_src
,
1193 .clkr
.hw
.init
= &(struct clk_init_data
){
1194 .name
= "gp3_clk_src",
1195 .parent_names
= gcc_xo_gpll0_sleep_clk_gpll0_early_div
,
1197 .ops
= &clk_rcg2_ops
,
1201 static const struct freq_tbl ftbl_pcie_aux_clk_src
[] = {
1202 F(1010526, P_XO
, 1, 1, 19),
1206 static struct clk_rcg2 pcie_aux_clk_src
= {
1207 .cmd_rcgr
= 0x6c000,
1210 .parent_map
= gcc_xo_sleep_clk_map
,
1211 .freq_tbl
= ftbl_pcie_aux_clk_src
,
1212 .clkr
.hw
.init
= &(struct clk_init_data
){
1213 .name
= "pcie_aux_clk_src",
1214 .parent_names
= gcc_xo_sleep_clk
,
1216 .ops
= &clk_rcg2_ops
,
1220 static const struct freq_tbl ftbl_ufs_axi_clk_src
[] = {
1221 F(100000000, P_GPLL0
, 6, 0, 0),
1222 F(200000000, P_GPLL0
, 3, 0, 0),
1223 F(240000000, P_GPLL0
, 2.5, 0, 0),
1227 static struct clk_rcg2 ufs_axi_clk_src
= {
1228 .cmd_rcgr
= 0x75024,
1231 .parent_map
= gcc_xo_gpll0_map
,
1232 .freq_tbl
= ftbl_ufs_axi_clk_src
,
1233 .clkr
.hw
.init
= &(struct clk_init_data
){
1234 .name
= "ufs_axi_clk_src",
1235 .parent_names
= gcc_xo_gpll0
,
1237 .ops
= &clk_rcg2_ops
,
1241 static const struct freq_tbl ftbl_ufs_ice_core_clk_src
[] = {
1242 F(19200000, P_XO
, 1, 0, 0),
1243 F(150000000, P_GPLL0
, 4, 0, 0),
1244 F(300000000, P_GPLL0
, 2, 0, 0),
1248 static struct clk_rcg2 ufs_ice_core_clk_src
= {
1249 .cmd_rcgr
= 0x76014,
1251 .parent_map
= gcc_xo_gpll0_map
,
1252 .freq_tbl
= ftbl_ufs_ice_core_clk_src
,
1253 .clkr
.hw
.init
= &(struct clk_init_data
){
1254 .name
= "ufs_ice_core_clk_src",
1255 .parent_names
= gcc_xo_gpll0
,
1257 .ops
= &clk_rcg2_ops
,
1261 static const struct freq_tbl ftbl_qspi_ser_clk_src
[] = {
1262 F(75000000, P_GPLL0
, 8, 0, 0),
1263 F(150000000, P_GPLL0
, 4, 0, 0),
1264 F(256000000, P_GPLL4
, 1.5, 0, 0),
1265 F(300000000, P_GPLL0
, 2, 0, 0),
1269 static struct clk_rcg2 qspi_ser_clk_src
= {
1270 .cmd_rcgr
= 0x8b00c,
1272 .parent_map
= gcc_xo_gpll0_gpll1_early_div_gpll1_gpll4_gpll0_early_div_map
,
1273 .freq_tbl
= ftbl_qspi_ser_clk_src
,
1274 .clkr
.hw
.init
= &(struct clk_init_data
){
1275 .name
= "qspi_ser_clk_src",
1276 .parent_names
= gcc_xo_gpll0_gpll1_early_div_gpll1_gpll4_gpll0_early_div
,
1278 .ops
= &clk_rcg2_ops
,
1282 static struct clk_branch gcc_sys_noc_usb3_axi_clk
= {
1283 .halt_reg
= 0x0f03c,
1285 .enable_reg
= 0x0f03c,
1286 .enable_mask
= BIT(0),
1287 .hw
.init
= &(struct clk_init_data
){
1288 .name
= "gcc_sys_noc_usb3_axi_clk",
1289 .parent_names
= (const char *[]){ "usb30_master_clk_src" },
1291 .flags
= CLK_SET_RATE_PARENT
,
1292 .ops
= &clk_branch2_ops
,
1297 static struct clk_branch gcc_sys_noc_ufs_axi_clk
= {
1298 .halt_reg
= 0x75038,
1300 .enable_reg
= 0x75038,
1301 .enable_mask
= BIT(0),
1302 .hw
.init
= &(struct clk_init_data
){
1303 .name
= "gcc_sys_noc_ufs_axi_clk",
1304 .parent_names
= (const char *[]){ "ufs_axi_clk_src" },
1306 .flags
= CLK_SET_RATE_PARENT
,
1307 .ops
= &clk_branch2_ops
,
1312 static struct clk_branch gcc_periph_noc_usb20_ahb_clk
= {
1315 .enable_reg
= 0x6010,
1316 .enable_mask
= BIT(0),
1317 .hw
.init
= &(struct clk_init_data
){
1318 .name
= "gcc_periph_noc_usb20_ahb_clk",
1319 .parent_names
= (const char *[]){ "usb20_master_clk_src" },
1321 .flags
= CLK_SET_RATE_PARENT
,
1322 .ops
= &clk_branch2_ops
,
1327 static struct clk_branch gcc_mmss_noc_cfg_ahb_clk
= {
1330 .enable_reg
= 0x9008,
1331 .enable_mask
= BIT(0),
1332 .hw
.init
= &(struct clk_init_data
){
1333 .name
= "gcc_mmss_noc_cfg_ahb_clk",
1334 .parent_names
= (const char *[]){ "config_noc_clk_src" },
1336 .flags
= CLK_SET_RATE_PARENT
| CLK_IGNORE_UNUSED
,
1337 .ops
= &clk_branch2_ops
,
1342 static struct clk_branch gcc_mmss_bimc_gfx_clk
= {
1345 .enable_reg
= 0x9010,
1346 .enable_mask
= BIT(0),
1347 .hw
.init
= &(struct clk_init_data
){
1348 .name
= "gcc_mmss_bimc_gfx_clk",
1349 .flags
= CLK_SET_RATE_PARENT
,
1350 .ops
= &clk_branch2_ops
,
1355 static struct clk_branch gcc_usb30_master_clk
= {
1356 .halt_reg
= 0x0f008,
1358 .enable_reg
= 0x0f008,
1359 .enable_mask
= BIT(0),
1360 .hw
.init
= &(struct clk_init_data
){
1361 .name
= "gcc_usb30_master_clk",
1362 .parent_names
= (const char *[]){ "usb30_master_clk_src" },
1364 .flags
= CLK_SET_RATE_PARENT
,
1365 .ops
= &clk_branch2_ops
,
1370 static struct clk_branch gcc_usb30_sleep_clk
= {
1371 .halt_reg
= 0x0f00c,
1373 .enable_reg
= 0x0f00c,
1374 .enable_mask
= BIT(0),
1375 .hw
.init
= &(struct clk_init_data
){
1376 .name
= "gcc_usb30_sleep_clk",
1377 .parent_names
= (const char *[]){ "gcc_sleep_clk_src" },
1379 .flags
= CLK_SET_RATE_PARENT
,
1380 .ops
= &clk_branch2_ops
,
1385 static struct clk_branch gcc_usb30_mock_utmi_clk
= {
1386 .halt_reg
= 0x0f010,
1388 .enable_reg
= 0x0f010,
1389 .enable_mask
= BIT(0),
1390 .hw
.init
= &(struct clk_init_data
){
1391 .name
= "gcc_usb30_mock_utmi_clk",
1392 .parent_names
= (const char *[]){ "usb30_mock_utmi_clk_src" },
1394 .flags
= CLK_SET_RATE_PARENT
,
1395 .ops
= &clk_branch2_ops
,
1400 static struct clk_branch gcc_usb3_phy_aux_clk
= {
1401 .halt_reg
= 0x50000,
1403 .enable_reg
= 0x50000,
1404 .enable_mask
= BIT(0),
1405 .hw
.init
= &(struct clk_init_data
){
1406 .name
= "gcc_usb3_phy_aux_clk",
1407 .parent_names
= (const char *[]){ "usb3_phy_aux_clk_src" },
1409 .flags
= CLK_SET_RATE_PARENT
,
1410 .ops
= &clk_branch2_ops
,
1415 static struct clk_branch gcc_usb3_phy_pipe_clk
= {
1416 .halt_reg
= 0x50004,
1418 .enable_reg
= 0x50004,
1419 .enable_mask
= BIT(0),
1420 .hw
.init
= &(struct clk_init_data
){
1421 .name
= "gcc_usb3_phy_pipe_clk",
1422 .parent_names
= (const char *[]){ "usb3_phy_pipe_clk_src" },
1424 .flags
= CLK_SET_RATE_PARENT
,
1425 .ops
= &clk_branch2_ops
,
1430 static struct clk_branch gcc_usb20_master_clk
= {
1431 .halt_reg
= 0x12004,
1433 .enable_reg
= 0x12004,
1434 .enable_mask
= BIT(0),
1435 .hw
.init
= &(struct clk_init_data
){
1436 .name
= "gcc_usb20_master_clk",
1437 .parent_names
= (const char *[]){ "usb20_master_clk_src" },
1439 .flags
= CLK_SET_RATE_PARENT
,
1440 .ops
= &clk_branch2_ops
,
1445 static struct clk_branch gcc_usb20_sleep_clk
= {
1446 .halt_reg
= 0x12008,
1448 .enable_reg
= 0x12008,
1449 .enable_mask
= BIT(0),
1450 .hw
.init
= &(struct clk_init_data
){
1451 .name
= "gcc_usb20_sleep_clk",
1452 .parent_names
= (const char *[]){ "gcc_sleep_clk_src" },
1454 .flags
= CLK_SET_RATE_PARENT
,
1455 .ops
= &clk_branch2_ops
,
1460 static struct clk_branch gcc_usb20_mock_utmi_clk
= {
1461 .halt_reg
= 0x1200c,
1463 .enable_reg
= 0x1200c,
1464 .enable_mask
= BIT(0),
1465 .hw
.init
= &(struct clk_init_data
){
1466 .name
= "gcc_usb20_mock_utmi_clk",
1467 .parent_names
= (const char *[]){ "usb20_mock_utmi_clk_src" },
1469 .flags
= CLK_SET_RATE_PARENT
,
1470 .ops
= &clk_branch2_ops
,
1475 static struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk
= {
1476 .halt_reg
= 0x6a004,
1478 .enable_reg
= 0x6a004,
1479 .enable_mask
= BIT(0),
1480 .hw
.init
= &(struct clk_init_data
){
1481 .name
= "gcc_usb_phy_cfg_ahb2phy_clk",
1482 .parent_names
= (const char *[]){ "periph_noc_clk_src" },
1484 .flags
= CLK_SET_RATE_PARENT
,
1485 .ops
= &clk_branch2_ops
,
1490 static struct clk_branch gcc_sdcc1_apps_clk
= {
1491 .halt_reg
= 0x13004,
1493 .enable_reg
= 0x13004,
1494 .enable_mask
= BIT(0),
1495 .hw
.init
= &(struct clk_init_data
){
1496 .name
= "gcc_sdcc1_apps_clk",
1497 .parent_names
= (const char *[]){ "sdcc1_apps_clk_src" },
1499 .flags
= CLK_SET_RATE_PARENT
,
1500 .ops
= &clk_branch2_ops
,
1505 static struct clk_branch gcc_sdcc1_ahb_clk
= {
1506 .halt_reg
= 0x13008,
1508 .enable_reg
= 0x13008,
1509 .enable_mask
= BIT(0),
1510 .hw
.init
= &(struct clk_init_data
){
1511 .name
= "gcc_sdcc1_ahb_clk",
1512 .parent_names
= (const char *[]){ "periph_noc_clk_src" },
1514 .flags
= CLK_SET_RATE_PARENT
,
1515 .ops
= &clk_branch2_ops
,
1520 static struct clk_branch gcc_sdcc1_ice_core_clk
= {
1521 .halt_reg
= 0x13038,
1523 .enable_reg
= 0x13038,
1524 .enable_mask
= BIT(0),
1525 .hw
.init
= &(struct clk_init_data
){
1526 .name
= "gcc_sdcc1_ice_core_clk",
1527 .parent_names
= (const char *[]){ "sdcc1_ice_core_clk_src" },
1529 .flags
= CLK_SET_RATE_PARENT
,
1530 .ops
= &clk_branch2_ops
,
1535 static struct clk_branch gcc_sdcc2_apps_clk
= {
1536 .halt_reg
= 0x14004,
1538 .enable_reg
= 0x14004,
1539 .enable_mask
= BIT(0),
1540 .hw
.init
= &(struct clk_init_data
){
1541 .name
= "gcc_sdcc2_apps_clk",
1542 .parent_names
= (const char *[]){ "sdcc2_apps_clk_src" },
1544 .flags
= CLK_SET_RATE_PARENT
,
1545 .ops
= &clk_branch2_ops
,
1550 static struct clk_branch gcc_sdcc2_ahb_clk
= {
1551 .halt_reg
= 0x14008,
1553 .enable_reg
= 0x14008,
1554 .enable_mask
= BIT(0),
1555 .hw
.init
= &(struct clk_init_data
){
1556 .name
= "gcc_sdcc2_ahb_clk",
1557 .parent_names
= (const char *[]){ "periph_noc_clk_src" },
1559 .flags
= CLK_SET_RATE_PARENT
,
1560 .ops
= &clk_branch2_ops
,
1565 static struct clk_branch gcc_sdcc3_apps_clk
= {
1566 .halt_reg
= 0x15004,
1568 .enable_reg
= 0x15004,
1569 .enable_mask
= BIT(0),
1570 .hw
.init
= &(struct clk_init_data
){
1571 .name
= "gcc_sdcc3_apps_clk",
1572 .parent_names
= (const char *[]){ "sdcc3_apps_clk_src" },
1574 .flags
= CLK_SET_RATE_PARENT
,
1575 .ops
= &clk_branch2_ops
,
1580 static struct clk_branch gcc_sdcc3_ahb_clk
= {
1581 .halt_reg
= 0x15008,
1583 .enable_reg
= 0x15008,
1584 .enable_mask
= BIT(0),
1585 .hw
.init
= &(struct clk_init_data
){
1586 .name
= "gcc_sdcc3_ahb_clk",
1587 .parent_names
= (const char *[]){ "periph_noc_clk_src" },
1589 .flags
= CLK_SET_RATE_PARENT
,
1590 .ops
= &clk_branch2_ops
,
1595 static struct clk_branch gcc_sdcc4_apps_clk
= {
1596 .halt_reg
= 0x16004,
1598 .enable_reg
= 0x16004,
1599 .enable_mask
= BIT(0),
1600 .hw
.init
= &(struct clk_init_data
){
1601 .name
= "gcc_sdcc4_apps_clk",
1602 .parent_names
= (const char *[]){ "sdcc4_apps_clk_src" },
1604 .flags
= CLK_SET_RATE_PARENT
,
1605 .ops
= &clk_branch2_ops
,
1610 static struct clk_branch gcc_sdcc4_ahb_clk
= {
1611 .halt_reg
= 0x16008,
1613 .enable_reg
= 0x16008,
1614 .enable_mask
= BIT(0),
1615 .hw
.init
= &(struct clk_init_data
){
1616 .name
= "gcc_sdcc4_ahb_clk",
1617 .parent_names
= (const char *[]){ "periph_noc_clk_src" },
1619 .flags
= CLK_SET_RATE_PARENT
,
1620 .ops
= &clk_branch2_ops
,
1625 static struct clk_branch gcc_blsp1_ahb_clk
= {
1626 .halt_reg
= 0x17004,
1627 .halt_check
= BRANCH_HALT_VOTED
,
1629 .enable_reg
= 0x52004,
1630 .enable_mask
= BIT(17),
1631 .hw
.init
= &(struct clk_init_data
){
1632 .name
= "gcc_blsp1_ahb_clk",
1633 .parent_names
= (const char *[]){ "periph_noc_clk_src" },
1635 .flags
= CLK_SET_RATE_PARENT
,
1636 .ops
= &clk_branch2_ops
,
1641 static struct clk_branch gcc_blsp1_sleep_clk
= {
1642 .halt_reg
= 0x17008,
1643 .halt_check
= BRANCH_HALT_VOTED
,
1645 .enable_reg
= 0x52004,
1646 .enable_mask
= BIT(16),
1647 .hw
.init
= &(struct clk_init_data
){
1648 .name
= "gcc_blsp1_sleep_clk",
1649 .parent_names
= (const char *[]){ "gcc_sleep_clk_src" },
1651 .flags
= CLK_SET_RATE_PARENT
,
1652 .ops
= &clk_branch2_ops
,
1657 static struct clk_branch gcc_blsp1_qup1_spi_apps_clk
= {
1658 .halt_reg
= 0x19004,
1660 .enable_reg
= 0x19004,
1661 .enable_mask
= BIT(0),
1662 .hw
.init
= &(struct clk_init_data
){
1663 .name
= "gcc_blsp1_qup1_spi_apps_clk",
1664 .parent_names
= (const char *[]){ "blsp1_qup1_spi_apps_clk_src" },
1666 .flags
= CLK_SET_RATE_PARENT
,
1667 .ops
= &clk_branch2_ops
,
1672 static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk
= {
1673 .halt_reg
= 0x19008,
1675 .enable_reg
= 0x19008,
1676 .enable_mask
= BIT(0),
1677 .hw
.init
= &(struct clk_init_data
){
1678 .name
= "gcc_blsp1_qup1_i2c_apps_clk",
1679 .parent_names
= (const char *[]){ "blsp1_qup1_i2c_apps_clk_src" },
1681 .flags
= CLK_SET_RATE_PARENT
,
1682 .ops
= &clk_branch2_ops
,
1687 static struct clk_branch gcc_blsp1_uart1_apps_clk
= {
1688 .halt_reg
= 0x1a004,
1690 .enable_reg
= 0x1a004,
1691 .enable_mask
= BIT(0),
1692 .hw
.init
= &(struct clk_init_data
){
1693 .name
= "gcc_blsp1_uart1_apps_clk",
1694 .parent_names
= (const char *[]){ "blsp1_uart1_apps_clk_src" },
1696 .flags
= CLK_SET_RATE_PARENT
,
1697 .ops
= &clk_branch2_ops
,
1702 static struct clk_branch gcc_blsp1_qup2_spi_apps_clk
= {
1703 .halt_reg
= 0x1b004,
1705 .enable_reg
= 0x1b004,
1706 .enable_mask
= BIT(0),
1707 .hw
.init
= &(struct clk_init_data
){
1708 .name
= "gcc_blsp1_qup2_spi_apps_clk",
1709 .parent_names
= (const char *[]){ "blsp1_qup2_spi_apps_clk_src" },
1711 .flags
= CLK_SET_RATE_PARENT
,
1712 .ops
= &clk_branch2_ops
,
1717 static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk
= {
1718 .halt_reg
= 0x1b008,
1720 .enable_reg
= 0x1b008,
1721 .enable_mask
= BIT(0),
1722 .hw
.init
= &(struct clk_init_data
){
1723 .name
= "gcc_blsp1_qup2_i2c_apps_clk",
1724 .parent_names
= (const char *[]){ "blsp1_qup2_i2c_apps_clk_src" },
1726 .flags
= CLK_SET_RATE_PARENT
,
1727 .ops
= &clk_branch2_ops
,
1732 static struct clk_branch gcc_blsp1_uart2_apps_clk
= {
1733 .halt_reg
= 0x1c004,
1735 .enable_reg
= 0x1c004,
1736 .enable_mask
= BIT(0),
1737 .hw
.init
= &(struct clk_init_data
){
1738 .name
= "gcc_blsp1_uart2_apps_clk",
1739 .parent_names
= (const char *[]){ "blsp1_uart2_apps_clk_src" },
1741 .flags
= CLK_SET_RATE_PARENT
,
1742 .ops
= &clk_branch2_ops
,
1747 static struct clk_branch gcc_blsp1_qup3_spi_apps_clk
= {
1748 .halt_reg
= 0x1d004,
1750 .enable_reg
= 0x1d004,
1751 .enable_mask
= BIT(0),
1752 .hw
.init
= &(struct clk_init_data
){
1753 .name
= "gcc_blsp1_qup3_spi_apps_clk",
1754 .parent_names
= (const char *[]){ "blsp1_qup3_spi_apps_clk_src" },
1756 .flags
= CLK_SET_RATE_PARENT
,
1757 .ops
= &clk_branch2_ops
,
1762 static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk
= {
1763 .halt_reg
= 0x1d008,
1765 .enable_reg
= 0x1d008,
1766 .enable_mask
= BIT(0),
1767 .hw
.init
= &(struct clk_init_data
){
1768 .name
= "gcc_blsp1_qup3_i2c_apps_clk",
1769 .parent_names
= (const char *[]){ "blsp1_qup3_i2c_apps_clk_src" },
1771 .flags
= CLK_SET_RATE_PARENT
,
1772 .ops
= &clk_branch2_ops
,
1777 static struct clk_branch gcc_blsp1_uart3_apps_clk
= {
1778 .halt_reg
= 0x1e004,
1780 .enable_reg
= 0x1e004,
1781 .enable_mask
= BIT(0),
1782 .hw
.init
= &(struct clk_init_data
){
1783 .name
= "gcc_blsp1_uart3_apps_clk",
1784 .parent_names
= (const char *[]){ "blsp1_uart3_apps_clk_src" },
1786 .flags
= CLK_SET_RATE_PARENT
,
1787 .ops
= &clk_branch2_ops
,
1792 static struct clk_branch gcc_blsp1_qup4_spi_apps_clk
= {
1793 .halt_reg
= 0x1f004,
1795 .enable_reg
= 0x1f004,
1796 .enable_mask
= BIT(0),
1797 .hw
.init
= &(struct clk_init_data
){
1798 .name
= "gcc_blsp1_qup4_spi_apps_clk",
1799 .parent_names
= (const char *[]){ "blsp1_qup4_spi_apps_clk_src" },
1801 .flags
= CLK_SET_RATE_PARENT
,
1802 .ops
= &clk_branch2_ops
,
1807 static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk
= {
1808 .halt_reg
= 0x1f008,
1810 .enable_reg
= 0x1f008,
1811 .enable_mask
= BIT(0),
1812 .hw
.init
= &(struct clk_init_data
){
1813 .name
= "gcc_blsp1_qup4_i2c_apps_clk",
1814 .parent_names
= (const char *[]){ "blsp1_qup4_i2c_apps_clk_src" },
1816 .flags
= CLK_SET_RATE_PARENT
,
1817 .ops
= &clk_branch2_ops
,
1822 static struct clk_branch gcc_blsp1_uart4_apps_clk
= {
1823 .halt_reg
= 0x20004,
1825 .enable_reg
= 0x20004,
1826 .enable_mask
= BIT(0),
1827 .hw
.init
= &(struct clk_init_data
){
1828 .name
= "gcc_blsp1_uart4_apps_clk",
1829 .parent_names
= (const char *[]){ "blsp1_uart4_apps_clk_src" },
1831 .flags
= CLK_SET_RATE_PARENT
,
1832 .ops
= &clk_branch2_ops
,
1837 static struct clk_branch gcc_blsp1_qup5_spi_apps_clk
= {
1838 .halt_reg
= 0x21004,
1840 .enable_reg
= 0x21004,
1841 .enable_mask
= BIT(0),
1842 .hw
.init
= &(struct clk_init_data
){
1843 .name
= "gcc_blsp1_qup5_spi_apps_clk",
1844 .parent_names
= (const char *[]){ "blsp1_qup5_spi_apps_clk_src" },
1846 .flags
= CLK_SET_RATE_PARENT
,
1847 .ops
= &clk_branch2_ops
,
1852 static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk
= {
1853 .halt_reg
= 0x21008,
1855 .enable_reg
= 0x21008,
1856 .enable_mask
= BIT(0),
1857 .hw
.init
= &(struct clk_init_data
){
1858 .name
= "gcc_blsp1_qup5_i2c_apps_clk",
1859 .parent_names
= (const char *[]){ "blsp1_qup5_i2c_apps_clk_src" },
1861 .flags
= CLK_SET_RATE_PARENT
,
1862 .ops
= &clk_branch2_ops
,
1867 static struct clk_branch gcc_blsp1_uart5_apps_clk
= {
1868 .halt_reg
= 0x22004,
1870 .enable_reg
= 0x22004,
1871 .enable_mask
= BIT(0),
1872 .hw
.init
= &(struct clk_init_data
){
1873 .name
= "gcc_blsp1_uart5_apps_clk",
1874 .parent_names
= (const char *[]){ "blsp1_uart5_apps_clk_src" },
1876 .flags
= CLK_SET_RATE_PARENT
,
1877 .ops
= &clk_branch2_ops
,
1882 static struct clk_branch gcc_blsp1_qup6_spi_apps_clk
= {
1883 .halt_reg
= 0x23004,
1885 .enable_reg
= 0x23004,
1886 .enable_mask
= BIT(0),
1887 .hw
.init
= &(struct clk_init_data
){
1888 .name
= "gcc_blsp1_qup6_spi_apps_clk",
1889 .parent_names
= (const char *[]){ "blsp1_qup6_spi_apps_clk_src" },
1891 .flags
= CLK_SET_RATE_PARENT
,
1892 .ops
= &clk_branch2_ops
,
1897 static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk
= {
1898 .halt_reg
= 0x23008,
1900 .enable_reg
= 0x23008,
1901 .enable_mask
= BIT(0),
1902 .hw
.init
= &(struct clk_init_data
){
1903 .name
= "gcc_blsp1_qup6_i2c_apps_clk",
1904 .parent_names
= (const char *[]){ "blsp1_qup6_i2c_apps_clk_src" },
1906 .flags
= CLK_SET_RATE_PARENT
,
1907 .ops
= &clk_branch2_ops
,
1912 static struct clk_branch gcc_blsp1_uart6_apps_clk
= {
1913 .halt_reg
= 0x24004,
1915 .enable_reg
= 0x24004,
1916 .enable_mask
= BIT(0),
1917 .hw
.init
= &(struct clk_init_data
){
1918 .name
= "gcc_blsp1_uart6_apps_clk",
1919 .parent_names
= (const char *[]){ "blsp1_uart6_apps_clk_src" },
1921 .flags
= CLK_SET_RATE_PARENT
,
1922 .ops
= &clk_branch2_ops
,
1927 static struct clk_branch gcc_blsp2_ahb_clk
= {
1928 .halt_reg
= 0x25004,
1929 .halt_check
= BRANCH_HALT_VOTED
,
1931 .enable_reg
= 0x52004,
1932 .enable_mask
= BIT(15),
1933 .hw
.init
= &(struct clk_init_data
){
1934 .name
= "gcc_blsp2_ahb_clk",
1935 .parent_names
= (const char *[]){ "periph_noc_clk_src" },
1937 .flags
= CLK_SET_RATE_PARENT
,
1938 .ops
= &clk_branch2_ops
,
1943 static struct clk_branch gcc_blsp2_sleep_clk
= {
1944 .halt_reg
= 0x25008,
1945 .halt_check
= BRANCH_HALT_VOTED
,
1947 .enable_reg
= 0x52004,
1948 .enable_mask
= BIT(14),
1949 .hw
.init
= &(struct clk_init_data
){
1950 .name
= "gcc_blsp2_sleep_clk",
1951 .parent_names
= (const char *[]){ "gcc_sleep_clk_src" },
1953 .flags
= CLK_SET_RATE_PARENT
,
1954 .ops
= &clk_branch2_ops
,
1959 static struct clk_branch gcc_blsp2_qup1_spi_apps_clk
= {
1960 .halt_reg
= 0x26004,
1962 .enable_reg
= 0x26004,
1963 .enable_mask
= BIT(0),
1964 .hw
.init
= &(struct clk_init_data
){
1965 .name
= "gcc_blsp2_qup1_spi_apps_clk",
1966 .parent_names
= (const char *[]){ "blsp2_qup1_spi_apps_clk_src" },
1968 .flags
= CLK_SET_RATE_PARENT
,
1969 .ops
= &clk_branch2_ops
,
1974 static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk
= {
1975 .halt_reg
= 0x26008,
1977 .enable_reg
= 0x26008,
1978 .enable_mask
= BIT(0),
1979 .hw
.init
= &(struct clk_init_data
){
1980 .name
= "gcc_blsp2_qup1_i2c_apps_clk",
1981 .parent_names
= (const char *[]){ "blsp2_qup1_i2c_apps_clk_src" },
1983 .flags
= CLK_SET_RATE_PARENT
,
1984 .ops
= &clk_branch2_ops
,
1989 static struct clk_branch gcc_blsp2_uart1_apps_clk
= {
1990 .halt_reg
= 0x27004,
1992 .enable_reg
= 0x27004,
1993 .enable_mask
= BIT(0),
1994 .hw
.init
= &(struct clk_init_data
){
1995 .name
= "gcc_blsp2_uart1_apps_clk",
1996 .parent_names
= (const char *[]){ "blsp2_uart1_apps_clk_src" },
1998 .flags
= CLK_SET_RATE_PARENT
,
1999 .ops
= &clk_branch2_ops
,
2004 static struct clk_branch gcc_blsp2_qup2_spi_apps_clk
= {
2005 .halt_reg
= 0x28004,
2007 .enable_reg
= 0x28004,
2008 .enable_mask
= BIT(0),
2009 .hw
.init
= &(struct clk_init_data
){
2010 .name
= "gcc_blsp2_qup2_spi_apps_clk",
2011 .parent_names
= (const char *[]){ "blsp2_qup2_spi_apps_clk_src" },
2013 .flags
= CLK_SET_RATE_PARENT
,
2014 .ops
= &clk_branch2_ops
,
2019 static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk
= {
2020 .halt_reg
= 0x28008,
2022 .enable_reg
= 0x28008,
2023 .enable_mask
= BIT(0),
2024 .hw
.init
= &(struct clk_init_data
){
2025 .name
= "gcc_blsp2_qup2_i2c_apps_clk",
2026 .parent_names
= (const char *[]){ "blsp2_qup2_i2c_apps_clk_src" },
2028 .flags
= CLK_SET_RATE_PARENT
,
2029 .ops
= &clk_branch2_ops
,
2034 static struct clk_branch gcc_blsp2_uart2_apps_clk
= {
2035 .halt_reg
= 0x29004,
2037 .enable_reg
= 0x29004,
2038 .enable_mask
= BIT(0),
2039 .hw
.init
= &(struct clk_init_data
){
2040 .name
= "gcc_blsp2_uart2_apps_clk",
2041 .parent_names
= (const char *[]){ "blsp2_uart2_apps_clk_src" },
2043 .flags
= CLK_SET_RATE_PARENT
,
2044 .ops
= &clk_branch2_ops
,
2049 static struct clk_branch gcc_blsp2_qup3_spi_apps_clk
= {
2050 .halt_reg
= 0x2a004,
2052 .enable_reg
= 0x2a004,
2053 .enable_mask
= BIT(0),
2054 .hw
.init
= &(struct clk_init_data
){
2055 .name
= "gcc_blsp2_qup3_spi_apps_clk",
2056 .parent_names
= (const char *[]){ "blsp2_qup3_spi_apps_clk_src" },
2058 .flags
= CLK_SET_RATE_PARENT
,
2059 .ops
= &clk_branch2_ops
,
2064 static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk
= {
2065 .halt_reg
= 0x2a008,
2067 .enable_reg
= 0x2a008,
2068 .enable_mask
= BIT(0),
2069 .hw
.init
= &(struct clk_init_data
){
2070 .name
= "gcc_blsp2_qup3_i2c_apps_clk",
2071 .parent_names
= (const char *[]){ "blsp2_qup3_i2c_apps_clk_src" },
2073 .flags
= CLK_SET_RATE_PARENT
,
2074 .ops
= &clk_branch2_ops
,
2079 static struct clk_branch gcc_blsp2_uart3_apps_clk
= {
2080 .halt_reg
= 0x2b004,
2082 .enable_reg
= 0x2b004,
2083 .enable_mask
= BIT(0),
2084 .hw
.init
= &(struct clk_init_data
){
2085 .name
= "gcc_blsp2_uart3_apps_clk",
2086 .parent_names
= (const char *[]){ "blsp2_uart3_apps_clk_src" },
2088 .flags
= CLK_SET_RATE_PARENT
,
2089 .ops
= &clk_branch2_ops
,
2094 static struct clk_branch gcc_blsp2_qup4_spi_apps_clk
= {
2095 .halt_reg
= 0x2c004,
2097 .enable_reg
= 0x2c004,
2098 .enable_mask
= BIT(0),
2099 .hw
.init
= &(struct clk_init_data
){
2100 .name
= "gcc_blsp2_qup4_spi_apps_clk",
2101 .parent_names
= (const char *[]){ "blsp2_qup4_spi_apps_clk_src" },
2103 .flags
= CLK_SET_RATE_PARENT
,
2104 .ops
= &clk_branch2_ops
,
2109 static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk
= {
2110 .halt_reg
= 0x2c008,
2112 .enable_reg
= 0x2c008,
2113 .enable_mask
= BIT(0),
2114 .hw
.init
= &(struct clk_init_data
){
2115 .name
= "gcc_blsp2_qup4_i2c_apps_clk",
2116 .parent_names
= (const char *[]){ "blsp2_qup4_i2c_apps_clk_src" },
2118 .flags
= CLK_SET_RATE_PARENT
,
2119 .ops
= &clk_branch2_ops
,
2124 static struct clk_branch gcc_blsp2_uart4_apps_clk
= {
2125 .halt_reg
= 0x2d004,
2127 .enable_reg
= 0x2d004,
2128 .enable_mask
= BIT(0),
2129 .hw
.init
= &(struct clk_init_data
){
2130 .name
= "gcc_blsp2_uart4_apps_clk",
2131 .parent_names
= (const char *[]){ "blsp2_uart4_apps_clk_src" },
2133 .flags
= CLK_SET_RATE_PARENT
,
2134 .ops
= &clk_branch2_ops
,
2139 static struct clk_branch gcc_blsp2_qup5_spi_apps_clk
= {
2140 .halt_reg
= 0x2e004,
2142 .enable_reg
= 0x2e004,
2143 .enable_mask
= BIT(0),
2144 .hw
.init
= &(struct clk_init_data
){
2145 .name
= "gcc_blsp2_qup5_spi_apps_clk",
2146 .parent_names
= (const char *[]){ "blsp2_qup5_spi_apps_clk_src" },
2148 .flags
= CLK_SET_RATE_PARENT
,
2149 .ops
= &clk_branch2_ops
,
2154 static struct clk_branch gcc_blsp2_qup5_i2c_apps_clk
= {
2155 .halt_reg
= 0x2e008,
2157 .enable_reg
= 0x2e008,
2158 .enable_mask
= BIT(0),
2159 .hw
.init
= &(struct clk_init_data
){
2160 .name
= "gcc_blsp2_qup5_i2c_apps_clk",
2161 .parent_names
= (const char *[]){ "blsp2_qup5_i2c_apps_clk_src" },
2163 .flags
= CLK_SET_RATE_PARENT
,
2164 .ops
= &clk_branch2_ops
,
2169 static struct clk_branch gcc_blsp2_uart5_apps_clk
= {
2170 .halt_reg
= 0x2f004,
2172 .enable_reg
= 0x2f004,
2173 .enable_mask
= BIT(0),
2174 .hw
.init
= &(struct clk_init_data
){
2175 .name
= "gcc_blsp2_uart5_apps_clk",
2176 .parent_names
= (const char *[]){ "blsp2_uart5_apps_clk_src" },
2178 .flags
= CLK_SET_RATE_PARENT
,
2179 .ops
= &clk_branch2_ops
,
2184 static struct clk_branch gcc_blsp2_qup6_spi_apps_clk
= {
2185 .halt_reg
= 0x30004,
2187 .enable_reg
= 0x30004,
2188 .enable_mask
= BIT(0),
2189 .hw
.init
= &(struct clk_init_data
){
2190 .name
= "gcc_blsp2_qup6_spi_apps_clk",
2191 .parent_names
= (const char *[]){ "blsp2_qup6_spi_apps_clk_src" },
2193 .flags
= CLK_SET_RATE_PARENT
,
2194 .ops
= &clk_branch2_ops
,
2199 static struct clk_branch gcc_blsp2_qup6_i2c_apps_clk
= {
2200 .halt_reg
= 0x30008,
2202 .enable_reg
= 0x30008,
2203 .enable_mask
= BIT(0),
2204 .hw
.init
= &(struct clk_init_data
){
2205 .name
= "gcc_blsp2_qup6_i2c_apps_clk",
2206 .parent_names
= (const char *[]){ "blsp2_qup6_i2c_apps_clk_src" },
2208 .flags
= CLK_SET_RATE_PARENT
,
2209 .ops
= &clk_branch2_ops
,
2214 static struct clk_branch gcc_blsp2_uart6_apps_clk
= {
2215 .halt_reg
= 0x31004,
2217 .enable_reg
= 0x31004,
2218 .enable_mask
= BIT(0),
2219 .hw
.init
= &(struct clk_init_data
){
2220 .name
= "gcc_blsp2_uart6_apps_clk",
2221 .parent_names
= (const char *[]){ "blsp2_uart6_apps_clk_src" },
2223 .flags
= CLK_SET_RATE_PARENT
,
2224 .ops
= &clk_branch2_ops
,
2229 static struct clk_branch gcc_pdm_ahb_clk
= {
2230 .halt_reg
= 0x33004,
2232 .enable_reg
= 0x33004,
2233 .enable_mask
= BIT(0),
2234 .hw
.init
= &(struct clk_init_data
){
2235 .name
= "gcc_pdm_ahb_clk",
2236 .parent_names
= (const char *[]){ "periph_noc_clk_src" },
2238 .flags
= CLK_SET_RATE_PARENT
,
2239 .ops
= &clk_branch2_ops
,
2244 static struct clk_branch gcc_pdm2_clk
= {
2245 .halt_reg
= 0x3300c,
2247 .enable_reg
= 0x3300c,
2248 .enable_mask
= BIT(0),
2249 .hw
.init
= &(struct clk_init_data
){
2250 .name
= "gcc_pdm2_clk",
2251 .parent_names
= (const char *[]){ "pdm2_clk_src" },
2253 .flags
= CLK_SET_RATE_PARENT
,
2254 .ops
= &clk_branch2_ops
,
2259 static struct clk_branch gcc_prng_ahb_clk
= {
2260 .halt_reg
= 0x34004,
2261 .halt_check
= BRANCH_HALT_VOTED
,
2263 .enable_reg
= 0x52004,
2264 .enable_mask
= BIT(13),
2265 .hw
.init
= &(struct clk_init_data
){
2266 .name
= "gcc_prng_ahb_clk",
2267 .parent_names
= (const char *[]){ "config_noc_clk_src" },
2269 .flags
= CLK_SET_RATE_PARENT
,
2270 .ops
= &clk_branch2_ops
,
2275 static struct clk_branch gcc_tsif_ahb_clk
= {
2276 .halt_reg
= 0x36004,
2278 .enable_reg
= 0x36004,
2279 .enable_mask
= BIT(0),
2280 .hw
.init
= &(struct clk_init_data
){
2281 .name
= "gcc_tsif_ahb_clk",
2282 .parent_names
= (const char *[]){ "periph_noc_clk_src" },
2284 .flags
= CLK_SET_RATE_PARENT
,
2285 .ops
= &clk_branch2_ops
,
2290 static struct clk_branch gcc_tsif_ref_clk
= {
2291 .halt_reg
= 0x36008,
2293 .enable_reg
= 0x36008,
2294 .enable_mask
= BIT(0),
2295 .hw
.init
= &(struct clk_init_data
){
2296 .name
= "gcc_tsif_ref_clk",
2297 .parent_names
= (const char *[]){ "tsif_ref_clk_src" },
2299 .flags
= CLK_SET_RATE_PARENT
,
2300 .ops
= &clk_branch2_ops
,
2305 static struct clk_branch gcc_tsif_inactivity_timers_clk
= {
2306 .halt_reg
= 0x3600c,
2308 .enable_reg
= 0x3600c,
2309 .enable_mask
= BIT(0),
2310 .hw
.init
= &(struct clk_init_data
){
2311 .name
= "gcc_tsif_inactivity_timers_clk",
2312 .parent_names
= (const char *[]){ "gcc_sleep_clk_src" },
2314 .flags
= CLK_SET_RATE_PARENT
,
2315 .ops
= &clk_branch2_ops
,
2320 static struct clk_branch gcc_boot_rom_ahb_clk
= {
2321 .halt_reg
= 0x38004,
2322 .halt_check
= BRANCH_HALT_VOTED
,
2324 .enable_reg
= 0x52004,
2325 .enable_mask
= BIT(10),
2326 .hw
.init
= &(struct clk_init_data
){
2327 .name
= "gcc_boot_rom_ahb_clk",
2328 .parent_names
= (const char *[]){ "config_noc_clk_src" },
2330 .flags
= CLK_SET_RATE_PARENT
,
2331 .ops
= &clk_branch2_ops
,
2336 static struct clk_branch gcc_bimc_gfx_clk
= {
2337 .halt_reg
= 0x46018,
2339 .enable_reg
= 0x46018,
2340 .enable_mask
= BIT(0),
2341 .hw
.init
= &(struct clk_init_data
){
2342 .name
= "gcc_bimc_gfx_clk",
2343 .flags
= CLK_SET_RATE_PARENT
,
2344 .ops
= &clk_branch2_ops
,
2349 static struct clk_branch gcc_hmss_rbcpr_clk
= {
2350 .halt_reg
= 0x4800c,
2352 .enable_reg
= 0x4800c,
2353 .enable_mask
= BIT(0),
2354 .hw
.init
= &(struct clk_init_data
){
2355 .name
= "gcc_hmss_rbcpr_clk",
2356 .parent_names
= (const char *[]){ "hmss_rbcpr_clk_src" },
2358 .flags
= CLK_SET_RATE_PARENT
,
2359 .ops
= &clk_branch2_ops
,
2364 static struct clk_branch gcc_gp1_clk
= {
2365 .halt_reg
= 0x64000,
2367 .enable_reg
= 0x64000,
2368 .enable_mask
= BIT(0),
2369 .hw
.init
= &(struct clk_init_data
){
2370 .name
= "gcc_gp1_clk",
2371 .parent_names
= (const char *[]){ "gp1_clk_src" },
2373 .flags
= CLK_SET_RATE_PARENT
,
2374 .ops
= &clk_branch2_ops
,
2379 static struct clk_branch gcc_gp2_clk
= {
2380 .halt_reg
= 0x65000,
2382 .enable_reg
= 0x65000,
2383 .enable_mask
= BIT(0),
2384 .hw
.init
= &(struct clk_init_data
){
2385 .name
= "gcc_gp2_clk",
2386 .parent_names
= (const char *[]){ "gp2_clk_src" },
2388 .flags
= CLK_SET_RATE_PARENT
,
2389 .ops
= &clk_branch2_ops
,
2394 static struct clk_branch gcc_gp3_clk
= {
2395 .halt_reg
= 0x66000,
2397 .enable_reg
= 0x66000,
2398 .enable_mask
= BIT(0),
2399 .hw
.init
= &(struct clk_init_data
){
2400 .name
= "gcc_gp3_clk",
2401 .parent_names
= (const char *[]){ "gp3_clk_src" },
2403 .flags
= CLK_SET_RATE_PARENT
,
2404 .ops
= &clk_branch2_ops
,
2409 static struct clk_branch gcc_pcie_0_slv_axi_clk
= {
2410 .halt_reg
= 0x6b008,
2412 .enable_reg
= 0x6b008,
2413 .enable_mask
= BIT(0),
2414 .hw
.init
= &(struct clk_init_data
){
2415 .name
= "gcc_pcie_0_slv_axi_clk",
2416 .parent_names
= (const char *[]){ "system_noc_clk_src" },
2418 .flags
= CLK_SET_RATE_PARENT
,
2419 .ops
= &clk_branch2_ops
,
2424 static struct clk_branch gcc_pcie_0_mstr_axi_clk
= {
2425 .halt_reg
= 0x6b00c,
2427 .enable_reg
= 0x6b00c,
2428 .enable_mask
= BIT(0),
2429 .hw
.init
= &(struct clk_init_data
){
2430 .name
= "gcc_pcie_0_mstr_axi_clk",
2431 .parent_names
= (const char *[]){ "system_noc_clk_src" },
2433 .flags
= CLK_SET_RATE_PARENT
,
2434 .ops
= &clk_branch2_ops
,
2439 static struct clk_branch gcc_pcie_0_cfg_ahb_clk
= {
2440 .halt_reg
= 0x6b010,
2442 .enable_reg
= 0x6b010,
2443 .enable_mask
= BIT(0),
2444 .hw
.init
= &(struct clk_init_data
){
2445 .name
= "gcc_pcie_0_cfg_ahb_clk",
2446 .parent_names
= (const char *[]){ "config_noc_clk_src" },
2448 .flags
= CLK_SET_RATE_PARENT
,
2449 .ops
= &clk_branch2_ops
,
2454 static struct clk_branch gcc_pcie_0_aux_clk
= {
2455 .halt_reg
= 0x6b014,
2457 .enable_reg
= 0x6b014,
2458 .enable_mask
= BIT(0),
2459 .hw
.init
= &(struct clk_init_data
){
2460 .name
= "gcc_pcie_0_aux_clk",
2461 .parent_names
= (const char *[]){ "pcie_aux_clk_src" },
2463 .flags
= CLK_SET_RATE_PARENT
,
2464 .ops
= &clk_branch2_ops
,
2469 static struct clk_branch gcc_pcie_0_pipe_clk
= {
2470 .halt_reg
= 0x6b018,
2472 .enable_reg
= 0x6b018,
2473 .enable_mask
= BIT(0),
2474 .hw
.init
= &(struct clk_init_data
){
2475 .name
= "gcc_pcie_0_pipe_clk",
2476 .parent_names
= (const char *[]){ "pcie_0_pipe_clk_src" },
2478 .flags
= CLK_SET_RATE_PARENT
,
2479 .ops
= &clk_branch2_ops
,
2484 static struct clk_branch gcc_pcie_1_slv_axi_clk
= {
2485 .halt_reg
= 0x6d008,
2487 .enable_reg
= 0x6d008,
2488 .enable_mask
= BIT(0),
2489 .hw
.init
= &(struct clk_init_data
){
2490 .name
= "gcc_pcie_1_slv_axi_clk",
2491 .parent_names
= (const char *[]){ "system_noc_clk_src" },
2493 .flags
= CLK_SET_RATE_PARENT
,
2494 .ops
= &clk_branch2_ops
,
2499 static struct clk_branch gcc_pcie_1_mstr_axi_clk
= {
2500 .halt_reg
= 0x6d00c,
2502 .enable_reg
= 0x6d00c,
2503 .enable_mask
= BIT(0),
2504 .hw
.init
= &(struct clk_init_data
){
2505 .name
= "gcc_pcie_1_mstr_axi_clk",
2506 .parent_names
= (const char *[]){ "system_noc_clk_src" },
2508 .flags
= CLK_SET_RATE_PARENT
,
2509 .ops
= &clk_branch2_ops
,
2514 static struct clk_branch gcc_pcie_1_cfg_ahb_clk
= {
2515 .halt_reg
= 0x6d010,
2517 .enable_reg
= 0x6d010,
2518 .enable_mask
= BIT(0),
2519 .hw
.init
= &(struct clk_init_data
){
2520 .name
= "gcc_pcie_1_cfg_ahb_clk",
2521 .parent_names
= (const char *[]){ "config_noc_clk_src" },
2523 .flags
= CLK_SET_RATE_PARENT
,
2524 .ops
= &clk_branch2_ops
,
2529 static struct clk_branch gcc_pcie_1_aux_clk
= {
2530 .halt_reg
= 0x6d014,
2532 .enable_reg
= 0x6d014,
2533 .enable_mask
= BIT(0),
2534 .hw
.init
= &(struct clk_init_data
){
2535 .name
= "gcc_pcie_1_aux_clk",
2536 .parent_names
= (const char *[]){ "pcie_aux_clk_src" },
2538 .flags
= CLK_SET_RATE_PARENT
,
2539 .ops
= &clk_branch2_ops
,
2544 static struct clk_branch gcc_pcie_1_pipe_clk
= {
2545 .halt_reg
= 0x6d018,
2547 .enable_reg
= 0x6d018,
2548 .enable_mask
= BIT(0),
2549 .hw
.init
= &(struct clk_init_data
){
2550 .name
= "gcc_pcie_1_pipe_clk",
2551 .parent_names
= (const char *[]){ "pcie_1_pipe_clk_src" },
2553 .flags
= CLK_SET_RATE_PARENT
,
2554 .ops
= &clk_branch2_ops
,
2559 static struct clk_branch gcc_pcie_2_slv_axi_clk
= {
2560 .halt_reg
= 0x6e008,
2562 .enable_reg
= 0x6e008,
2563 .enable_mask
= BIT(0),
2564 .hw
.init
= &(struct clk_init_data
){
2565 .name
= "gcc_pcie_2_slv_axi_clk",
2566 .parent_names
= (const char *[]){ "system_noc_clk_src" },
2568 .flags
= CLK_SET_RATE_PARENT
,
2569 .ops
= &clk_branch2_ops
,
2574 static struct clk_branch gcc_pcie_2_mstr_axi_clk
= {
2575 .halt_reg
= 0x6e00c,
2577 .enable_reg
= 0x6e00c,
2578 .enable_mask
= BIT(0),
2579 .hw
.init
= &(struct clk_init_data
){
2580 .name
= "gcc_pcie_2_mstr_axi_clk",
2581 .parent_names
= (const char *[]){ "system_noc_clk_src" },
2583 .flags
= CLK_SET_RATE_PARENT
,
2584 .ops
= &clk_branch2_ops
,
2589 static struct clk_branch gcc_pcie_2_cfg_ahb_clk
= {
2590 .halt_reg
= 0x6e010,
2592 .enable_reg
= 0x6e010,
2593 .enable_mask
= BIT(0),
2594 .hw
.init
= &(struct clk_init_data
){
2595 .name
= "gcc_pcie_2_cfg_ahb_clk",
2596 .parent_names
= (const char *[]){ "config_noc_clk_src" },
2598 .flags
= CLK_SET_RATE_PARENT
,
2599 .ops
= &clk_branch2_ops
,
2604 static struct clk_branch gcc_pcie_2_aux_clk
= {
2605 .halt_reg
= 0x6e014,
2607 .enable_reg
= 0x6e014,
2608 .enable_mask
= BIT(0),
2609 .hw
.init
= &(struct clk_init_data
){
2610 .name
= "gcc_pcie_2_aux_clk",
2611 .parent_names
= (const char *[]){ "pcie_aux_clk_src" },
2613 .flags
= CLK_SET_RATE_PARENT
,
2614 .ops
= &clk_branch2_ops
,
2619 static struct clk_branch gcc_pcie_2_pipe_clk
= {
2620 .halt_reg
= 0x6e018,
2622 .enable_reg
= 0x6e018,
2623 .enable_mask
= BIT(0),
2624 .hw
.init
= &(struct clk_init_data
){
2625 .name
= "gcc_pcie_2_pipe_clk",
2626 .parent_names
= (const char *[]){ "pcie_2_pipe_clk_src" },
2628 .flags
= CLK_SET_RATE_PARENT
,
2629 .ops
= &clk_branch2_ops
,
2634 static struct clk_branch gcc_pcie_phy_cfg_ahb_clk
= {
2635 .halt_reg
= 0x6f004,
2637 .enable_reg
= 0x6f004,
2638 .enable_mask
= BIT(0),
2639 .hw
.init
= &(struct clk_init_data
){
2640 .name
= "gcc_pcie_phy_cfg_ahb_clk",
2641 .parent_names
= (const char *[]){ "config_noc_clk_src" },
2643 .flags
= CLK_SET_RATE_PARENT
,
2644 .ops
= &clk_branch2_ops
,
2649 static struct clk_branch gcc_pcie_phy_aux_clk
= {
2650 .halt_reg
= 0x6f008,
2652 .enable_reg
= 0x6f008,
2653 .enable_mask
= BIT(0),
2654 .hw
.init
= &(struct clk_init_data
){
2655 .name
= "gcc_pcie_phy_aux_clk",
2656 .parent_names
= (const char *[]){ "pcie_aux_clk_src" },
2658 .flags
= CLK_SET_RATE_PARENT
,
2659 .ops
= &clk_branch2_ops
,
2664 static struct clk_branch gcc_ufs_axi_clk
= {
2665 .halt_reg
= 0x75008,
2667 .enable_reg
= 0x75008,
2668 .enable_mask
= BIT(0),
2669 .hw
.init
= &(struct clk_init_data
){
2670 .name
= "gcc_ufs_axi_clk",
2671 .parent_names
= (const char *[]){ "ufs_axi_clk_src" },
2673 .flags
= CLK_SET_RATE_PARENT
,
2674 .ops
= &clk_branch2_ops
,
2679 static struct clk_branch gcc_ufs_ahb_clk
= {
2680 .halt_reg
= 0x7500c,
2682 .enable_reg
= 0x7500c,
2683 .enable_mask
= BIT(0),
2684 .hw
.init
= &(struct clk_init_data
){
2685 .name
= "gcc_ufs_ahb_clk",
2686 .parent_names
= (const char *[]){ "config_noc_clk_src" },
2688 .flags
= CLK_SET_RATE_PARENT
,
2689 .ops
= &clk_branch2_ops
,
2694 static struct clk_fixed_factor ufs_tx_cfg_clk_src
= {
2697 .hw
.init
= &(struct clk_init_data
){
2698 .name
= "ufs_tx_cfg_clk_src",
2699 .parent_names
= (const char *[]){ "ufs_axi_clk_src" },
2701 .flags
= CLK_SET_RATE_PARENT
,
2702 .ops
= &clk_fixed_factor_ops
,
2706 static struct clk_branch gcc_ufs_tx_cfg_clk
= {
2707 .halt_reg
= 0x75010,
2709 .enable_reg
= 0x75010,
2710 .enable_mask
= BIT(0),
2711 .hw
.init
= &(struct clk_init_data
){
2712 .name
= "gcc_ufs_tx_cfg_clk",
2713 .parent_names
= (const char *[]){ "ufs_tx_cfg_clk_src" },
2715 .flags
= CLK_SET_RATE_PARENT
,
2716 .ops
= &clk_branch2_ops
,
2721 static struct clk_fixed_factor ufs_rx_cfg_clk_src
= {
2724 .hw
.init
= &(struct clk_init_data
){
2725 .name
= "ufs_rx_cfg_clk_src",
2726 .parent_names
= (const char *[]){ "ufs_axi_clk_src" },
2728 .flags
= CLK_SET_RATE_PARENT
,
2729 .ops
= &clk_fixed_factor_ops
,
2733 static struct clk_branch gcc_hlos1_vote_lpass_core_smmu_clk
= {
2734 .halt_reg
= 0x7d010,
2735 .halt_check
= BRANCH_HALT_VOTED
,
2737 .enable_reg
= 0x7d010,
2738 .enable_mask
= BIT(0),
2739 .hw
.init
= &(struct clk_init_data
){
2740 .name
= "hlos1_vote_lpass_core_smmu_clk",
2741 .ops
= &clk_branch2_ops
,
2746 static struct clk_branch gcc_hlos1_vote_lpass_adsp_smmu_clk
= {
2747 .halt_reg
= 0x7d014,
2748 .halt_check
= BRANCH_HALT_VOTED
,
2750 .enable_reg
= 0x7d014,
2751 .enable_mask
= BIT(0),
2752 .hw
.init
= &(struct clk_init_data
){
2753 .name
= "hlos1_vote_lpass_adsp_smmu_clk",
2754 .ops
= &clk_branch2_ops
,
2759 static struct clk_branch gcc_ufs_rx_cfg_clk
= {
2760 .halt_reg
= 0x75014,
2762 .enable_reg
= 0x75014,
2763 .enable_mask
= BIT(0),
2764 .hw
.init
= &(struct clk_init_data
){
2765 .name
= "gcc_ufs_rx_cfg_clk",
2766 .parent_names
= (const char *[]){ "ufs_rx_cfg_clk_src" },
2768 .flags
= CLK_SET_RATE_PARENT
,
2769 .ops
= &clk_branch2_ops
,
2774 static struct clk_branch gcc_ufs_tx_symbol_0_clk
= {
2775 .halt_reg
= 0x75018,
2777 .enable_reg
= 0x75018,
2778 .enable_mask
= BIT(0),
2779 .hw
.init
= &(struct clk_init_data
){
2780 .name
= "gcc_ufs_tx_symbol_0_clk",
2781 .parent_names
= (const char *[]){ "ufs_tx_symbol_0_clk_src" },
2783 .flags
= CLK_SET_RATE_PARENT
,
2784 .ops
= &clk_branch2_ops
,
2789 static struct clk_branch gcc_ufs_rx_symbol_0_clk
= {
2790 .halt_reg
= 0x7501c,
2792 .enable_reg
= 0x7501c,
2793 .enable_mask
= BIT(0),
2794 .hw
.init
= &(struct clk_init_data
){
2795 .name
= "gcc_ufs_rx_symbol_0_clk",
2796 .parent_names
= (const char *[]){ "ufs_rx_symbol_0_clk_src" },
2798 .flags
= CLK_SET_RATE_PARENT
,
2799 .ops
= &clk_branch2_ops
,
2804 static struct clk_branch gcc_ufs_rx_symbol_1_clk
= {
2805 .halt_reg
= 0x75020,
2807 .enable_reg
= 0x75020,
2808 .enable_mask
= BIT(0),
2809 .hw
.init
= &(struct clk_init_data
){
2810 .name
= "gcc_ufs_rx_symbol_1_clk",
2811 .parent_names
= (const char *[]){ "ufs_rx_symbol_1_clk_src" },
2813 .flags
= CLK_SET_RATE_PARENT
,
2814 .ops
= &clk_branch2_ops
,
2819 static struct clk_fixed_factor ufs_ice_core_postdiv_clk_src
= {
2822 .hw
.init
= &(struct clk_init_data
){
2823 .name
= "ufs_ice_core_postdiv_clk_src",
2824 .parent_names
= (const char *[]){ "ufs_ice_core_clk_src" },
2826 .flags
= CLK_SET_RATE_PARENT
,
2827 .ops
= &clk_fixed_factor_ops
,
2831 static struct clk_branch gcc_ufs_unipro_core_clk
= {
2832 .halt_reg
= 0x7600c,
2834 .enable_reg
= 0x7600c,
2835 .enable_mask
= BIT(0),
2836 .hw
.init
= &(struct clk_init_data
){
2837 .name
= "gcc_ufs_unipro_core_clk",
2838 .parent_names
= (const char *[]){ "ufs_ice_core_postdiv_clk_src" },
2840 .flags
= CLK_SET_RATE_PARENT
,
2841 .ops
= &clk_branch2_ops
,
2846 static struct clk_branch gcc_ufs_ice_core_clk
= {
2847 .halt_reg
= 0x76010,
2849 .enable_reg
= 0x76010,
2850 .enable_mask
= BIT(0),
2851 .hw
.init
= &(struct clk_init_data
){
2852 .name
= "gcc_ufs_ice_core_clk",
2853 .parent_names
= (const char *[]){ "ufs_ice_core_clk_src" },
2855 .flags
= CLK_SET_RATE_PARENT
,
2856 .ops
= &clk_branch2_ops
,
2861 static struct clk_branch gcc_ufs_sys_clk_core_clk
= {
2862 .halt_check
= BRANCH_HALT_DELAY
,
2864 .enable_reg
= 0x76030,
2865 .enable_mask
= BIT(0),
2866 .hw
.init
= &(struct clk_init_data
){
2867 .name
= "gcc_ufs_sys_clk_core_clk",
2868 .ops
= &clk_branch2_ops
,
2873 static struct clk_branch gcc_ufs_tx_symbol_clk_core_clk
= {
2874 .halt_check
= BRANCH_HALT_DELAY
,
2876 .enable_reg
= 0x76034,
2877 .enable_mask
= BIT(0),
2878 .hw
.init
= &(struct clk_init_data
){
2879 .name
= "gcc_ufs_tx_symbol_clk_core_clk",
2880 .ops
= &clk_branch2_ops
,
2885 static struct clk_branch gcc_aggre0_snoc_axi_clk
= {
2886 .halt_reg
= 0x81008,
2888 .enable_reg
= 0x81008,
2889 .enable_mask
= BIT(0),
2890 .hw
.init
= &(struct clk_init_data
){
2891 .name
= "gcc_aggre0_snoc_axi_clk",
2892 .parent_names
= (const char *[]){ "system_noc_clk_src" },
2894 .flags
= CLK_SET_RATE_PARENT
,
2895 .ops
= &clk_branch2_ops
,
2900 static struct clk_branch gcc_aggre0_cnoc_ahb_clk
= {
2901 .halt_reg
= 0x8100c,
2903 .enable_reg
= 0x8100c,
2904 .enable_mask
= BIT(0),
2905 .hw
.init
= &(struct clk_init_data
){
2906 .name
= "gcc_aggre0_cnoc_ahb_clk",
2907 .parent_names
= (const char *[]){ "config_noc_clk_src" },
2909 .flags
= CLK_SET_RATE_PARENT
,
2910 .ops
= &clk_branch2_ops
,
2915 static struct clk_branch gcc_smmu_aggre0_axi_clk
= {
2916 .halt_reg
= 0x81014,
2918 .enable_reg
= 0x81014,
2919 .enable_mask
= BIT(0),
2920 .hw
.init
= &(struct clk_init_data
){
2921 .name
= "gcc_smmu_aggre0_axi_clk",
2922 .parent_names
= (const char *[]){ "system_noc_clk_src" },
2924 .flags
= CLK_SET_RATE_PARENT
,
2925 .ops
= &clk_branch2_ops
,
2930 static struct clk_branch gcc_smmu_aggre0_ahb_clk
= {
2931 .halt_reg
= 0x81018,
2933 .enable_reg
= 0x81018,
2934 .enable_mask
= BIT(0),
2935 .hw
.init
= &(struct clk_init_data
){
2936 .name
= "gcc_smmu_aggre0_ahb_clk",
2937 .parent_names
= (const char *[]){ "config_noc_clk_src" },
2939 .flags
= CLK_SET_RATE_PARENT
,
2940 .ops
= &clk_branch2_ops
,
2945 static struct clk_branch gcc_aggre2_ufs_axi_clk
= {
2946 .halt_reg
= 0x83014,
2948 .enable_reg
= 0x83014,
2949 .enable_mask
= BIT(0),
2950 .hw
.init
= &(struct clk_init_data
){
2951 .name
= "gcc_aggre2_ufs_axi_clk",
2952 .parent_names
= (const char *[]){ "ufs_axi_clk_src" },
2954 .flags
= CLK_SET_RATE_PARENT
,
2955 .ops
= &clk_branch2_ops
,
2960 static struct clk_branch gcc_aggre2_usb3_axi_clk
= {
2961 .halt_reg
= 0x83018,
2963 .enable_reg
= 0x83018,
2964 .enable_mask
= BIT(0),
2965 .hw
.init
= &(struct clk_init_data
){
2966 .name
= "gcc_aggre2_usb3_axi_clk",
2967 .parent_names
= (const char *[]){ "usb30_master_clk_src" },
2969 .flags
= CLK_SET_RATE_PARENT
,
2970 .ops
= &clk_branch2_ops
,
2975 static struct clk_branch gcc_qspi_ahb_clk
= {
2976 .halt_reg
= 0x8b004,
2978 .enable_reg
= 0x8b004,
2979 .enable_mask
= BIT(0),
2980 .hw
.init
= &(struct clk_init_data
){
2981 .name
= "gcc_qspi_ahb_clk",
2982 .parent_names
= (const char *[]){ "periph_noc_clk_src" },
2984 .flags
= CLK_SET_RATE_PARENT
,
2985 .ops
= &clk_branch2_ops
,
2990 static struct clk_branch gcc_qspi_ser_clk
= {
2991 .halt_reg
= 0x8b008,
2993 .enable_reg
= 0x8b008,
2994 .enable_mask
= BIT(0),
2995 .hw
.init
= &(struct clk_init_data
){
2996 .name
= "gcc_qspi_ser_clk",
2997 .parent_names
= (const char *[]){ "qspi_ser_clk_src" },
2999 .flags
= CLK_SET_RATE_PARENT
,
3000 .ops
= &clk_branch2_ops
,
3005 static struct clk_branch gcc_usb3_clkref_clk
= {
3006 .halt_reg
= 0x8800C,
3008 .enable_reg
= 0x8800C,
3009 .enable_mask
= BIT(0),
3010 .hw
.init
= &(struct clk_init_data
){
3011 .name
= "gcc_usb3_clkref_clk",
3012 .parent_names
= (const char *[]){ "xo" },
3014 .ops
= &clk_branch2_ops
,
3019 static struct clk_branch gcc_hdmi_clkref_clk
= {
3020 .halt_reg
= 0x88000,
3022 .enable_reg
= 0x88000,
3023 .enable_mask
= BIT(0),
3024 .hw
.init
= &(struct clk_init_data
){
3025 .name
= "gcc_hdmi_clkref_clk",
3026 .parent_names
= (const char *[]){ "xo" },
3028 .ops
= &clk_branch2_ops
,
3033 static struct clk_branch gcc_ufs_clkref_clk
= {
3034 .halt_reg
= 0x88008,
3036 .enable_reg
= 0x88008,
3037 .enable_mask
= BIT(0),
3038 .hw
.init
= &(struct clk_init_data
){
3039 .name
= "gcc_ufs_clkref_clk",
3040 .parent_names
= (const char *[]){ "xo" },
3042 .ops
= &clk_branch2_ops
,
3047 static struct clk_branch gcc_pcie_clkref_clk
= {
3048 .halt_reg
= 0x88010,
3050 .enable_reg
= 0x88010,
3051 .enable_mask
= BIT(0),
3052 .hw
.init
= &(struct clk_init_data
){
3053 .name
= "gcc_pcie_clkref_clk",
3054 .parent_names
= (const char *[]){ "xo" },
3056 .ops
= &clk_branch2_ops
,
3061 static struct clk_branch gcc_rx2_usb2_clkref_clk
= {
3062 .halt_reg
= 0x88014,
3064 .enable_reg
= 0x88014,
3065 .enable_mask
= BIT(0),
3066 .hw
.init
= &(struct clk_init_data
){
3067 .name
= "gcc_rx2_usb2_clkref_clk",
3068 .parent_names
= (const char *[]){ "xo" },
3070 .ops
= &clk_branch2_ops
,
3075 static struct clk_branch gcc_rx1_usb2_clkref_clk
= {
3076 .halt_reg
= 0x88018,
3078 .enable_reg
= 0x88018,
3079 .enable_mask
= BIT(0),
3080 .hw
.init
= &(struct clk_init_data
){
3081 .name
= "gcc_rx1_usb2_clkref_clk",
3082 .parent_names
= (const char *[]){ "xo" },
3084 .ops
= &clk_branch2_ops
,
3089 static struct clk_hw
*gcc_msm8996_hws
[] = {
3091 &gpll0_early_div
.hw
,
3092 &ufs_tx_cfg_clk_src
.hw
,
3093 &ufs_rx_cfg_clk_src
.hw
,
3094 &ufs_ice_core_postdiv_clk_src
.hw
,
3097 static struct gdsc aggre0_noc_gdsc
= {
3099 .gds_hw_ctrl
= 0x81028,
3101 .name
= "aggre0_noc",
3103 .pwrsts
= PWRSTS_OFF_ON
,
3107 static struct gdsc hlos1_vote_aggre0_noc_gdsc
= {
3110 .name
= "hlos1_vote_aggre0_noc",
3112 .pwrsts
= PWRSTS_OFF_ON
,
3116 static struct gdsc hlos1_vote_lpass_adsp_gdsc
= {
3119 .name
= "hlos1_vote_lpass_adsp",
3121 .pwrsts
= PWRSTS_OFF_ON
,
3125 static struct gdsc hlos1_vote_lpass_core_gdsc
= {
3128 .name
= "hlos1_vote_lpass_core",
3130 .pwrsts
= PWRSTS_OFF_ON
,
3134 static struct gdsc usb30_gdsc
= {
3139 .pwrsts
= PWRSTS_OFF_ON
,
3142 static struct gdsc pcie0_gdsc
= {
3147 .pwrsts
= PWRSTS_OFF_ON
,
3150 static struct gdsc pcie1_gdsc
= {
3155 .pwrsts
= PWRSTS_OFF_ON
,
3158 static struct gdsc pcie2_gdsc
= {
3163 .pwrsts
= PWRSTS_OFF_ON
,
3166 static struct gdsc ufs_gdsc
= {
3171 .pwrsts
= PWRSTS_OFF_ON
,
3174 static struct clk_regmap
*gcc_msm8996_clocks
[] = {
3175 [GPLL0_EARLY
] = &gpll0_early
.clkr
,
3176 [GPLL0
] = &gpll0
.clkr
,
3177 [GPLL4_EARLY
] = &gpll4_early
.clkr
,
3178 [GPLL4
] = &gpll4
.clkr
,
3179 [SYSTEM_NOC_CLK_SRC
] = &system_noc_clk_src
.clkr
,
3180 [CONFIG_NOC_CLK_SRC
] = &config_noc_clk_src
.clkr
,
3181 [PERIPH_NOC_CLK_SRC
] = &periph_noc_clk_src
.clkr
,
3182 [USB30_MASTER_CLK_SRC
] = &usb30_master_clk_src
.clkr
,
3183 [USB30_MOCK_UTMI_CLK_SRC
] = &usb30_mock_utmi_clk_src
.clkr
,
3184 [USB3_PHY_AUX_CLK_SRC
] = &usb3_phy_aux_clk_src
.clkr
,
3185 [USB20_MASTER_CLK_SRC
] = &usb20_master_clk_src
.clkr
,
3186 [USB20_MOCK_UTMI_CLK_SRC
] = &usb20_mock_utmi_clk_src
.clkr
,
3187 [SDCC1_APPS_CLK_SRC
] = &sdcc1_apps_clk_src
.clkr
,
3188 [SDCC1_ICE_CORE_CLK_SRC
] = &sdcc1_ice_core_clk_src
.clkr
,
3189 [SDCC2_APPS_CLK_SRC
] = &sdcc2_apps_clk_src
.clkr
,
3190 [SDCC3_APPS_CLK_SRC
] = &sdcc3_apps_clk_src
.clkr
,
3191 [SDCC4_APPS_CLK_SRC
] = &sdcc4_apps_clk_src
.clkr
,
3192 [BLSP1_QUP1_SPI_APPS_CLK_SRC
] = &blsp1_qup1_spi_apps_clk_src
.clkr
,
3193 [BLSP1_QUP1_I2C_APPS_CLK_SRC
] = &blsp1_qup1_i2c_apps_clk_src
.clkr
,
3194 [BLSP1_UART1_APPS_CLK_SRC
] = &blsp1_uart1_apps_clk_src
.clkr
,
3195 [BLSP1_QUP2_SPI_APPS_CLK_SRC
] = &blsp1_qup2_spi_apps_clk_src
.clkr
,
3196 [BLSP1_QUP2_I2C_APPS_CLK_SRC
] = &blsp1_qup2_i2c_apps_clk_src
.clkr
,
3197 [BLSP1_UART2_APPS_CLK_SRC
] = &blsp1_uart2_apps_clk_src
.clkr
,
3198 [BLSP1_QUP3_SPI_APPS_CLK_SRC
] = &blsp1_qup3_spi_apps_clk_src
.clkr
,
3199 [BLSP1_QUP3_I2C_APPS_CLK_SRC
] = &blsp1_qup3_i2c_apps_clk_src
.clkr
,
3200 [BLSP1_UART3_APPS_CLK_SRC
] = &blsp1_uart3_apps_clk_src
.clkr
,
3201 [BLSP1_QUP4_SPI_APPS_CLK_SRC
] = &blsp1_qup4_spi_apps_clk_src
.clkr
,
3202 [BLSP1_QUP4_I2C_APPS_CLK_SRC
] = &blsp1_qup4_i2c_apps_clk_src
.clkr
,
3203 [BLSP1_UART4_APPS_CLK_SRC
] = &blsp1_uart4_apps_clk_src
.clkr
,
3204 [BLSP1_QUP5_SPI_APPS_CLK_SRC
] = &blsp1_qup5_spi_apps_clk_src
.clkr
,
3205 [BLSP1_QUP5_I2C_APPS_CLK_SRC
] = &blsp1_qup5_i2c_apps_clk_src
.clkr
,
3206 [BLSP1_UART5_APPS_CLK_SRC
] = &blsp1_uart5_apps_clk_src
.clkr
,
3207 [BLSP1_QUP6_SPI_APPS_CLK_SRC
] = &blsp1_qup6_spi_apps_clk_src
.clkr
,
3208 [BLSP1_QUP6_I2C_APPS_CLK_SRC
] = &blsp1_qup6_i2c_apps_clk_src
.clkr
,
3209 [BLSP1_UART6_APPS_CLK_SRC
] = &blsp1_uart6_apps_clk_src
.clkr
,
3210 [BLSP2_QUP1_SPI_APPS_CLK_SRC
] = &blsp2_qup1_spi_apps_clk_src
.clkr
,
3211 [BLSP2_QUP1_I2C_APPS_CLK_SRC
] = &blsp2_qup1_i2c_apps_clk_src
.clkr
,
3212 [BLSP2_UART1_APPS_CLK_SRC
] = &blsp2_uart1_apps_clk_src
.clkr
,
3213 [BLSP2_QUP2_SPI_APPS_CLK_SRC
] = &blsp2_qup2_spi_apps_clk_src
.clkr
,
3214 [BLSP2_QUP2_I2C_APPS_CLK_SRC
] = &blsp2_qup2_i2c_apps_clk_src
.clkr
,
3215 [BLSP2_UART2_APPS_CLK_SRC
] = &blsp2_uart2_apps_clk_src
.clkr
,
3216 [BLSP2_QUP3_SPI_APPS_CLK_SRC
] = &blsp2_qup3_spi_apps_clk_src
.clkr
,
3217 [BLSP2_QUP3_I2C_APPS_CLK_SRC
] = &blsp2_qup3_i2c_apps_clk_src
.clkr
,
3218 [BLSP2_UART3_APPS_CLK_SRC
] = &blsp2_uart3_apps_clk_src
.clkr
,
3219 [BLSP2_QUP4_SPI_APPS_CLK_SRC
] = &blsp2_qup4_spi_apps_clk_src
.clkr
,
3220 [BLSP2_QUP4_I2C_APPS_CLK_SRC
] = &blsp2_qup4_i2c_apps_clk_src
.clkr
,
3221 [BLSP2_UART4_APPS_CLK_SRC
] = &blsp2_uart4_apps_clk_src
.clkr
,
3222 [BLSP2_QUP5_SPI_APPS_CLK_SRC
] = &blsp2_qup5_spi_apps_clk_src
.clkr
,
3223 [BLSP2_QUP5_I2C_APPS_CLK_SRC
] = &blsp2_qup5_i2c_apps_clk_src
.clkr
,
3224 [BLSP2_UART5_APPS_CLK_SRC
] = &blsp2_uart5_apps_clk_src
.clkr
,
3225 [BLSP2_QUP6_SPI_APPS_CLK_SRC
] = &blsp2_qup6_spi_apps_clk_src
.clkr
,
3226 [BLSP2_QUP6_I2C_APPS_CLK_SRC
] = &blsp2_qup6_i2c_apps_clk_src
.clkr
,
3227 [BLSP2_UART6_APPS_CLK_SRC
] = &blsp2_uart6_apps_clk_src
.clkr
,
3228 [PDM2_CLK_SRC
] = &pdm2_clk_src
.clkr
,
3229 [TSIF_REF_CLK_SRC
] = &tsif_ref_clk_src
.clkr
,
3230 [GCC_SLEEP_CLK_SRC
] = &gcc_sleep_clk_src
.clkr
,
3231 [HMSS_RBCPR_CLK_SRC
] = &hmss_rbcpr_clk_src
.clkr
,
3232 [HMSS_GPLL0_CLK_SRC
] = &hmss_gpll0_clk_src
.clkr
,
3233 [GP1_CLK_SRC
] = &gp1_clk_src
.clkr
,
3234 [GP2_CLK_SRC
] = &gp2_clk_src
.clkr
,
3235 [GP3_CLK_SRC
] = &gp3_clk_src
.clkr
,
3236 [PCIE_AUX_CLK_SRC
] = &pcie_aux_clk_src
.clkr
,
3237 [UFS_AXI_CLK_SRC
] = &ufs_axi_clk_src
.clkr
,
3238 [UFS_ICE_CORE_CLK_SRC
] = &ufs_ice_core_clk_src
.clkr
,
3239 [QSPI_SER_CLK_SRC
] = &qspi_ser_clk_src
.clkr
,
3240 [GCC_SYS_NOC_USB3_AXI_CLK
] = &gcc_sys_noc_usb3_axi_clk
.clkr
,
3241 [GCC_SYS_NOC_UFS_AXI_CLK
] = &gcc_sys_noc_ufs_axi_clk
.clkr
,
3242 [GCC_PERIPH_NOC_USB20_AHB_CLK
] = &gcc_periph_noc_usb20_ahb_clk
.clkr
,
3243 [GCC_MMSS_NOC_CFG_AHB_CLK
] = &gcc_mmss_noc_cfg_ahb_clk
.clkr
,
3244 [GCC_MMSS_BIMC_GFX_CLK
] = &gcc_mmss_bimc_gfx_clk
.clkr
,
3245 [GCC_USB30_MASTER_CLK
] = &gcc_usb30_master_clk
.clkr
,
3246 [GCC_USB30_SLEEP_CLK
] = &gcc_usb30_sleep_clk
.clkr
,
3247 [GCC_USB30_MOCK_UTMI_CLK
] = &gcc_usb30_mock_utmi_clk
.clkr
,
3248 [GCC_USB3_PHY_AUX_CLK
] = &gcc_usb3_phy_aux_clk
.clkr
,
3249 [GCC_USB3_PHY_PIPE_CLK
] = &gcc_usb3_phy_pipe_clk
.clkr
,
3250 [GCC_USB20_MASTER_CLK
] = &gcc_usb20_master_clk
.clkr
,
3251 [GCC_USB20_SLEEP_CLK
] = &gcc_usb20_sleep_clk
.clkr
,
3252 [GCC_USB20_MOCK_UTMI_CLK
] = &gcc_usb20_mock_utmi_clk
.clkr
,
3253 [GCC_USB_PHY_CFG_AHB2PHY_CLK
] = &gcc_usb_phy_cfg_ahb2phy_clk
.clkr
,
3254 [GCC_SDCC1_APPS_CLK
] = &gcc_sdcc1_apps_clk
.clkr
,
3255 [GCC_SDCC1_AHB_CLK
] = &gcc_sdcc1_ahb_clk
.clkr
,
3256 [GCC_SDCC1_ICE_CORE_CLK
] = &gcc_sdcc1_ice_core_clk
.clkr
,
3257 [GCC_SDCC2_APPS_CLK
] = &gcc_sdcc2_apps_clk
.clkr
,
3258 [GCC_SDCC2_AHB_CLK
] = &gcc_sdcc2_ahb_clk
.clkr
,
3259 [GCC_SDCC3_APPS_CLK
] = &gcc_sdcc3_apps_clk
.clkr
,
3260 [GCC_SDCC3_AHB_CLK
] = &gcc_sdcc3_ahb_clk
.clkr
,
3261 [GCC_SDCC4_APPS_CLK
] = &gcc_sdcc4_apps_clk
.clkr
,
3262 [GCC_SDCC4_AHB_CLK
] = &gcc_sdcc4_ahb_clk
.clkr
,
3263 [GCC_BLSP1_AHB_CLK
] = &gcc_blsp1_ahb_clk
.clkr
,
3264 [GCC_BLSP1_SLEEP_CLK
] = &gcc_blsp1_sleep_clk
.clkr
,
3265 [GCC_BLSP1_QUP1_SPI_APPS_CLK
] = &gcc_blsp1_qup1_spi_apps_clk
.clkr
,
3266 [GCC_BLSP1_QUP1_I2C_APPS_CLK
] = &gcc_blsp1_qup1_i2c_apps_clk
.clkr
,
3267 [GCC_BLSP1_UART1_APPS_CLK
] = &gcc_blsp1_uart1_apps_clk
.clkr
,
3268 [GCC_BLSP1_QUP2_SPI_APPS_CLK
] = &gcc_blsp1_qup2_spi_apps_clk
.clkr
,
3269 [GCC_BLSP1_QUP2_I2C_APPS_CLK
] = &gcc_blsp1_qup2_i2c_apps_clk
.clkr
,
3270 [GCC_BLSP1_UART2_APPS_CLK
] = &gcc_blsp1_uart2_apps_clk
.clkr
,
3271 [GCC_BLSP1_QUP3_SPI_APPS_CLK
] = &gcc_blsp1_qup3_spi_apps_clk
.clkr
,
3272 [GCC_BLSP1_QUP3_I2C_APPS_CLK
] = &gcc_blsp1_qup3_i2c_apps_clk
.clkr
,
3273 [GCC_BLSP1_UART3_APPS_CLK
] = &gcc_blsp1_uart3_apps_clk
.clkr
,
3274 [GCC_BLSP1_QUP4_SPI_APPS_CLK
] = &gcc_blsp1_qup4_spi_apps_clk
.clkr
,
3275 [GCC_BLSP1_QUP4_I2C_APPS_CLK
] = &gcc_blsp1_qup4_i2c_apps_clk
.clkr
,
3276 [GCC_BLSP1_UART4_APPS_CLK
] = &gcc_blsp1_uart4_apps_clk
.clkr
,
3277 [GCC_BLSP1_QUP5_SPI_APPS_CLK
] = &gcc_blsp1_qup5_spi_apps_clk
.clkr
,
3278 [GCC_BLSP1_QUP5_I2C_APPS_CLK
] = &gcc_blsp1_qup5_i2c_apps_clk
.clkr
,
3279 [GCC_BLSP1_UART5_APPS_CLK
] = &gcc_blsp1_uart5_apps_clk
.clkr
,
3280 [GCC_BLSP1_QUP6_SPI_APPS_CLK
] = &gcc_blsp1_qup6_spi_apps_clk
.clkr
,
3281 [GCC_BLSP1_QUP6_I2C_APPS_CLK
] = &gcc_blsp1_qup6_i2c_apps_clk
.clkr
,
3282 [GCC_BLSP1_UART6_APPS_CLK
] = &gcc_blsp1_uart6_apps_clk
.clkr
,
3283 [GCC_BLSP2_AHB_CLK
] = &gcc_blsp2_ahb_clk
.clkr
,
3284 [GCC_BLSP2_SLEEP_CLK
] = &gcc_blsp2_sleep_clk
.clkr
,
3285 [GCC_BLSP2_QUP1_SPI_APPS_CLK
] = &gcc_blsp2_qup1_spi_apps_clk
.clkr
,
3286 [GCC_BLSP2_QUP1_I2C_APPS_CLK
] = &gcc_blsp2_qup1_i2c_apps_clk
.clkr
,
3287 [GCC_BLSP2_UART1_APPS_CLK
] = &gcc_blsp2_uart1_apps_clk
.clkr
,
3288 [GCC_BLSP2_QUP2_SPI_APPS_CLK
] = &gcc_blsp2_qup2_spi_apps_clk
.clkr
,
3289 [GCC_BLSP2_QUP2_I2C_APPS_CLK
] = &gcc_blsp2_qup2_i2c_apps_clk
.clkr
,
3290 [GCC_BLSP2_UART2_APPS_CLK
] = &gcc_blsp2_uart2_apps_clk
.clkr
,
3291 [GCC_BLSP2_QUP3_SPI_APPS_CLK
] = &gcc_blsp2_qup3_spi_apps_clk
.clkr
,
3292 [GCC_BLSP2_QUP3_I2C_APPS_CLK
] = &gcc_blsp2_qup3_i2c_apps_clk
.clkr
,
3293 [GCC_BLSP2_UART3_APPS_CLK
] = &gcc_blsp2_uart3_apps_clk
.clkr
,
3294 [GCC_BLSP2_QUP4_SPI_APPS_CLK
] = &gcc_blsp2_qup4_spi_apps_clk
.clkr
,
3295 [GCC_BLSP2_QUP4_I2C_APPS_CLK
] = &gcc_blsp2_qup4_i2c_apps_clk
.clkr
,
3296 [GCC_BLSP2_UART4_APPS_CLK
] = &gcc_blsp2_uart4_apps_clk
.clkr
,
3297 [GCC_BLSP2_QUP5_SPI_APPS_CLK
] = &gcc_blsp2_qup5_spi_apps_clk
.clkr
,
3298 [GCC_BLSP2_QUP5_I2C_APPS_CLK
] = &gcc_blsp2_qup5_i2c_apps_clk
.clkr
,
3299 [GCC_BLSP2_UART5_APPS_CLK
] = &gcc_blsp2_uart5_apps_clk
.clkr
,
3300 [GCC_BLSP2_QUP6_SPI_APPS_CLK
] = &gcc_blsp2_qup6_spi_apps_clk
.clkr
,
3301 [GCC_BLSP2_QUP6_I2C_APPS_CLK
] = &gcc_blsp2_qup6_i2c_apps_clk
.clkr
,
3302 [GCC_BLSP2_UART6_APPS_CLK
] = &gcc_blsp2_uart6_apps_clk
.clkr
,
3303 [GCC_PDM_AHB_CLK
] = &gcc_pdm_ahb_clk
.clkr
,
3304 [GCC_PDM2_CLK
] = &gcc_pdm2_clk
.clkr
,
3305 [GCC_PRNG_AHB_CLK
] = &gcc_prng_ahb_clk
.clkr
,
3306 [GCC_TSIF_AHB_CLK
] = &gcc_tsif_ahb_clk
.clkr
,
3307 [GCC_TSIF_REF_CLK
] = &gcc_tsif_ref_clk
.clkr
,
3308 [GCC_TSIF_INACTIVITY_TIMERS_CLK
] = &gcc_tsif_inactivity_timers_clk
.clkr
,
3309 [GCC_BOOT_ROM_AHB_CLK
] = &gcc_boot_rom_ahb_clk
.clkr
,
3310 [GCC_BIMC_GFX_CLK
] = &gcc_bimc_gfx_clk
.clkr
,
3311 [GCC_HMSS_RBCPR_CLK
] = &gcc_hmss_rbcpr_clk
.clkr
,
3312 [GCC_GP1_CLK
] = &gcc_gp1_clk
.clkr
,
3313 [GCC_GP2_CLK
] = &gcc_gp2_clk
.clkr
,
3314 [GCC_GP3_CLK
] = &gcc_gp3_clk
.clkr
,
3315 [GCC_PCIE_0_SLV_AXI_CLK
] = &gcc_pcie_0_slv_axi_clk
.clkr
,
3316 [GCC_PCIE_0_MSTR_AXI_CLK
] = &gcc_pcie_0_mstr_axi_clk
.clkr
,
3317 [GCC_PCIE_0_CFG_AHB_CLK
] = &gcc_pcie_0_cfg_ahb_clk
.clkr
,
3318 [GCC_PCIE_0_AUX_CLK
] = &gcc_pcie_0_aux_clk
.clkr
,
3319 [GCC_PCIE_0_PIPE_CLK
] = &gcc_pcie_0_pipe_clk
.clkr
,
3320 [GCC_PCIE_1_SLV_AXI_CLK
] = &gcc_pcie_1_slv_axi_clk
.clkr
,
3321 [GCC_PCIE_1_MSTR_AXI_CLK
] = &gcc_pcie_1_mstr_axi_clk
.clkr
,
3322 [GCC_PCIE_1_CFG_AHB_CLK
] = &gcc_pcie_1_cfg_ahb_clk
.clkr
,
3323 [GCC_PCIE_1_AUX_CLK
] = &gcc_pcie_1_aux_clk
.clkr
,
3324 [GCC_PCIE_1_PIPE_CLK
] = &gcc_pcie_1_pipe_clk
.clkr
,
3325 [GCC_PCIE_2_SLV_AXI_CLK
] = &gcc_pcie_2_slv_axi_clk
.clkr
,
3326 [GCC_PCIE_2_MSTR_AXI_CLK
] = &gcc_pcie_2_mstr_axi_clk
.clkr
,
3327 [GCC_PCIE_2_CFG_AHB_CLK
] = &gcc_pcie_2_cfg_ahb_clk
.clkr
,
3328 [GCC_PCIE_2_AUX_CLK
] = &gcc_pcie_2_aux_clk
.clkr
,
3329 [GCC_PCIE_2_PIPE_CLK
] = &gcc_pcie_2_pipe_clk
.clkr
,
3330 [GCC_PCIE_PHY_CFG_AHB_CLK
] = &gcc_pcie_phy_cfg_ahb_clk
.clkr
,
3331 [GCC_PCIE_PHY_AUX_CLK
] = &gcc_pcie_phy_aux_clk
.clkr
,
3332 [GCC_UFS_AXI_CLK
] = &gcc_ufs_axi_clk
.clkr
,
3333 [GCC_UFS_AHB_CLK
] = &gcc_ufs_ahb_clk
.clkr
,
3334 [GCC_UFS_TX_CFG_CLK
] = &gcc_ufs_tx_cfg_clk
.clkr
,
3335 [GCC_UFS_RX_CFG_CLK
] = &gcc_ufs_rx_cfg_clk
.clkr
,
3336 [GCC_HLOS1_VOTE_LPASS_CORE_SMMU_CLK
] = &gcc_hlos1_vote_lpass_core_smmu_clk
.clkr
,
3337 [GCC_HLOS1_VOTE_LPASS_ADSP_SMMU_CLK
] = &gcc_hlos1_vote_lpass_adsp_smmu_clk
.clkr
,
3338 [GCC_UFS_TX_SYMBOL_0_CLK
] = &gcc_ufs_tx_symbol_0_clk
.clkr
,
3339 [GCC_UFS_RX_SYMBOL_0_CLK
] = &gcc_ufs_rx_symbol_0_clk
.clkr
,
3340 [GCC_UFS_RX_SYMBOL_1_CLK
] = &gcc_ufs_rx_symbol_1_clk
.clkr
,
3341 [GCC_UFS_UNIPRO_CORE_CLK
] = &gcc_ufs_unipro_core_clk
.clkr
,
3342 [GCC_UFS_ICE_CORE_CLK
] = &gcc_ufs_ice_core_clk
.clkr
,
3343 [GCC_UFS_SYS_CLK_CORE_CLK
] = &gcc_ufs_sys_clk_core_clk
.clkr
,
3344 [GCC_UFS_TX_SYMBOL_CLK_CORE_CLK
] = &gcc_ufs_tx_symbol_clk_core_clk
.clkr
,
3345 [GCC_AGGRE0_SNOC_AXI_CLK
] = &gcc_aggre0_snoc_axi_clk
.clkr
,
3346 [GCC_AGGRE0_CNOC_AHB_CLK
] = &gcc_aggre0_cnoc_ahb_clk
.clkr
,
3347 [GCC_SMMU_AGGRE0_AXI_CLK
] = &gcc_smmu_aggre0_axi_clk
.clkr
,
3348 [GCC_SMMU_AGGRE0_AHB_CLK
] = &gcc_smmu_aggre0_ahb_clk
.clkr
,
3349 [GCC_AGGRE2_UFS_AXI_CLK
] = &gcc_aggre2_ufs_axi_clk
.clkr
,
3350 [GCC_AGGRE2_USB3_AXI_CLK
] = &gcc_aggre2_usb3_axi_clk
.clkr
,
3351 [GCC_QSPI_AHB_CLK
] = &gcc_qspi_ahb_clk
.clkr
,
3352 [GCC_QSPI_SER_CLK
] = &gcc_qspi_ser_clk
.clkr
,
3353 [GCC_USB3_CLKREF_CLK
] = &gcc_usb3_clkref_clk
.clkr
,
3354 [GCC_HDMI_CLKREF_CLK
] = &gcc_hdmi_clkref_clk
.clkr
,
3355 [GCC_UFS_CLKREF_CLK
] = &gcc_ufs_clkref_clk
.clkr
,
3356 [GCC_PCIE_CLKREF_CLK
] = &gcc_pcie_clkref_clk
.clkr
,
3357 [GCC_RX2_USB2_CLKREF_CLK
] = &gcc_rx2_usb2_clkref_clk
.clkr
,
3358 [GCC_RX1_USB2_CLKREF_CLK
] = &gcc_rx1_usb2_clkref_clk
.clkr
,
3361 static struct gdsc
*gcc_msm8996_gdscs
[] = {
3362 [AGGRE0_NOC_GDSC
] = &aggre0_noc_gdsc
,
3363 [HLOS1_VOTE_AGGRE0_NOC_GDSC
] = &hlos1_vote_aggre0_noc_gdsc
,
3364 [HLOS1_VOTE_LPASS_ADSP_GDSC
] = &hlos1_vote_lpass_adsp_gdsc
,
3365 [HLOS1_VOTE_LPASS_CORE_GDSC
] = &hlos1_vote_lpass_core_gdsc
,
3366 [USB30_GDSC
] = &usb30_gdsc
,
3367 [PCIE0_GDSC
] = &pcie0_gdsc
,
3368 [PCIE1_GDSC
] = &pcie1_gdsc
,
3369 [PCIE2_GDSC
] = &pcie2_gdsc
,
3370 [UFS_GDSC
] = &ufs_gdsc
,
3373 static const struct qcom_reset_map gcc_msm8996_resets
[] = {
3374 [GCC_SYSTEM_NOC_BCR
] = { 0x4000 },
3375 [GCC_CONFIG_NOC_BCR
] = { 0x5000 },
3376 [GCC_PERIPH_NOC_BCR
] = { 0x6000 },
3377 [GCC_IMEM_BCR
] = { 0x8000 },
3378 [GCC_MMSS_BCR
] = { 0x9000 },
3379 [GCC_PIMEM_BCR
] = { 0x0a000 },
3380 [GCC_QDSS_BCR
] = { 0x0c000 },
3381 [GCC_USB_30_BCR
] = { 0x0f000 },
3382 [GCC_USB_20_BCR
] = { 0x12000 },
3383 [GCC_QUSB2PHY_PRIM_BCR
] = { 0x12038 },
3384 [GCC_QUSB2PHY_SEC_BCR
] = { 0x1203c },
3385 [GCC_USB3_PHY_BCR
] = { 0x50020 },
3386 [GCC_USB3PHY_PHY_BCR
] = { 0x50024 },
3387 [GCC_USB_PHY_CFG_AHB2PHY_BCR
] = { 0x6a000 },
3388 [GCC_SDCC1_BCR
] = { 0x13000 },
3389 [GCC_SDCC2_BCR
] = { 0x14000 },
3390 [GCC_SDCC3_BCR
] = { 0x15000 },
3391 [GCC_SDCC4_BCR
] = { 0x16000 },
3392 [GCC_BLSP1_BCR
] = { 0x17000 },
3393 [GCC_BLSP1_QUP1_BCR
] = { 0x19000 },
3394 [GCC_BLSP1_UART1_BCR
] = { 0x1a000 },
3395 [GCC_BLSP1_QUP2_BCR
] = { 0x1b000 },
3396 [GCC_BLSP1_UART2_BCR
] = { 0x1c000 },
3397 [GCC_BLSP1_QUP3_BCR
] = { 0x1d000 },
3398 [GCC_BLSP1_UART3_BCR
] = { 0x1e000 },
3399 [GCC_BLSP1_QUP4_BCR
] = { 0x1f000 },
3400 [GCC_BLSP1_UART4_BCR
] = { 0x20000 },
3401 [GCC_BLSP1_QUP5_BCR
] = { 0x21000 },
3402 [GCC_BLSP1_UART5_BCR
] = { 0x22000 },
3403 [GCC_BLSP1_QUP6_BCR
] = { 0x23000 },
3404 [GCC_BLSP1_UART6_BCR
] = { 0x24000 },
3405 [GCC_BLSP2_BCR
] = { 0x25000 },
3406 [GCC_BLSP2_QUP1_BCR
] = { 0x26000 },
3407 [GCC_BLSP2_UART1_BCR
] = { 0x27000 },
3408 [GCC_BLSP2_QUP2_BCR
] = { 0x28000 },
3409 [GCC_BLSP2_UART2_BCR
] = { 0x29000 },
3410 [GCC_BLSP2_QUP3_BCR
] = { 0x2a000 },
3411 [GCC_BLSP2_UART3_BCR
] = { 0x2b000 },
3412 [GCC_BLSP2_QUP4_BCR
] = { 0x2c000 },
3413 [GCC_BLSP2_UART4_BCR
] = { 0x2d000 },
3414 [GCC_BLSP2_QUP5_BCR
] = { 0x2e000 },
3415 [GCC_BLSP2_UART5_BCR
] = { 0x2f000 },
3416 [GCC_BLSP2_QUP6_BCR
] = { 0x30000 },
3417 [GCC_BLSP2_UART6_BCR
] = { 0x31000 },
3418 [GCC_PDM_BCR
] = { 0x33000 },
3419 [GCC_PRNG_BCR
] = { 0x34000 },
3420 [GCC_TSIF_BCR
] = { 0x36000 },
3421 [GCC_TCSR_BCR
] = { 0x37000 },
3422 [GCC_BOOT_ROM_BCR
] = { 0x38000 },
3423 [GCC_MSG_RAM_BCR
] = { 0x39000 },
3424 [GCC_TLMM_BCR
] = { 0x3a000 },
3425 [GCC_MPM_BCR
] = { 0x3b000 },
3426 [GCC_SEC_CTRL_BCR
] = { 0x3d000 },
3427 [GCC_SPMI_BCR
] = { 0x3f000 },
3428 [GCC_SPDM_BCR
] = { 0x40000 },
3429 [GCC_CE1_BCR
] = { 0x41000 },
3430 [GCC_BIMC_BCR
] = { 0x44000 },
3431 [GCC_SNOC_BUS_TIMEOUT0_BCR
] = { 0x49000 },
3432 [GCC_SNOC_BUS_TIMEOUT2_BCR
] = { 0x49008 },
3433 [GCC_SNOC_BUS_TIMEOUT1_BCR
] = { 0x49010 },
3434 [GCC_SNOC_BUS_TIMEOUT3_BCR
] = { 0x49018 },
3435 [GCC_SNOC_BUS_TIMEOUT_EXTREF_BCR
] = { 0x49020 },
3436 [GCC_PNOC_BUS_TIMEOUT0_BCR
] = { 0x4a000 },
3437 [GCC_PNOC_BUS_TIMEOUT1_BCR
] = { 0x4a008 },
3438 [GCC_PNOC_BUS_TIMEOUT2_BCR
] = { 0x4a010 },
3439 [GCC_PNOC_BUS_TIMEOUT3_BCR
] = { 0x4a018 },
3440 [GCC_PNOC_BUS_TIMEOUT4_BCR
] = { 0x4a020 },
3441 [GCC_CNOC_BUS_TIMEOUT0_BCR
] = { 0x4b000 },
3442 [GCC_CNOC_BUS_TIMEOUT1_BCR
] = { 0x4b008 },
3443 [GCC_CNOC_BUS_TIMEOUT2_BCR
] = { 0x4b010 },
3444 [GCC_CNOC_BUS_TIMEOUT3_BCR
] = { 0x4b018 },
3445 [GCC_CNOC_BUS_TIMEOUT4_BCR
] = { 0x4b020 },
3446 [GCC_CNOC_BUS_TIMEOUT5_BCR
] = { 0x4b028 },
3447 [GCC_CNOC_BUS_TIMEOUT6_BCR
] = { 0x4b030 },
3448 [GCC_CNOC_BUS_TIMEOUT7_BCR
] = { 0x4b038 },
3449 [GCC_CNOC_BUS_TIMEOUT8_BCR
] = { 0x80000 },
3450 [GCC_CNOC_BUS_TIMEOUT9_BCR
] = { 0x80008 },
3451 [GCC_CNOC_BUS_TIMEOUT_EXTREF_BCR
] = { 0x80010 },
3452 [GCC_APB2JTAG_BCR
] = { 0x4c000 },
3453 [GCC_RBCPR_CX_BCR
] = { 0x4e000 },
3454 [GCC_RBCPR_MX_BCR
] = { 0x4f000 },
3455 [GCC_PCIE_0_BCR
] = { 0x6b000 },
3456 [GCC_PCIE_0_PHY_BCR
] = { 0x6c01c },
3457 [GCC_PCIE_1_BCR
] = { 0x6d000 },
3458 [GCC_PCIE_1_PHY_BCR
] = { 0x6d038 },
3459 [GCC_PCIE_2_BCR
] = { 0x6e000 },
3460 [GCC_PCIE_2_PHY_BCR
] = { 0x6e038 },
3461 [GCC_PCIE_PHY_BCR
] = { 0x6f000 },
3462 [GCC_PCIE_PHY_COM_BCR
] = { 0x6f014 },
3463 [GCC_PCIE_PHY_COM_NOCSR_BCR
] = { 0x6f00c },
3464 [GCC_DCD_BCR
] = { 0x70000 },
3465 [GCC_OBT_ODT_BCR
] = { 0x73000 },
3466 [GCC_UFS_BCR
] = { 0x75000 },
3467 [GCC_SSC_BCR
] = { 0x63000 },
3468 [GCC_VS_BCR
] = { 0x7a000 },
3469 [GCC_AGGRE0_NOC_BCR
] = { 0x81000 },
3470 [GCC_AGGRE1_NOC_BCR
] = { 0x82000 },
3471 [GCC_AGGRE2_NOC_BCR
] = { 0x83000 },
3472 [GCC_DCC_BCR
] = { 0x84000 },
3473 [GCC_IPA_BCR
] = { 0x89000 },
3474 [GCC_QSPI_BCR
] = { 0x8b000 },
3475 [GCC_SKL_BCR
] = { 0x8c000 },
3476 [GCC_MSMPU_BCR
] = { 0x8d000 },
3477 [GCC_MSS_Q6_BCR
] = { 0x8e000 },
3478 [GCC_QREFS_VBG_CAL_BCR
] = { 0x88020 },
3479 [GCC_MSS_RESTART
] = { 0x8f008 },
3482 static const struct regmap_config gcc_msm8996_regmap_config
= {
3486 .max_register
= 0x8f010,
3490 static const struct qcom_cc_desc gcc_msm8996_desc
= {
3491 .config
= &gcc_msm8996_regmap_config
,
3492 .clks
= gcc_msm8996_clocks
,
3493 .num_clks
= ARRAY_SIZE(gcc_msm8996_clocks
),
3494 .resets
= gcc_msm8996_resets
,
3495 .num_resets
= ARRAY_SIZE(gcc_msm8996_resets
),
3496 .gdscs
= gcc_msm8996_gdscs
,
3497 .num_gdscs
= ARRAY_SIZE(gcc_msm8996_gdscs
),
3500 static const struct of_device_id gcc_msm8996_match_table
[] = {
3501 { .compatible
= "qcom,gcc-msm8996" },
3504 MODULE_DEVICE_TABLE(of
, gcc_msm8996_match_table
);
3506 static int gcc_msm8996_probe(struct platform_device
*pdev
)
3508 struct device
*dev
= &pdev
->dev
;
3510 struct regmap
*regmap
;
3512 regmap
= qcom_cc_map(pdev
, &gcc_msm8996_desc
);
3514 return PTR_ERR(regmap
);
3517 * Set the HMSS_AHB_CLK_SLEEP_ENA bit to allow the hmss_ahb_clk to be
3518 * turned off by hardware during certain apps low power modes.
3520 regmap_update_bits(regmap
, 0x52008, BIT(21), BIT(21));
3522 for (i
= 0; i
< ARRAY_SIZE(gcc_msm8996_hws
); i
++) {
3523 ret
= devm_clk_hw_register(dev
, gcc_msm8996_hws
[i
]);
3528 return qcom_cc_really_probe(pdev
, &gcc_msm8996_desc
, regmap
);
3531 static struct platform_driver gcc_msm8996_driver
= {
3532 .probe
= gcc_msm8996_probe
,
3534 .name
= "gcc-msm8996",
3535 .of_match_table
= gcc_msm8996_match_table
,
3539 static int __init
gcc_msm8996_init(void)
3541 return platform_driver_register(&gcc_msm8996_driver
);
3543 core_initcall(gcc_msm8996_init
);
3545 static void __exit
gcc_msm8996_exit(void)
3547 platform_driver_unregister(&gcc_msm8996_driver
);
3549 module_exit(gcc_msm8996_exit
);
3551 MODULE_DESCRIPTION("QCOM GCC MSM8996 Driver");
3552 MODULE_LICENSE("GPL v2");
3553 MODULE_ALIAS("platform:gcc-msm8996");