2 * GPIO interface for Intel Poulsbo SCH
4 * Copyright (c) 2010 CompuLab Ltd
5 * Author: Denis Turischev <denis@compulab.co.il>
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License 2 as published
9 * by the Free Software Foundation.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; see the file COPYING. If not, write to
18 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
21 #include <linux/init.h>
22 #include <linux/kernel.h>
23 #include <linux/module.h>
25 #include <linux/errno.h>
26 #include <linux/acpi.h>
27 #include <linux/platform_device.h>
28 #include <linux/pci_ids.h>
30 #include <linux/gpio.h>
37 struct gpio_chip chip
;
39 unsigned short iobase
;
40 unsigned short core_base
;
41 unsigned short resume_base
;
44 static unsigned sch_gpio_offset(struct sch_gpio
*sch
, unsigned gpio
,
49 if (gpio
>= sch
->resume_base
) {
50 gpio
-= sch
->resume_base
;
54 return base
+ reg
+ gpio
/ 8;
57 static unsigned sch_gpio_bit(struct sch_gpio
*sch
, unsigned gpio
)
59 if (gpio
>= sch
->resume_base
)
60 gpio
-= sch
->resume_base
;
64 static int sch_gpio_reg_get(struct sch_gpio
*sch
, unsigned gpio
, unsigned reg
)
66 unsigned short offset
, bit
;
69 offset
= sch_gpio_offset(sch
, gpio
, reg
);
70 bit
= sch_gpio_bit(sch
, gpio
);
72 reg_val
= !!(inb(sch
->iobase
+ offset
) & BIT(bit
));
77 static void sch_gpio_reg_set(struct sch_gpio
*sch
, unsigned gpio
, unsigned reg
,
80 unsigned short offset
, bit
;
83 offset
= sch_gpio_offset(sch
, gpio
, reg
);
84 bit
= sch_gpio_bit(sch
, gpio
);
86 reg_val
= inb(sch
->iobase
+ offset
);
89 outb(reg_val
| BIT(bit
), sch
->iobase
+ offset
);
91 outb((reg_val
& ~BIT(bit
)), sch
->iobase
+ offset
);
94 static int sch_gpio_direction_in(struct gpio_chip
*gc
, unsigned gpio_num
)
96 struct sch_gpio
*sch
= gpiochip_get_data(gc
);
98 spin_lock(&sch
->lock
);
99 sch_gpio_reg_set(sch
, gpio_num
, GIO
, 1);
100 spin_unlock(&sch
->lock
);
104 static int sch_gpio_get(struct gpio_chip
*gc
, unsigned gpio_num
)
106 struct sch_gpio
*sch
= gpiochip_get_data(gc
);
107 return sch_gpio_reg_get(sch
, gpio_num
, GLV
);
110 static void sch_gpio_set(struct gpio_chip
*gc
, unsigned gpio_num
, int val
)
112 struct sch_gpio
*sch
= gpiochip_get_data(gc
);
114 spin_lock(&sch
->lock
);
115 sch_gpio_reg_set(sch
, gpio_num
, GLV
, val
);
116 spin_unlock(&sch
->lock
);
119 static int sch_gpio_direction_out(struct gpio_chip
*gc
, unsigned gpio_num
,
122 struct sch_gpio
*sch
= gpiochip_get_data(gc
);
124 spin_lock(&sch
->lock
);
125 sch_gpio_reg_set(sch
, gpio_num
, GIO
, 0);
126 spin_unlock(&sch
->lock
);
129 * according to the datasheet, writing to the level register has no
130 * effect when GPIO is programmed as input.
131 * Actually the the level register is read-only when configured as input.
132 * Thus presetting the output level before switching to output is _NOT_ possible.
133 * Hence we set the level after configuring the GPIO as output.
134 * But we cannot prevent a short low pulse if direction is set to high
135 * and an external pull-up is connected.
137 sch_gpio_set(gc
, gpio_num
, val
);
141 static const struct gpio_chip sch_gpio_chip
= {
143 .owner
= THIS_MODULE
,
144 .direction_input
= sch_gpio_direction_in
,
146 .direction_output
= sch_gpio_direction_out
,
150 static int sch_gpio_probe(struct platform_device
*pdev
)
152 struct sch_gpio
*sch
;
153 struct resource
*res
;
155 sch
= devm_kzalloc(&pdev
->dev
, sizeof(*sch
), GFP_KERNEL
);
159 res
= platform_get_resource(pdev
, IORESOURCE_IO
, 0);
163 if (!devm_request_region(&pdev
->dev
, res
->start
, resource_size(res
),
167 spin_lock_init(&sch
->lock
);
168 sch
->iobase
= res
->start
;
169 sch
->chip
= sch_gpio_chip
;
170 sch
->chip
.label
= dev_name(&pdev
->dev
);
171 sch
->chip
.parent
= &pdev
->dev
;
174 case PCI_DEVICE_ID_INTEL_SCH_LPC
:
176 sch
->resume_base
= 10;
177 sch
->chip
.ngpio
= 14;
180 * GPIO[6:0] enabled by default
181 * GPIO7 is configured by the CMC as SLPIOVR
182 * Enable GPIO[9:8] core powered gpios explicitly
184 sch_gpio_reg_set(sch
, 8, GEN
, 1);
185 sch_gpio_reg_set(sch
, 9, GEN
, 1);
187 * SUS_GPIO[2:0] enabled by default
188 * Enable SUS_GPIO3 resume powered gpio explicitly
190 sch_gpio_reg_set(sch
, 13, GEN
, 1);
193 case PCI_DEVICE_ID_INTEL_ITC_LPC
:
195 sch
->resume_base
= 5;
196 sch
->chip
.ngpio
= 14;
199 case PCI_DEVICE_ID_INTEL_CENTERTON_ILB
:
201 sch
->resume_base
= 21;
202 sch
->chip
.ngpio
= 30;
205 case PCI_DEVICE_ID_INTEL_QUARK_X1000_ILB
:
207 sch
->resume_base
= 2;
215 platform_set_drvdata(pdev
, sch
);
217 return devm_gpiochip_add_data(&pdev
->dev
, &sch
->chip
, sch
);
220 static struct platform_driver sch_gpio_driver
= {
224 .probe
= sch_gpio_probe
,
227 module_platform_driver(sch_gpio_driver
);
229 MODULE_AUTHOR("Denis Turischev <denis@compulab.co.il>");
230 MODULE_DESCRIPTION("GPIO interface for Intel Poulsbo SCH");
231 MODULE_LICENSE("GPL");
232 MODULE_ALIAS("platform:sch_gpio");