2 * EIM driver for Freescale's i.MX chips
4 * Copyright (C) 2013 Freescale Semiconductor, Inc.
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without any
8 * warranty of any kind, whether express or implied.
10 #include <linux/module.h>
11 #include <linux/clk.h>
13 #include <linux/of_device.h>
14 #include <linux/mfd/syscon.h>
15 #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
16 #include <linux/regmap.h>
18 struct imx_weim_devtype
{
19 unsigned int cs_count
;
20 unsigned int cs_regs_count
;
21 unsigned int cs_stride
;
22 unsigned int wcr_offset
;
26 static const struct imx_weim_devtype imx1_weim_devtype
= {
32 static const struct imx_weim_devtype imx27_weim_devtype
= {
38 static const struct imx_weim_devtype imx50_weim_devtype
= {
46 static const struct imx_weim_devtype imx51_weim_devtype
= {
52 #define MAX_CS_REGS_COUNT 6
53 #define MAX_CS_COUNT 6
58 u32 regs
[MAX_CS_REGS_COUNT
];
61 struct cs_timing_state
{
62 struct cs_timing cs
[MAX_CS_COUNT
];
65 static const struct of_device_id weim_id_table
[] = {
67 { .compatible
= "fsl,imx1-weim", .data
= &imx1_weim_devtype
, },
69 { .compatible
= "fsl,imx27-weim", .data
= &imx27_weim_devtype
, },
71 { .compatible
= "fsl,imx50-weim", .data
= &imx50_weim_devtype
, },
72 { .compatible
= "fsl,imx6q-weim", .data
= &imx50_weim_devtype
, },
74 { .compatible
= "fsl,imx51-weim", .data
= &imx51_weim_devtype
, },
77 MODULE_DEVICE_TABLE(of
, weim_id_table
);
79 static int imx_weim_gpr_setup(struct platform_device
*pdev
)
81 struct device_node
*np
= pdev
->dev
.of_node
;
82 struct property
*prop
;
86 05, /* CS0(128M) CS1(0M) CS2(0M) CS3(0M) */
87 033, /* CS0(64M) CS1(64M) CS2(0M) CS3(0M) */
88 0113, /* CS0(64M) CS1(32M) CS2(32M) CS3(0M) */
89 01111, /* CS0(32M) CS1(32M) CS2(32M) CS3(32M) */
96 gpr
= syscon_regmap_lookup_by_phandle(np
, "fsl,weim-cs-gpr");
98 dev_dbg(&pdev
->dev
, "failed to find weim-cs-gpr\n");
102 of_property_for_each_u32(np
, "ranges", prop
, p
, val
) {
105 } else if (i
% 4 == 3 && val
) {
106 val
= (val
/ SZ_32M
) | 1;
107 gprval
|= val
<< cs
* 3;
115 for (i
= 0; i
< ARRAY_SIZE(gprvals
); i
++) {
116 if (gprval
== gprvals
[i
]) {
117 /* Found it. Set up IOMUXC_GPR1[11:0] with it. */
118 regmap_update_bits(gpr
, IOMUXC_GPR1
, 0xfff, gprval
);
124 dev_err(&pdev
->dev
, "Invalid 'ranges' configuration\n");
128 /* Parse and set the timing for this device. */
129 static int weim_timing_setup(struct device
*dev
,
130 struct device_node
*np
, void __iomem
*base
,
131 const struct imx_weim_devtype
*devtype
,
132 struct cs_timing_state
*ts
)
134 u32 cs_idx
, value
[MAX_CS_REGS_COUNT
];
136 int reg_idx
, num_regs
;
137 struct cs_timing
*cst
;
139 if (WARN_ON(devtype
->cs_regs_count
> MAX_CS_REGS_COUNT
))
141 if (WARN_ON(devtype
->cs_count
> MAX_CS_COUNT
))
144 ret
= of_property_read_u32_array(np
, "fsl,weim-cs-timing",
145 value
, devtype
->cs_regs_count
);
150 * the child node's "reg" property may contain multiple address ranges,
151 * extract the chip select for each.
153 num_regs
= of_property_count_elems_of_size(np
, "reg", OF_REG_SIZE
);
158 for (reg_idx
= 0; reg_idx
< num_regs
; reg_idx
++) {
159 /* get the CS index from this child node's "reg" property. */
160 ret
= of_property_read_u32_index(np
, "reg",
161 reg_idx
* OF_REG_SIZE
, &cs_idx
);
165 if (cs_idx
>= devtype
->cs_count
)
168 /* prevent re-configuring a CS that's already been configured */
169 cst
= &ts
->cs
[cs_idx
];
170 if (cst
->is_applied
&& memcmp(value
, cst
->regs
,
171 devtype
->cs_regs_count
* sizeof(u32
))) {
172 dev_err(dev
, "fsl,weim-cs-timing conflict on %pOF", np
);
176 /* set the timing for WEIM */
177 for (i
= 0; i
< devtype
->cs_regs_count
; i
++)
179 base
+ cs_idx
* devtype
->cs_stride
+ i
* 4);
180 if (!cst
->is_applied
) {
181 cst
->is_applied
= true;
182 memcpy(cst
->regs
, value
,
183 devtype
->cs_regs_count
* sizeof(u32
));
190 static int weim_parse_dt(struct platform_device
*pdev
, void __iomem
*base
)
192 const struct of_device_id
*of_id
= of_match_device(weim_id_table
,
194 const struct imx_weim_devtype
*devtype
= of_id
->data
;
195 struct device_node
*child
;
196 int ret
, have_child
= 0;
197 struct cs_timing_state ts
= {};
200 if (devtype
== &imx50_weim_devtype
) {
201 ret
= imx_weim_gpr_setup(pdev
);
206 if (of_property_read_bool(pdev
->dev
.of_node
, "fsl,burst-clk-enable")) {
207 if (devtype
->wcr_bcm
) {
208 reg
= readl(base
+ devtype
->wcr_offset
);
209 writel(reg
| devtype
->wcr_bcm
,
210 base
+ devtype
->wcr_offset
);
212 dev_err(&pdev
->dev
, "burst clk mode not supported.\n");
217 for_each_available_child_of_node(pdev
->dev
.of_node
, child
) {
218 ret
= weim_timing_setup(&pdev
->dev
, child
, base
, devtype
, &ts
);
220 dev_warn(&pdev
->dev
, "%pOF set timing failed.\n",
227 ret
= of_platform_default_populate(pdev
->dev
.of_node
,
230 dev_err(&pdev
->dev
, "%pOF fail to create devices.\n",
235 static int weim_probe(struct platform_device
*pdev
)
237 struct resource
*res
;
242 /* get the resource */
243 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
244 base
= devm_ioremap_resource(&pdev
->dev
, res
);
246 return PTR_ERR(base
);
249 clk
= devm_clk_get(&pdev
->dev
, NULL
);
253 ret
= clk_prepare_enable(clk
);
257 /* parse the device node */
258 ret
= weim_parse_dt(pdev
, base
);
260 clk_disable_unprepare(clk
);
262 dev_info(&pdev
->dev
, "Driver registered.\n");
267 static struct platform_driver weim_driver
= {
270 .of_match_table
= weim_id_table
,
274 module_platform_driver(weim_driver
);
276 MODULE_AUTHOR("Freescale Semiconductor Inc.");
277 MODULE_DESCRIPTION("i.MX EIM Controller Driver");
278 MODULE_LICENSE("GPL");